exynos_drm_fimd.c 26.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13
/* exynos_drm_fimd.c
 *
 * Copyright (C) 2011 Samsung Electronics Co.Ltd
 * Authors:
 *	Joonyoung Shim <jy0922.shim@samsung.com>
 *	Inki Dae <inki.dae@samsung.com>
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 *
 */
14
#include <drm/drmP.h>
15 16 17 18

#include <linux/kernel.h>
#include <linux/platform_device.h>
#include <linux/clk.h>
19
#include <linux/of.h>
20
#include <linux/of_device.h>
21
#include <linux/pm_runtime.h>
22

23
#include <video/of_display_timing.h>
24
#include <video/of_videomode.h>
25
#include <video/samsung_fimd.h>
26 27 28 29 30
#include <drm/exynos_drm.h>

#include "exynos_drm_drv.h"
#include "exynos_drm_fbdev.h"
#include "exynos_drm_crtc.h"
31
#include "exynos_drm_iommu.h"
32 33 34 35 36 37 38 39

/*
 * FIMD is stand for Fully Interactive Mobile Display and
 * as a display controller, it transfers contents drawn on memory
 * to a LCD Panel through Display Interfaces such as RGB or
 * CPU Interface.
 */

40 41
#define FIMD_DEFAULT_FRAMERATE 60

42 43 44
/* position control register for hardware window 0, 2 ~ 4.*/
#define VIDOSD_A(win)		(VIDOSD_BASE + 0x00 + (win) * 16)
#define VIDOSD_B(win)		(VIDOSD_BASE + 0x04 + (win) * 16)
45 46 47 48 49 50
/*
 * size control register for hardware windows 0 and alpha control register
 * for hardware windows 1 ~ 4
 */
#define VIDOSD_C(win)		(VIDOSD_BASE + 0x08 + (win) * 16)
/* size control register for hardware windows 1 ~ 2. */
51 52 53 54 55 56 57
#define VIDOSD_D(win)		(VIDOSD_BASE + 0x0C + (win) * 16)

#define VIDWx_BUF_START(win, buf)	(VIDW_BUF_START(buf) + (win) * 8)
#define VIDWx_BUF_END(win, buf)		(VIDW_BUF_END(buf) + (win) * 8)
#define VIDWx_BUF_SIZE(win, buf)	(VIDW_BUF_SIZE(buf) + (win) * 4)

/* color key control register for hardware window 1 ~ 4. */
58
#define WKEYCON0_BASE(x)		((WKEYCON0 + 0x140) + ((x - 1) * 8))
59
/* color key value register for hardware window 1 ~ 4. */
60
#define WKEYCON1_BASE(x)		((WKEYCON1 + 0x140) + ((x - 1) * 8))
61 62 63 64 65 66

/* FIMD has totally five hardware windows. */
#define WINDOWS_NR	5

#define get_fimd_context(dev)	platform_get_drvdata(to_platform_device(dev))

67 68
struct fimd_driver_data {
	unsigned int timing_base;
69 70

	unsigned int has_shadowcon:1;
71
	unsigned int has_clksel:1;
72
	unsigned int has_limited_fmt:1;
73 74
};

75 76 77
static struct fimd_driver_data s3c64xx_fimd_driver_data = {
	.timing_base = 0x0,
	.has_clksel = 1,
78
	.has_limited_fmt = 1,
79 80
};

81
static struct fimd_driver_data exynos4_fimd_driver_data = {
82
	.timing_base = 0x0,
83
	.has_shadowcon = 1,
84 85
};

86
static struct fimd_driver_data exynos5_fimd_driver_data = {
87
	.timing_base = 0x20000,
88
	.has_shadowcon = 1,
89 90
};

91 92 93
struct fimd_win_data {
	unsigned int		offset_x;
	unsigned int		offset_y;
94 95 96 97
	unsigned int		ovl_width;
	unsigned int		ovl_height;
	unsigned int		fb_width;
	unsigned int		fb_height;
98
	unsigned int		bpp;
99
	unsigned int		pixel_format;
I
Inki Dae 已提交
100
	dma_addr_t		dma_addr;
101 102
	unsigned int		buf_offsize;
	unsigned int		line_size;	/* bytes */
103
	bool			enabled;
104
	bool			resume;
105 106 107 108 109 110 111 112 113 114 115 116 117 118 119
};

struct fimd_context {
	struct exynos_drm_subdrv	subdrv;
	int				irq;
	struct drm_crtc			*crtc;
	struct clk			*bus_clk;
	struct clk			*lcd_clk;
	void __iomem			*regs;
	struct fimd_win_data		win_data[WINDOWS_NR];
	unsigned int			clkdiv;
	unsigned int			default_win;
	unsigned long			irq_flags;
	u32				vidcon0;
	u32				vidcon1;
120
	bool				suspended;
121
	struct mutex			lock;
122 123
	wait_queue_head_t		wait_vsync_queue;
	atomic_t			wait_vsync_event;
124

125
	struct exynos_drm_panel_info panel;
126
	struct fimd_driver_data *driver_data;
127 128
};

129
static const struct of_device_id fimd_driver_dt_match[] = {
130 131
	{ .compatible = "samsung,s3c6400-fimd",
	  .data = &s3c64xx_fimd_driver_data },
132
	{ .compatible = "samsung,exynos4210-fimd",
133
	  .data = &exynos4_fimd_driver_data },
134
	{ .compatible = "samsung,exynos5250-fimd",
135 136 137 138
	  .data = &exynos5_fimd_driver_data },
	{},
};

139 140 141
static inline struct fimd_driver_data *drm_fimd_get_driver_data(
	struct platform_device *pdev)
{
142 143 144
	const struct of_device_id *of_id =
			of_match_device(fimd_driver_dt_match, &pdev->dev);

145
	return (struct fimd_driver_data *)of_id->data;
146 147
}

148 149 150 151 152 153 154
static bool fimd_display_is_connected(struct device *dev)
{
	/* TODO. */

	return true;
}

155
static void *fimd_get_panel(struct device *dev)
156 157 158
{
	struct fimd_context *ctx = get_fimd_context(dev);

159
	return &ctx->panel;
160 161
}

162
static int fimd_check_mode(struct device *dev, struct drm_display_mode *mode)
163 164 165 166 167 168 169 170
{
	/* TODO. */

	return 0;
}

static int fimd_display_power_on(struct device *dev, int mode)
{
171
	/* TODO */
172 173 174 175

	return 0;
}

176
static struct exynos_drm_display_ops fimd_display_ops = {
177 178
	.type = EXYNOS_DISPLAY_TYPE_LCD,
	.is_connected = fimd_display_is_connected,
179
	.get_panel = fimd_get_panel,
180
	.check_mode = fimd_check_mode,
181 182 183
	.power_on = fimd_display_power_on,
};

184 185
static void fimd_dpms(struct device *subdrv_dev, int mode)
{
186 187
	struct fimd_context *ctx = get_fimd_context(subdrv_dev);

188
	DRM_DEBUG_KMS("%d\n", mode);
189

190 191
	mutex_lock(&ctx->lock);

192 193
	switch (mode) {
	case DRM_MODE_DPMS_ON:
194 195 196 197 198 199 200 201
		/*
		 * enable fimd hardware only if suspended status.
		 *
		 * P.S. fimd_dpms function would be called at booting time so
		 * clk_enable could be called double time.
		 */
		if (ctx->suspended)
			pm_runtime_get_sync(subdrv_dev);
202 203 204 205
		break;
	case DRM_MODE_DPMS_STANDBY:
	case DRM_MODE_DPMS_SUSPEND:
	case DRM_MODE_DPMS_OFF:
206 207
		if (!ctx->suspended)
			pm_runtime_put_sync(subdrv_dev);
208 209 210 211 212
		break;
	default:
		DRM_DEBUG_KMS("unspecified mode %d\n", mode);
		break;
	}
213 214

	mutex_unlock(&ctx->lock);
215 216 217 218 219
}

static void fimd_apply(struct device *subdrv_dev)
{
	struct fimd_context *ctx = get_fimd_context(subdrv_dev);
220
	struct exynos_drm_manager *mgr = ctx->subdrv.manager;
221 222 223
	struct exynos_drm_manager_ops *mgr_ops = mgr->ops;
	struct exynos_drm_overlay_ops *ovl_ops = mgr->overlay_ops;
	struct fimd_win_data *win_data;
224
	int i;
225

226 227 228 229 230
	for (i = 0; i < WINDOWS_NR; i++) {
		win_data = &ctx->win_data[i];
		if (win_data->enabled && (ovl_ops && ovl_ops->commit))
			ovl_ops->commit(subdrv_dev, i);
	}
231 232 233 234 235

	if (mgr_ops && mgr_ops->commit)
		mgr_ops->commit(subdrv_dev);
}

236 237 238
static void fimd_commit(struct device *dev)
{
	struct fimd_context *ctx = get_fimd_context(dev);
239
	struct exynos_drm_panel_info *panel = &ctx->panel;
240
	struct videomode *vm = &panel->vm;
241
	struct fimd_driver_data *driver_data;
242 243
	u32 val;

244
	driver_data = ctx->driver_data;
I
Inki Dae 已提交
245 246 247
	if (ctx->suspended)
		return;

248
	/* setup polarity values from machine code. */
249
	writel(ctx->vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
250 251

	/* setup vertical timing values. */
252 253 254
	val = VIDTCON0_VBPD(vm->vback_porch - 1) |
	       VIDTCON0_VFPD(vm->vfront_porch - 1) |
	       VIDTCON0_VSPW(vm->vsync_len - 1);
255
	writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
256 257

	/* setup horizontal timing values.  */
258 259 260
	val = VIDTCON1_HBPD(vm->hback_porch - 1) |
	       VIDTCON1_HFPD(vm->hfront_porch - 1) |
	       VIDTCON1_HSPW(vm->hsync_len - 1);
261
	writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
262 263

	/* setup horizontal and vertical display size. */
264 265 266 267
	val = VIDTCON2_LINEVAL(vm->vactive - 1) |
	       VIDTCON2_HOZVAL(vm->hactive - 1) |
	       VIDTCON2_LINEVAL_E(vm->vactive - 1) |
	       VIDTCON2_HOZVAL_E(vm->hactive - 1);
268
	writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
269 270 271 272 273

	/* setup clock source, clock divider, enable dma. */
	val = ctx->vidcon0;
	val &= ~(VIDCON0_CLKVAL_F_MASK | VIDCON0_CLKDIR);

274 275 276 277 278
	if (ctx->driver_data->has_clksel) {
		val &= ~VIDCON0_CLKSEL_MASK;
		val |= VIDCON0_CLKSEL_LCD;
	}

279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296
	if (ctx->clkdiv > 1)
		val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
	else
		val &= ~VIDCON0_CLKDIR;	/* 1:1 clock */

	/*
	 * fields of register with prefix '_F' would be updated
	 * at vsync(same as dma start)
	 */
	val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
	writel(val, ctx->regs + VIDCON0);
}

static int fimd_enable_vblank(struct device *dev)
{
	struct fimd_context *ctx = get_fimd_context(dev);
	u32 val;

297 298 299
	if (ctx->suspended)
		return -EPERM;

300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321
	if (!test_and_set_bit(0, &ctx->irq_flags)) {
		val = readl(ctx->regs + VIDINTCON0);

		val |= VIDINTCON0_INT_ENABLE;
		val |= VIDINTCON0_INT_FRAME;

		val &= ~VIDINTCON0_FRAMESEL0_MASK;
		val |= VIDINTCON0_FRAMESEL0_VSYNC;
		val &= ~VIDINTCON0_FRAMESEL1_MASK;
		val |= VIDINTCON0_FRAMESEL1_NONE;

		writel(val, ctx->regs + VIDINTCON0);
	}

	return 0;
}

static void fimd_disable_vblank(struct device *dev)
{
	struct fimd_context *ctx = get_fimd_context(dev);
	u32 val;

322 323 324
	if (ctx->suspended)
		return;

325 326 327 328 329 330 331 332 333 334
	if (test_and_clear_bit(0, &ctx->irq_flags)) {
		val = readl(ctx->regs + VIDINTCON0);

		val &= ~VIDINTCON0_INT_FRAME;
		val &= ~VIDINTCON0_INT_ENABLE;

		writel(val, ctx->regs + VIDINTCON0);
	}
}

335 336 337 338
static void fimd_wait_for_vblank(struct device *dev)
{
	struct fimd_context *ctx = get_fimd_context(dev);

339 340 341 342 343 344 345 346 347 348 349 350
	if (ctx->suspended)
		return;

	atomic_set(&ctx->wait_vsync_event, 1);

	/*
	 * wait for FIMD to signal VSYNC interrupt or return after
	 * timeout which is set to 50ms (refresh rate of 20).
	 */
	if (!wait_event_timeout(ctx->wait_vsync_queue,
				!atomic_read(&ctx->wait_vsync_event),
				DRM_HZ/20))
351 352 353
		DRM_DEBUG_KMS("vblank wait timed out.\n");
}

354
static struct exynos_drm_manager_ops fimd_manager_ops = {
355 356
	.dpms = fimd_dpms,
	.apply = fimd_apply,
357 358 359
	.commit = fimd_commit,
	.enable_vblank = fimd_enable_vblank,
	.disable_vblank = fimd_disable_vblank,
360
	.wait_for_vblank = fimd_wait_for_vblank,
361 362 363 364 365 366 367
};

static void fimd_win_mode_set(struct device *dev,
			      struct exynos_drm_overlay *overlay)
{
	struct fimd_context *ctx = get_fimd_context(dev);
	struct fimd_win_data *win_data;
368
	int win;
369
	unsigned long offset;
370 371 372 373 374 375

	if (!overlay) {
		dev_err(dev, "overlay is NULL\n");
		return;
	}

376 377 378 379
	win = overlay->zpos;
	if (win == DEFAULT_ZPOS)
		win = ctx->default_win;

380
	if (win < 0 || win >= WINDOWS_NR)
381 382
		return;

383 384 385 386 387
	offset = overlay->fb_x * (overlay->bpp >> 3);
	offset += overlay->fb_y * overlay->pitch;

	DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);

388
	win_data = &ctx->win_data[win];
389

390 391 392 393 394 395
	win_data->offset_x = overlay->crtc_x;
	win_data->offset_y = overlay->crtc_y;
	win_data->ovl_width = overlay->crtc_width;
	win_data->ovl_height = overlay->crtc_height;
	win_data->fb_width = overlay->fb_width;
	win_data->fb_height = overlay->fb_height;
S
Seung-Woo Kim 已提交
396
	win_data->dma_addr = overlay->dma_addr[0] + offset;
397
	win_data->bpp = overlay->bpp;
398
	win_data->pixel_format = overlay->pixel_format;
399 400 401 402 403 404 405 406
	win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
				(overlay->bpp >> 3);
	win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);

	DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
			win_data->offset_x, win_data->offset_y);
	DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
			win_data->ovl_width, win_data->ovl_height);
407
	DRM_DEBUG_KMS("paddr = 0x%lx\n", (unsigned long)win_data->dma_addr);
408 409
	DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
			overlay->fb_width, overlay->crtc_width);
410 411 412 413 414 415 416 417 418 419
}

static void fimd_win_set_pixfmt(struct device *dev, unsigned int win)
{
	struct fimd_context *ctx = get_fimd_context(dev);
	struct fimd_win_data *win_data = &ctx->win_data[win];
	unsigned long val;

	val = WINCONx_ENWIN;

420 421 422 423 424 425 426 427 428
	/*
	 * In case of s3c64xx, window 0 doesn't support alpha channel.
	 * So the request format is ARGB8888 then change it to XRGB8888.
	 */
	if (ctx->driver_data->has_limited_fmt && !win) {
		if (win_data->pixel_format == DRM_FORMAT_ARGB8888)
			win_data->pixel_format = DRM_FORMAT_XRGB8888;
	}

429 430
	switch (win_data->pixel_format) {
	case DRM_FORMAT_C8:
431 432 433 434
		val |= WINCON0_BPPMODE_8BPP_PALETTE;
		val |= WINCONx_BURSTLEN_8WORD;
		val |= WINCONx_BYTSWP;
		break;
435 436 437 438 439 440
	case DRM_FORMAT_XRGB1555:
		val |= WINCON0_BPPMODE_16BPP_1555;
		val |= WINCONx_HAWSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	case DRM_FORMAT_RGB565:
441 442 443 444
		val |= WINCON0_BPPMODE_16BPP_565;
		val |= WINCONx_HAWSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
445
	case DRM_FORMAT_XRGB8888:
446 447 448 449
		val |= WINCON0_BPPMODE_24BPP_888;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
450 451
	case DRM_FORMAT_ARGB8888:
		val |= WINCON1_BPPMODE_25BPP_A1888
452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483
			| WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	default:
		DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");

		val |= WINCON0_BPPMODE_24BPP_888;
		val |= WINCONx_WSWP;
		val |= WINCONx_BURSTLEN_16WORD;
		break;
	}

	DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);

	writel(val, ctx->regs + WINCON(win));
}

static void fimd_win_set_colkey(struct device *dev, unsigned int win)
{
	struct fimd_context *ctx = get_fimd_context(dev);
	unsigned int keycon0 = 0, keycon1 = 0;

	keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
			WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);

	keycon1 = WxKEYCON1_COLVAL(0xffffffff);

	writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
	writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
}

484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510
/**
 * shadow_protect_win() - disable updating values from shadow registers at vsync
 *
 * @win: window to protect registers for
 * @protect: 1 to protect (disable updates)
 */
static void fimd_shadow_protect_win(struct fimd_context *ctx,
							int win, bool protect)
{
	u32 reg, bits, val;

	if (ctx->driver_data->has_shadowcon) {
		reg = SHADOWCON;
		bits = SHADOWCON_WINx_PROTECT(win);
	} else {
		reg = PRTCON;
		bits = PRTCON_PROTECT;
	}

	val = readl(ctx->regs + reg);
	if (protect)
		val |= bits;
	else
		val &= ~bits;
	writel(val, ctx->regs + reg);
}

511
static void fimd_win_commit(struct device *dev, int zpos)
512 513 514
{
	struct fimd_context *ctx = get_fimd_context(dev);
	struct fimd_win_data *win_data;
515
	int win = zpos;
516
	unsigned long val, alpha, size;
517 518
	unsigned int last_x;
	unsigned int last_y;
519

I
Inki Dae 已提交
520 521 522
	if (ctx->suspended)
		return;

523 524 525
	if (win == DEFAULT_ZPOS)
		win = ctx->default_win;

526
	if (win < 0 || win >= WINDOWS_NR)
527 528 529 530 531
		return;

	win_data = &ctx->win_data[win];

	/*
532
	 * SHADOWCON/PRTCON register is used for enabling timing.
533 534 535 536 537 538 539 540 541
	 *
	 * for example, once only width value of a register is set,
	 * if the dma is started then fimd hardware could malfunction so
	 * with protect window setting, the register fields with prefix '_F'
	 * wouldn't be updated at vsync also but updated once unprotect window
	 * is set.
	 */

	/* protect windows */
542
	fimd_shadow_protect_win(ctx, win, true);
543 544

	/* buffer start address */
I
Inki Dae 已提交
545
	val = (unsigned long)win_data->dma_addr;
546 547 548
	writel(val, ctx->regs + VIDWx_BUF_START(win, 0));

	/* buffer end address */
549
	size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
I
Inki Dae 已提交
550
	val = (unsigned long)(win_data->dma_addr + size);
551 552 553
	writel(val, ctx->regs + VIDWx_BUF_END(win, 0));

	DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
I
Inki Dae 已提交
554
			(unsigned long)win_data->dma_addr, val, size);
555 556
	DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
			win_data->ovl_width, win_data->ovl_height);
557 558 559

	/* buffer size */
	val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
560 561 562
		VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size) |
		VIDW_BUF_SIZE_OFFSET_E(win_data->buf_offsize) |
		VIDW_BUF_SIZE_PAGEWIDTH_E(win_data->line_size);
563 564 565 566
	writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));

	/* OSD position */
	val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
567 568 569
		VIDOSDxA_TOPLEFT_Y(win_data->offset_y) |
		VIDOSDxA_TOPLEFT_X_E(win_data->offset_x) |
		VIDOSDxA_TOPLEFT_Y_E(win_data->offset_y);
570 571
	writel(val, ctx->regs + VIDOSD_A(win));

572 573 574 575 576 577 578
	last_x = win_data->offset_x + win_data->ovl_width;
	if (last_x)
		last_x--;
	last_y = win_data->offset_y + win_data->ovl_height;
	if (last_y)
		last_y--;

579 580 581
	val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
		VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);

582 583
	writel(val, ctx->regs + VIDOSD_B(win));

584
	DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
585
			win_data->offset_x, win_data->offset_y, last_x, last_y);
586 587 588 589 590 591 592 593 594 595 596 597 598 599 600

	/* hardware window 0 doesn't support alpha channel. */
	if (win != 0) {
		/* OSD alpha */
		alpha = VIDISD14C_ALPHA1_R(0xf) |
			VIDISD14C_ALPHA1_G(0xf) |
			VIDISD14C_ALPHA1_B(0xf);

		writel(alpha, ctx->regs + VIDOSD_C(win));
	}

	/* OSD size */
	if (win != 3 && win != 4) {
		u32 offset = VIDOSD_D(win);
		if (win == 0)
601
			offset = VIDOSD_C(win);
602
		val = win_data->ovl_width * win_data->ovl_height;
603 604 605 606 607 608 609 610 611 612 613
		writel(val, ctx->regs + offset);

		DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
	}

	fimd_win_set_pixfmt(dev, win);

	/* hardware window 0 doesn't support color key. */
	if (win != 0)
		fimd_win_set_colkey(dev, win);

614 615 616 617 618
	/* wincon */
	val = readl(ctx->regs + WINCON(win));
	val |= WINCONx_ENWIN;
	writel(val, ctx->regs + WINCON(win));

619
	/* Enable DMA channel and unprotect windows */
620 621 622 623 624 625 626
	fimd_shadow_protect_win(ctx, win, false);

	if (ctx->driver_data->has_shadowcon) {
		val = readl(ctx->regs + SHADOWCON);
		val |= SHADOWCON_CHx_ENABLE(win);
		writel(val, ctx->regs + SHADOWCON);
	}
627 628

	win_data->enabled = true;
629 630
}

631
static void fimd_win_disable(struct device *dev, int zpos)
632 633
{
	struct fimd_context *ctx = get_fimd_context(dev);
634
	struct fimd_win_data *win_data;
635
	int win = zpos;
636 637
	u32 val;

638 639 640
	if (win == DEFAULT_ZPOS)
		win = ctx->default_win;

641
	if (win < 0 || win >= WINDOWS_NR)
642 643
		return;

644 645
	win_data = &ctx->win_data[win];

646 647 648 649 650 651
	if (ctx->suspended) {
		/* do not resume this window*/
		win_data->resume = false;
		return;
	}

652
	/* protect windows */
653
	fimd_shadow_protect_win(ctx, win, true);
654 655 656 657 658 659 660

	/* wincon */
	val = readl(ctx->regs + WINCON(win));
	val &= ~WINCONx_ENWIN;
	writel(val, ctx->regs + WINCON(win));

	/* unprotect windows */
661 662 663 664 665 666 667
	if (ctx->driver_data->has_shadowcon) {
		val = readl(ctx->regs + SHADOWCON);
		val &= ~SHADOWCON_CHx_ENABLE(win);
		writel(val, ctx->regs + SHADOWCON);
	}

	fimd_shadow_protect_win(ctx, win, false);
668 669

	win_data->enabled = false;
670 671 672 673 674 675 676 677
}

static struct exynos_drm_overlay_ops fimd_overlay_ops = {
	.mode_set = fimd_win_mode_set,
	.commit = fimd_win_commit,
	.disable = fimd_win_disable,
};

678 679 680 681 682 683 684
static struct exynos_drm_manager fimd_manager = {
	.pipe		= -1,
	.ops		= &fimd_manager_ops,
	.overlay_ops	= &fimd_overlay_ops,
	.display_ops	= &fimd_display_ops,
};

685 686 687 688 689
static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
{
	struct fimd_context *ctx = (struct fimd_context *)dev_id;
	struct exynos_drm_subdrv *subdrv = &ctx->subdrv;
	struct drm_device *drm_dev = subdrv->drm_dev;
690
	struct exynos_drm_manager *manager = subdrv->manager;
691 692 693 694 695 696 697 698
	u32 val;

	val = readl(ctx->regs + VIDINTCON1);

	if (val & VIDINTCON1_INT_FRAME)
		/* VSYNC interrupt */
		writel(VIDINTCON1_INT_FRAME, ctx->regs + VIDINTCON1);

699 700 701
	/* check the crtc is detached already from encoder */
	if (manager->pipe < 0)
		goto out;
I
Inki Dae 已提交
702

703
	drm_handle_vblank(drm_dev, manager->pipe);
704
	exynos_drm_crtc_finish_pageflip(drm_dev, manager->pipe);
705

706 707 708 709 710
	/* set wait vsync event to zero and wake up queue. */
	if (atomic_read(&ctx->wait_vsync_event)) {
		atomic_set(&ctx->wait_vsync_event, 0);
		DRM_WAKEUP(&ctx->wait_vsync_queue);
	}
711
out:
712 713 714
	return IRQ_HANDLED;
}

715
static int fimd_subdrv_probe(struct drm_device *drm_dev, struct device *dev)
716 717 718 719 720 721 722 723 724 725 726
{
	/*
	 * enable drm irq mode.
	 * - with irq_enabled = 1, we can use the vblank feature.
	 *
	 * P.S. note that we wouldn't use drm irq handler but
	 *	just specific driver own one instead because
	 *	drm framework supports only one irq handler.
	 */
	drm_dev->irq_enabled = 1;

727 728 729 730 731 732 733
	/*
	 * with vblank_disable_allowed = 1, vblank interrupt will be disabled
	 * by drm timer once a current process gives up ownership of
	 * vblank event.(after drm_vblank_put function is called)
	 */
	drm_dev->vblank_disable_allowed = 1;

734 735 736 737
	/* attach this sub driver to iommu mapping if supported. */
	if (is_drm_iommu_supported(drm_dev))
		drm_iommu_attach_device(drm_dev, dev);

738 739 740
	return 0;
}

741
static void fimd_subdrv_remove(struct drm_device *drm_dev, struct device *dev)
742
{
743 744 745
	/* detach this sub driver from iommu mapping if supported. */
	if (is_drm_iommu_supported(drm_dev))
		drm_iommu_detach_device(drm_dev, dev);
746 747
}

748
static int fimd_configure_clocks(struct fimd_context *ctx, struct device *dev)
749
{
750
	struct videomode *vm = &ctx->panel.vm;
751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780
	unsigned long clk;

	ctx->bus_clk = devm_clk_get(dev, "fimd");
	if (IS_ERR(ctx->bus_clk)) {
		dev_err(dev, "failed to get bus clock\n");
		return PTR_ERR(ctx->bus_clk);
	}

	ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
	if (IS_ERR(ctx->lcd_clk)) {
		dev_err(dev, "failed to get lcd clock\n");
		return PTR_ERR(ctx->lcd_clk);
	}

	clk = clk_get_rate(ctx->lcd_clk);
	if (clk == 0) {
		dev_err(dev, "error getting sclk_fimd clock rate\n");
		return -EINVAL;
	}

	if (vm->pixelclock == 0) {
		unsigned long c;
		c = vm->hactive + vm->hback_porch + vm->hfront_porch +
		    vm->hsync_len;
		c *= vm->vactive + vm->vback_porch + vm->vfront_porch +
		     vm->vsync_len;
		vm->pixelclock = c * FIMD_DEFAULT_FRAMERATE;
		if (vm->pixelclock == 0) {
			dev_err(dev, "incorrect display timings\n");
			return -EINVAL;
781
		}
782 783 784 785 786 787 788 789
		dev_warn(dev, "pixel clock recalculated to %luHz (%dHz frame rate)\n",
			 vm->pixelclock, FIMD_DEFAULT_FRAMERATE);
	}
	ctx->clkdiv = DIV_ROUND_UP(clk, vm->pixelclock);
	if (ctx->clkdiv > 256) {
		dev_warn(dev, "calculated pixel clock divider too high (%u), lowered to 256\n",
			 ctx->clkdiv);
		ctx->clkdiv = 256;
790
	}
791 792 793
	vm->pixelclock = clk / ctx->clkdiv;
	DRM_DEBUG_KMS("pixel clock = %lu, clkdiv = %d\n", vm->pixelclock,
		      ctx->clkdiv);
794

795
	return 0;
796 797 798 799 800 801 802 803 804 805 806 807
}

static void fimd_clear_win(struct fimd_context *ctx, int win)
{
	writel(0, ctx->regs + WINCON(win));
	writel(0, ctx->regs + VIDOSD_A(win));
	writel(0, ctx->regs + VIDOSD_B(win));
	writel(0, ctx->regs + VIDOSD_C(win));

	if (win == 1 || win == 2)
		writel(0, ctx->regs + VIDOSD_D(win));

808
	fimd_shadow_protect_win(ctx, win, false);
809 810
}

811
static int fimd_clock(struct fimd_context *ctx, bool enable)
812 813 814 815
{
	if (enable) {
		int ret;

V
Vikas Sajjan 已提交
816
		ret = clk_prepare_enable(ctx->bus_clk);
817 818 819
		if (ret < 0)
			return ret;

V
Vikas Sajjan 已提交
820
		ret = clk_prepare_enable(ctx->lcd_clk);
821
		if  (ret < 0) {
V
Vikas Sajjan 已提交
822
			clk_disable_unprepare(ctx->bus_clk);
823 824
			return ret;
		}
825
	} else {
V
Vikas Sajjan 已提交
826 827
		clk_disable_unprepare(ctx->lcd_clk);
		clk_disable_unprepare(ctx->bus_clk);
828 829 830 831 832
	}

	return 0;
}

833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859
static void fimd_window_suspend(struct device *dev)
{
	struct fimd_context *ctx = get_fimd_context(dev);
	struct fimd_win_data *win_data;
	int i;

	for (i = 0; i < WINDOWS_NR; i++) {
		win_data = &ctx->win_data[i];
		win_data->resume = win_data->enabled;
		fimd_win_disable(dev, i);
	}
	fimd_wait_for_vblank(dev);
}

static void fimd_window_resume(struct device *dev)
{
	struct fimd_context *ctx = get_fimd_context(dev);
	struct fimd_win_data *win_data;
	int i;

	for (i = 0; i < WINDOWS_NR; i++) {
		win_data = &ctx->win_data[i];
		win_data->enabled = win_data->resume;
		win_data->resume = false;
	}
}

860 861
static int fimd_activate(struct fimd_context *ctx, bool enable)
{
862
	struct device *dev = ctx->subdrv.dev;
863 864 865 866 867 868
	if (enable) {
		int ret;

		ret = fimd_clock(ctx, true);
		if (ret < 0)
			return ret;
869 870 871 872 873 874

		ctx->suspended = false;

		/* if vblank was enabled status, enable it again. */
		if (test_and_clear_bit(0, &ctx->irq_flags))
			fimd_enable_vblank(dev);
875 876

		fimd_window_resume(dev);
877
	} else {
878 879
		fimd_window_suspend(dev);

880
		fimd_clock(ctx, false);
881 882 883 884 885 886
		ctx->suspended = true;
	}

	return 0;
}

887
static int fimd_get_platform_data(struct fimd_context *ctx, struct device *dev)
888
{
889 890
	struct videomode *vm;
	int ret;
891

892 893 894 895 896
	vm = &ctx->panel.vm;
	ret = of_get_videomode(dev->of_node, vm, OF_USE_NATIVE_MODE);
	if (ret) {
		DRM_ERROR("failed: of_get_videomode() : %d\n", ret);
		return ret;
897 898
	}

899 900 901 902 903 904 905 906 907
	if (vm->flags & DISPLAY_FLAGS_VSYNC_LOW)
		ctx->vidcon1 |= VIDCON1_INV_VSYNC;
	if (vm->flags & DISPLAY_FLAGS_HSYNC_LOW)
		ctx->vidcon1 |= VIDCON1_INV_HSYNC;
	if (vm->flags & DISPLAY_FLAGS_DE_LOW)
		ctx->vidcon1 |= VIDCON1_INV_VDEN;
	if (vm->flags & DISPLAY_FLAGS_PIXDATA_NEGEDGE)
		ctx->vidcon1 |= VIDCON1_INV_VCLK;

908 909 910 911 912 913 914 915 916 917 918
	return 0;
}

static int fimd_probe(struct platform_device *pdev)
{
	struct device *dev = &pdev->dev;
	struct fimd_context *ctx;
	struct exynos_drm_subdrv *subdrv;
	struct resource *res;
	int win;
	int ret = -EINVAL;
919

920 921 922
	if (!dev->of_node)
		return -ENODEV;

923
	ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
924 925 926
	if (!ctx)
		return -ENOMEM;

927 928 929 930
	ret = fimd_get_platform_data(ctx, dev);
	if (ret)
		return ret;

931 932 933
	ret = fimd_configure_clocks(ctx, dev);
	if (ret)
		return ret;
934 935 936

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);

937
	ctx->regs = devm_ioremap_resource(dev, res);
938 939
	if (IS_ERR(ctx->regs))
		return PTR_ERR(ctx->regs);
940

941
	res = platform_get_resource_byname(pdev, IORESOURCE_IRQ, "vsync");
942 943
	if (!res) {
		dev_err(dev, "irq request failed.\n");
944
		return -ENXIO;
945 946 947 948
	}

	ctx->irq = res->start;

949
	ret = devm_request_irq(dev, ctx->irq, fimd_irq_handler,
950 951
							0, "drm_fimd", ctx);
	if (ret) {
952
		dev_err(dev, "irq request failed.\n");
953
		return ret;
954 955
	}

956
	ctx->driver_data = drm_fimd_get_driver_data(pdev);
957 958
	DRM_INIT_WAITQUEUE(&ctx->wait_vsync_queue);
	atomic_set(&ctx->wait_vsync_event, 0);
959 960 961

	subdrv = &ctx->subdrv;

962 963
	subdrv->dev = dev;
	subdrv->manager = &fimd_manager;
964 965 966
	subdrv->probe = fimd_subdrv_probe;
	subdrv->remove = fimd_subdrv_remove;

967 968
	mutex_init(&ctx->lock);

969
	platform_set_drvdata(pdev, ctx);
970 971 972 973 974 975 976

	pm_runtime_enable(dev);
	pm_runtime_get_sync(dev);

	for (win = 0; win < WINDOWS_NR; win++)
		fimd_clear_win(ctx, win);

977 978 979 980 981
	exynos_drm_subdrv_register(subdrv);

	return 0;
}

982
static int fimd_remove(struct platform_device *pdev)
983
{
984
	struct device *dev = &pdev->dev;
985 986 987 988
	struct fimd_context *ctx = platform_get_drvdata(pdev);

	exynos_drm_subdrv_unregister(&ctx->subdrv);

989 990 991 992 993 994 995 996 997
	if (ctx->suspended)
		goto out;

	pm_runtime_set_suspended(dev);
	pm_runtime_put_sync(dev);

out:
	pm_runtime_disable(dev);

998 999 1000
	return 0;
}

I
Inki Dae 已提交
1001 1002 1003
#ifdef CONFIG_PM_SLEEP
static int fimd_suspend(struct device *dev)
{
1004
	struct fimd_context *ctx = get_fimd_context(dev);
I
Inki Dae 已提交
1005

1006 1007 1008 1009 1010
	/*
	 * do not use pm_runtime_suspend(). if pm_runtime_suspend() is
	 * called here, an error would be returned by that interface
	 * because the usage_count of pm runtime is more than 1.
	 */
1011 1012 1013 1014
	if (!pm_runtime_suspended(dev))
		return fimd_activate(ctx, false);

	return 0;
I
Inki Dae 已提交
1015 1016 1017 1018
}

static int fimd_resume(struct device *dev)
{
1019
	struct fimd_context *ctx = get_fimd_context(dev);
I
Inki Dae 已提交
1020

1021 1022 1023 1024 1025
	/*
	 * if entered to sleep when lcd panel was on, the usage_count
	 * of pm runtime would still be 1 so in this case, fimd driver
	 * should be on directly not drawing on pm runtime interface.
	 */
1026
	if (!pm_runtime_suspended(dev)) {
1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
		int ret;

		ret = fimd_activate(ctx, true);
		if (ret < 0)
			return ret;

		/*
		 * in case of dpms on(standby), fimd_apply function will
		 * be called by encoder's dpms callback to update fimd's
		 * registers but in case of sleep wakeup, it's not.
		 * so fimd_apply function should be called at here.
		 */
		fimd_apply(dev);
	}
I
Inki Dae 已提交
1041 1042 1043 1044 1045

	return 0;
}
#endif

1046 1047 1048 1049 1050
#ifdef CONFIG_PM_RUNTIME
static int fimd_runtime_suspend(struct device *dev)
{
	struct fimd_context *ctx = get_fimd_context(dev);

1051
	return fimd_activate(ctx, false);
1052 1053 1054 1055 1056 1057
}

static int fimd_runtime_resume(struct device *dev)
{
	struct fimd_context *ctx = get_fimd_context(dev);

1058
	return fimd_activate(ctx, true);
1059 1060 1061 1062
}
#endif

static const struct dev_pm_ops fimd_pm_ops = {
I
Inki Dae 已提交
1063
	SET_SYSTEM_SLEEP_PM_OPS(fimd_suspend, fimd_resume)
1064 1065 1066
	SET_RUNTIME_PM_OPS(fimd_runtime_suspend, fimd_runtime_resume, NULL)
};

1067
struct platform_driver fimd_driver = {
1068
	.probe		= fimd_probe,
1069
	.remove		= fimd_remove,
1070 1071 1072
	.driver		= {
		.name	= "exynos4-fb",
		.owner	= THIS_MODULE,
1073
		.pm	= &fimd_pm_ops,
1074
		.of_match_table = fimd_driver_dt_match,
1075 1076
	},
};