i915_gem_context.c 30.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75
/*
 * Copyright © 2011-2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Ben Widawsky <ben@bwidawsk.net>
 *
 */

/*
 * This file implements HW context support. On gen5+ a HW context consists of an
 * opaque GPU object which is referenced at times of context saves and restores.
 * With RC6 enabled, the context is also referenced as the GPU enters and exists
 * from RC6 (GPU has it's own internal power context, except on gen5). Though
 * something like a context does exist for the media ring, the code only
 * supports contexts for the render ring.
 *
 * In software, there is a distinction between contexts created by the user,
 * and the default HW context. The default HW context is used by GPU clients
 * that do not request setup of their own hardware context. The default
 * context's state is never restored to help prevent programming errors. This
 * would happen if a client ran and piggy-backed off another clients GPU state.
 * The default context only exists to give the GPU some offset to load as the
 * current to invoke a save of the context we actually care about. In fact, the
 * code could likely be constructed, albeit in a more complicated fashion, to
 * never use the default context, though that limits the driver's ability to
 * swap out, and/or destroy other contexts.
 *
 * All other contexts are created as a request by the GPU client. These contexts
 * store GPU state, and thus allow GPU clients to not re-emit state (and
 * potentially query certain state) at any time. The kernel driver makes
 * certain that the appropriate commands are inserted.
 *
 * The context life cycle is semi-complicated in that context BOs may live
 * longer than the context itself because of the way the hardware, and object
 * tracking works. Below is a very crude representation of the state machine
 * describing the context life.
 *                                         refcount     pincount     active
 * S0: initial state                          0            0           0
 * S1: context created                        1            0           0
 * S2: context is currently running           2            1           X
 * S3: GPU referenced, but not current        2            0           1
 * S4: context is current, but destroyed      1            1           0
 * S5: like S3, but destroyed                 1            0           1
 *
 * The most common (but not all) transitions:
 * S0->S1: client creates a context
 * S1->S2: client submits execbuf with context
 * S2->S3: other clients submits execbuf with context
 * S3->S1: context object was retired
 * S3->S2: clients submits another execbuf
 * S2->S4: context destroy called with current context
 * S3->S5->S0: destroy path
 * S4->S5->S0: destroy path on current context
 *
 * There are two confusing terms used above:
 *  The "current context" means the context which is currently running on the
D
Damien Lespiau 已提交
76
 *  GPU. The GPU has loaded its state already and has stored away the gtt
77 78 79 80 81 82 83 84 85 86 87
 *  offset of the BO. The GPU is not actively referencing the data at this
 *  offset, but it will on the next context switch. The only way to avoid this
 *  is to do a GPU reset.
 *
 *  An "active context' is one which was previously the "current context" and is
 *  on the active list waiting for the next context switch to occur. Until this
 *  happens, the object must remain at the same gtt offset. It is therefore
 *  possible to destroy a context, but it is still active.
 *
 */

88
#include <linux/log2.h>
89 90
#include <drm/drmP.h>
#include <drm/i915_drm.h>
91
#include "i915_drv.h"
92
#include "i915_trace.h"
93

94 95
#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1

96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159
/* Initial size (as log2) to preallocate the handle->object hashtable */
#define VMA_HT_BITS 2u /* 4 x 2 pointers, 64 bytes minimum */

static void resize_vma_ht(struct work_struct *work)
{
	struct i915_gem_context_vma_lut *lut =
		container_of(work, typeof(*lut), resize);
	unsigned int bits, new_bits, size, i;
	struct hlist_head *new_ht;

	GEM_BUG_ON(!(lut->ht_size & I915_CTX_RESIZE_IN_PROGRESS));

	bits = 1 + ilog2(4*lut->ht_count/3 + 1);
	new_bits = min_t(unsigned int,
			 max(bits, VMA_HT_BITS),
			 sizeof(unsigned int) * BITS_PER_BYTE - 1);
	if (new_bits == lut->ht_bits)
		goto out;

	new_ht = kzalloc(sizeof(*new_ht)<<new_bits, GFP_KERNEL | __GFP_NOWARN);
	if (!new_ht)
		new_ht = vzalloc(sizeof(*new_ht)<<new_bits);
	if (!new_ht)
		/* Pretend resize succeeded and stop calling us for a bit! */
		goto out;

	size = BIT(lut->ht_bits);
	for (i = 0; i < size; i++) {
		struct i915_vma *vma;
		struct hlist_node *tmp;

		hlist_for_each_entry_safe(vma, tmp, &lut->ht[i], ctx_node)
			hlist_add_head(&vma->ctx_node,
				       &new_ht[hash_32(vma->ctx_handle,
						       new_bits)]);
	}
	kvfree(lut->ht);
	lut->ht = new_ht;
	lut->ht_bits = new_bits;
out:
	smp_store_release(&lut->ht_size, BIT(bits));
	GEM_BUG_ON(lut->ht_size & I915_CTX_RESIZE_IN_PROGRESS);
}

static void vma_lut_free(struct i915_gem_context *ctx)
{
	struct i915_gem_context_vma_lut *lut = &ctx->vma_lut;
	unsigned int i, size;

	if (lut->ht_size & I915_CTX_RESIZE_IN_PROGRESS)
		cancel_work_sync(&lut->resize);

	size = BIT(lut->ht_bits);
	for (i = 0; i < size; i++) {
		struct i915_vma *vma;

		hlist_for_each_entry(vma, &lut->ht[i], ctx_node) {
			vma->obj->vma_hashed = NULL;
			vma->ctx = NULL;
		}
	}
	kvfree(lut->ht);
}

160
void i915_gem_context_free(struct kref *ctx_ref)
161
{
162
	struct i915_gem_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
163
	int i;
164

165
	lockdep_assert_held(&ctx->i915->drm.struct_mutex);
166
	trace_i915_context_free(ctx);
167
	GEM_BUG_ON(!i915_gem_context_is_closed(ctx));
168

169
	vma_lut_free(ctx);
170 171
	i915_ppgtt_put(ctx->ppgtt);

172 173 174 175 176 177 178
	for (i = 0; i < I915_NUM_ENGINES; i++) {
		struct intel_context *ce = &ctx->engine[i];

		if (!ce->state)
			continue;

		WARN_ON(ce->pin_count);
179
		if (ce->ring)
180
			intel_ring_free(ce->ring);
181

182
		__i915_gem_object_release_unless_active(ce->state->obj);
183 184
	}

185
	kfree(ctx->name);
186
	put_pid(ctx->pid);
187

B
Ben Widawsky 已提交
188
	list_del(&ctx->link);
189 190

	ida_simple_remove(&ctx->i915->context_hw_ida, ctx->hw_id);
191 192 193
	kfree(ctx);
}

194 195
static void context_close(struct i915_gem_context *ctx)
{
196
	i915_gem_context_set_closed(ctx);
197 198 199 200 201 202
	if (ctx->ppgtt)
		i915_ppgtt_close(&ctx->ppgtt->base);
	ctx->file_priv = ERR_PTR(-EBADF);
	i915_gem_context_put(ctx);
}

203 204 205 206 207 208 209 210 211 212 213
static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
{
	int ret;

	ret = ida_simple_get(&dev_priv->context_hw_ida,
			     0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
	if (ret < 0) {
		/* Contexts are only released when no longer active.
		 * Flush any pending retires to hopefully release some
		 * stale contexts and try again.
		 */
214
		i915_gem_retire_requests(dev_priv);
215 216 217 218 219 220 221 222 223 224
		ret = ida_simple_get(&dev_priv->context_hw_ida,
				     0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
		if (ret < 0)
			return ret;
	}

	*out = ret;
	return 0;
}

225 226
static u32 default_desc_template(const struct drm_i915_private *i915,
				 const struct i915_hw_ppgtt *ppgtt)
227
{
228
	u32 address_mode;
229 230
	u32 desc;

231
	desc = GEN8_CTX_VALID | GEN8_CTX_PRIVILEGE;
232

233 234 235 236 237 238
	address_mode = INTEL_LEGACY_32B_CONTEXT;
	if (ppgtt && i915_vm_is_48bit(&ppgtt->base))
		address_mode = INTEL_LEGACY_64B_CONTEXT;
	desc |= address_mode << GEN8_CTX_ADDRESSING_MODE_SHIFT;

	if (IS_GEN8(i915))
239 240 241 242 243 244 245 246 247 248
		desc |= GEN8_CTX_L3LLC_COHERENT;

	/* TODO: WaDisableLiteRestore when we start using semaphore
	 * signalling between Command Streamers
	 * ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
	 */

	return desc;
}

249
static struct i915_gem_context *
250
__create_hw_context(struct drm_i915_private *dev_priv,
251
		    struct drm_i915_file_private *file_priv)
252
{
253
	struct i915_gem_context *ctx;
T
Tejun Heo 已提交
254
	int ret;
255

256
	ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
257 258
	if (ctx == NULL)
		return ERR_PTR(-ENOMEM);
259

260 261 262 263 264 265
	ret = assign_hw_id(dev_priv, &ctx->hw_id);
	if (ret) {
		kfree(ctx);
		return ERR_PTR(ret);
	}

266
	kref_init(&ctx->ref);
267
	list_add_tail(&ctx->link, &dev_priv->context_list);
268
	ctx->i915 = dev_priv;
269
	ctx->priority = I915_PRIORITY_NORMAL;
270

271 272 273 274 275 276 277 278 279 280 281
	ctx->vma_lut.ht_bits = VMA_HT_BITS;
	ctx->vma_lut.ht_size = BIT(VMA_HT_BITS);
	BUILD_BUG_ON(BIT(VMA_HT_BITS) == I915_CTX_RESIZE_IN_PROGRESS);
	ctx->vma_lut.ht = kcalloc(ctx->vma_lut.ht_size,
				  sizeof(*ctx->vma_lut.ht),
				  GFP_KERNEL);
	if (!ctx->vma_lut.ht)
		goto err_out;

	INIT_WORK(&ctx->vma_lut.resize, resize_vma_ht);

282
	/* Default context will never have a file_priv */
283 284
	ret = DEFAULT_CONTEXT_HANDLE;
	if (file_priv) {
285
		ret = idr_alloc(&file_priv->context_idr, ctx,
286
				DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
287
		if (ret < 0)
288
			goto err_lut;
289 290
	}
	ctx->user_handle = ret;
291 292

	ctx->file_priv = file_priv;
293
	if (file_priv) {
294
		ctx->pid = get_task_pid(current, PIDTYPE_PID);
295 296 297 298 299 300 301 302 303
		ctx->name = kasprintf(GFP_KERNEL, "%s[%d]/%x",
				      current->comm,
				      pid_nr(ctx->pid),
				      ctx->user_handle);
		if (!ctx->name) {
			ret = -ENOMEM;
			goto err_pid;
		}
	}
304

305 306 307
	/* NB: Mark all slices as needing a remap so that when the context first
	 * loads it will restore whatever remap state already exists. If there
	 * is no remap info, it will be a NOP. */
308
	ctx->remap_slice = ALL_L3_SLICES(dev_priv);
309

310
	i915_gem_context_set_bannable(ctx);
311
	ctx->ring_size = 4 * PAGE_SIZE;
312 313
	ctx->desc_template =
		default_desc_template(dev_priv, dev_priv->mm.aliasing_ppgtt);
314

315 316 317 318 319 320 321
	/* GuC requires the ring to be placed above GUC_WOPCM_TOP. If GuC is not
	 * present or not in use we still need a small bias as ring wraparound
	 * at offset 0 sometimes hangs. No idea why.
	 */
	if (HAS_GUC(dev_priv) && i915.enable_guc_loading)
		ctx->ggtt_offset_bias = GUC_WOPCM_TOP;
	else
322
		ctx->ggtt_offset_bias = I915_GTT_PAGE_SIZE;
323

324
	return ctx;
325

326 327 328
err_pid:
	put_pid(ctx->pid);
	idr_remove(&file_priv->context_idr, ctx->user_handle);
329 330
err_lut:
	kvfree(ctx->vma_lut.ht);
331
err_out:
332
	context_close(ctx);
333
	return ERR_PTR(ret);
334 335
}

336 337 338 339 340 341 342
static void __destroy_hw_context(struct i915_gem_context *ctx,
				 struct drm_i915_file_private *file_priv)
{
	idr_remove(&file_priv->context_idr, ctx->user_handle);
	context_close(ctx);
}

343 344 345 346 347
/**
 * The default context needs to exist per ring that uses contexts. It stores the
 * context state of the GPU for applications that don't utilize HW contexts, as
 * well as an idle case.
 */
348
static struct i915_gem_context *
349
i915_gem_create_context(struct drm_i915_private *dev_priv,
350
			struct drm_i915_file_private *file_priv)
351
{
352
	struct i915_gem_context *ctx;
353

354
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
355

356
	ctx = __create_hw_context(dev_priv, file_priv);
357
	if (IS_ERR(ctx))
358
		return ctx;
359

360
	if (USES_FULL_PPGTT(dev_priv)) {
C
Chris Wilson 已提交
361
		struct i915_hw_ppgtt *ppgtt;
362

363
		ppgtt = i915_ppgtt_create(dev_priv, file_priv, ctx->name);
364
		if (IS_ERR(ppgtt)) {
365 366
			DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
					 PTR_ERR(ppgtt));
367
			__destroy_hw_context(ctx, file_priv);
368
			return ERR_CAST(ppgtt);
369 370 371
		}

		ctx->ppgtt = ppgtt;
372
		ctx->desc_template = default_desc_template(dev_priv, ppgtt);
373
	}
374

375 376
	trace_i915_context_create(ctx);

377
	return ctx;
378 379
}

380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402
/**
 * i915_gem_context_create_gvt - create a GVT GEM context
 * @dev: drm device *
 *
 * This function is used to create a GVT specific GEM context.
 *
 * Returns:
 * pointer to i915_gem_context on success, error pointer if failed
 *
 */
struct i915_gem_context *
i915_gem_context_create_gvt(struct drm_device *dev)
{
	struct i915_gem_context *ctx;
	int ret;

	if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
		return ERR_PTR(-ENODEV);

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ERR_PTR(ret);

403
	ctx = __create_hw_context(to_i915(dev), NULL);
404 405 406
	if (IS_ERR(ctx))
		goto out;

407
	ctx->file_priv = ERR_PTR(-EBADF);
408 409 410
	i915_gem_context_set_closed(ctx); /* not user accessible */
	i915_gem_context_clear_bannable(ctx);
	i915_gem_context_set_force_single_submission(ctx);
411 412
	if (!i915.enable_guc_submission)
		ctx->ring_size = 512 * PAGE_SIZE; /* Max ring buffer size */
413 414

	GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
415 416 417 418 419
out:
	mutex_unlock(&dev->struct_mutex);
	return ctx;
}

420
int i915_gem_context_init(struct drm_i915_private *dev_priv)
421
{
422
	struct i915_gem_context *ctx;
423

424 425
	/* Init should only be called once per module load. Eventually the
	 * restriction on the context_disabled check can be loosened. */
426
	if (WARN_ON(dev_priv->kernel_context))
427
		return 0;
428

429 430
	if (intel_vgpu_active(dev_priv) &&
	    HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
431 432 433 434 435 436
		if (!i915.enable_execlists) {
			DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
			return -EINVAL;
		}
	}

437 438 439 440
	/* Using the simple ida interface, the max is limited by sizeof(int) */
	BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
	ida_init(&dev_priv->context_hw_ida);

441
	ctx = i915_gem_create_context(dev_priv, NULL);
442 443 444 445
	if (IS_ERR(ctx)) {
		DRM_ERROR("Failed to create default global context (error %ld)\n",
			  PTR_ERR(ctx));
		return PTR_ERR(ctx);
446 447
	}

448 449 450 451 452
	/* For easy recognisablity, we want the kernel context to be 0 and then
	 * all user contexts will have non-zero hw_id.
	 */
	GEM_BUG_ON(ctx->hw_id);

453
	i915_gem_context_clear_bannable(ctx);
454
	ctx->priority = I915_PRIORITY_MIN; /* lowest priority; idle task */
455
	dev_priv->kernel_context = ctx;
456

457 458
	GEM_BUG_ON(!i915_gem_context_is_kernel(ctx));

459
	DRM_DEBUG_DRIVER("%s context support initialized\n",
460 461
			 dev_priv->engine[RCS]->context_size ? "logical" :
			 "fake");
462
	return 0;
463 464
}

465 466 467
void i915_gem_context_lost(struct drm_i915_private *dev_priv)
{
	struct intel_engine_cs *engine;
468
	enum intel_engine_id id;
469

470
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
471

472
	for_each_engine(engine, dev_priv, id) {
473 474 475 476 477 478 479
		engine->legacy_active_context = NULL;

		if (!engine->last_retired_context)
			continue;

		engine->context_unpin(engine, engine->last_retired_context);
		engine->last_retired_context = NULL;
480 481
	}

482 483
	/* Force the GPU state to be restored on enabling */
	if (!i915.enable_execlists) {
484 485 486 487 488 489
		struct i915_gem_context *ctx;

		list_for_each_entry(ctx, &dev_priv->context_list, link) {
			if (!i915_gem_context_is_default(ctx))
				continue;

490
			for_each_engine(engine, dev_priv, id)
491 492 493 494 495
				ctx->engine[engine->id].initialised = false;

			ctx->remap_slice = ALL_L3_SLICES(dev_priv);
		}

496
		for_each_engine(engine, dev_priv, id) {
497 498 499 500 501 502
			struct intel_context *kce =
				&dev_priv->kernel_context->engine[engine->id];

			kce->initialised = true;
		}
	}
503 504
}

505
void i915_gem_context_fini(struct drm_i915_private *dev_priv)
506
{
507
	struct i915_gem_context *dctx = dev_priv->kernel_context;
508

509
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
510

511 512
	GEM_BUG_ON(!i915_gem_context_is_kernel(dctx));

513
	context_close(dctx);
514
	dev_priv->kernel_context = NULL;
515 516

	ida_destroy(&dev_priv->context_hw_ida);
517 518
}

519 520
static int context_idr_cleanup(int id, void *p, void *data)
{
521
	struct i915_gem_context *ctx = p;
522

523
	context_close(ctx);
524
	return 0;
525 526
}

527 528 529
int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
530
	struct i915_gem_context *ctx;
531 532 533

	idr_init(&file_priv->context_idr);

534
	mutex_lock(&dev->struct_mutex);
535
	ctx = i915_gem_create_context(to_i915(dev), file_priv);
536 537
	mutex_unlock(&dev->struct_mutex);

538 539
	GEM_BUG_ON(i915_gem_context_is_kernel(ctx));

540
	if (IS_ERR(ctx)) {
541
		idr_destroy(&file_priv->context_idr);
542
		return PTR_ERR(ctx);
543 544
	}

545 546 547
	return 0;
}

548 549
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
{
550
	struct drm_i915_file_private *file_priv = file->driver_priv;
551

552 553
	lockdep_assert_held(&dev->struct_mutex);

554
	idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
555 556 557
	idr_destroy(&file_priv->context_idr);
}

558
static inline int
559
mi_set_context(struct drm_i915_gem_request *req, u32 flags)
560
{
561
	struct drm_i915_private *dev_priv = req->i915;
562
	struct intel_engine_cs *engine = req->engine;
563
	enum intel_engine_id id;
564
	const int num_rings =
565 566
		/* Use an extended w/a on gen7 if signalling from other rings */
		(i915.semaphores && INTEL_GEN(dev_priv) == 7) ?
567
		INTEL_INFO(dev_priv)->num_rings - 1 :
568
		0;
569
	int len;
570
	u32 *cs;
571

572
	flags |= MI_MM_SPACE_GTT;
573
	if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
574 575 576 577
		/* These flags are for resource streamer on HSW+ */
		flags |= HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN;
	else
		flags |= MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN;
578 579

	len = 4;
580
	if (INTEL_GEN(dev_priv) >= 7)
581
		len += 2 + (num_rings ? 4*num_rings + 6 : 0);
582

583 584 585
	cs = intel_ring_begin(req, len);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
586

587
	/* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
588
	if (INTEL_GEN(dev_priv) >= 7) {
589
		*cs++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
590 591 592
		if (num_rings) {
			struct intel_engine_cs *signaller;

593
			*cs++ = MI_LOAD_REGISTER_IMM(num_rings);
594
			for_each_engine(signaller, dev_priv, id) {
595
				if (signaller == engine)
596 597
					continue;

598 599 600 601
				*cs++ = i915_mmio_reg_offset(
					   RING_PSMI_CTL(signaller->mmio_base));
				*cs++ = _MASKED_BIT_ENABLE(
						GEN6_PSMI_SLEEP_MSG_DISABLE);
602 603 604
			}
		}
	}
605

606 607 608
	*cs++ = MI_NOOP;
	*cs++ = MI_SET_CONTEXT;
	*cs++ = i915_ggtt_offset(req->ctx->engine[RCS].state) | flags;
609 610 611 612
	/*
	 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
	 * WaMiSetContext_Hang:snb,ivb,vlv
	 */
613
	*cs++ = MI_NOOP;
614

615
	if (INTEL_GEN(dev_priv) >= 7) {
616 617
		if (num_rings) {
			struct intel_engine_cs *signaller;
618
			i915_reg_t last_reg = {}; /* keep gcc quiet */
619

620
			*cs++ = MI_LOAD_REGISTER_IMM(num_rings);
621
			for_each_engine(signaller, dev_priv, id) {
622
				if (signaller == engine)
623 624
					continue;

625
				last_reg = RING_PSMI_CTL(signaller->mmio_base);
626 627 628
				*cs++ = i915_mmio_reg_offset(last_reg);
				*cs++ = _MASKED_BIT_DISABLE(
						GEN6_PSMI_SLEEP_MSG_DISABLE);
629
			}
630 631

			/* Insert a delay before the next switch! */
632 633 634 635
			*cs++ = MI_STORE_REGISTER_MEM | MI_SRM_LRM_GLOBAL_GTT;
			*cs++ = i915_mmio_reg_offset(last_reg);
			*cs++ = i915_ggtt_offset(engine->scratch);
			*cs++ = MI_NOOP;
636
		}
637
		*cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
638
	}
639

640
	intel_ring_advance(req, cs);
641

642
	return 0;
643 644
}

C
Chris Wilson 已提交
645
static int remap_l3(struct drm_i915_gem_request *req, int slice)
646
{
647 648
	u32 *cs, *remap_info = req->i915->l3_parity.remap_info[slice];
	int i;
649

650
	if (!remap_info)
651 652
		return 0;

653 654 655
	cs = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
656 657 658 659 660 661

	/*
	 * Note: We do not worry about the concurrent register cacheline hang
	 * here because no other code should access these registers other than
	 * at initialization time.
	 */
662
	*cs++ = MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4);
663
	for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
664 665
		*cs++ = i915_mmio_reg_offset(GEN7_L3LOG(slice, i));
		*cs++ = remap_info[i];
666
	}
667 668
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
669

670
	return 0;
671 672
}

673 674
static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
				   struct intel_engine_cs *engine,
675
				   struct i915_gem_context *to)
676
{
677 678 679
	if (to->remap_slice)
		return false;

680
	if (!to->engine[RCS].initialised)
681 682
		return false;

683
	if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
684
		return false;
685

686
	return to == engine->legacy_active_context;
687 688 689
}

static bool
690 691
needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
		  struct intel_engine_cs *engine,
692
		  struct i915_gem_context *to)
693
{
694
	if (!ppgtt)
695 696
		return false;

697
	/* Always load the ppgtt on first use */
698
	if (!engine->legacy_active_context)
699 700 701
		return true;

	/* Same context without new entries, skip */
702
	if (engine->legacy_active_context == to &&
703
	    !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
704 705 706
		return false;

	if (engine->id != RCS)
707 708
		return true;

709
	if (INTEL_GEN(engine->i915) < 8)
710 711 712 713 714 715
		return true;

	return false;
}

static bool
716
needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
717
		   struct i915_gem_context *to,
718
		   u32 hw_flags)
719
{
720
	if (!ppgtt)
721 722
		return false;

723
	if (!IS_GEN8(to->i915))
724 725
		return false;

B
Ben Widawsky 已提交
726
	if (hw_flags & MI_RESTORE_INHIBIT)
727 728 729 730 731
		return true;

	return false;
}

732
static int do_rcs_switch(struct drm_i915_gem_request *req)
733
{
734
	struct i915_gem_context *to = req->ctx;
735
	struct intel_engine_cs *engine = req->engine;
736
	struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
737
	struct i915_gem_context *from = engine->legacy_active_context;
738
	u32 hw_flags;
739
	int ret, i;
740

741 742
	GEM_BUG_ON(engine->id != RCS);

743
	if (skip_rcs_switch(ppgtt, engine, to))
744 745
		return 0;

746
	if (needs_pd_load_pre(ppgtt, engine, to)) {
747 748 749 750 751
		/* Older GENs and non render rings still want the load first,
		 * "PP_DCLV followed by PP_DIR_BASE register through Load
		 * Register Immediate commands in Ring Buffer before submitting
		 * a context."*/
		trace_switch_mm(engine, to);
752
		ret = ppgtt->switch_mm(ppgtt, req);
753
		if (ret)
754
			return ret;
755 756
	}

757
	if (!to->engine[RCS].initialised || i915_gem_context_is_default(to))
B
Ben Widawsky 已提交
758 759 760 761
		/* NB: If we inhibit the restore, the context is not allowed to
		 * die because future work may end up depending on valid address
		 * space. This means we must enforce that a page table load
		 * occur when this occurs. */
762
		hw_flags = MI_RESTORE_INHIBIT;
763
	else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
764 765 766
		hw_flags = MI_FORCE_RESTORE;
	else
		hw_flags = 0;
767

768 769
	if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
		ret = mi_set_context(req, hw_flags);
770
		if (ret)
771
			return ret;
772

773
		engine->legacy_active_context = to;
774 775
	}

776 777 778
	/* GEN8 does *not* require an explicit reload if the PDPs have been
	 * setup, and we do not wish to move them.
	 */
779
	if (needs_pd_load_post(ppgtt, to, hw_flags)) {
780
		trace_switch_mm(engine, to);
781
		ret = ppgtt->switch_mm(ppgtt, req);
782 783 784 785 786 787 788 789 790
		/* The hardware context switch is emitted, but we haven't
		 * actually changed the state - so it's probably safe to bail
		 * here. Still, let the user know something dangerous has
		 * happened.
		 */
		if (ret)
			return ret;
	}

791 792
	if (ppgtt)
		ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
793 794 795 796 797

	for (i = 0; i < MAX_L3_SLICES; i++) {
		if (!(to->remap_slice & (1<<i)))
			continue;

C
Chris Wilson 已提交
798
		ret = remap_l3(req, i);
799 800 801 802 803 804
		if (ret)
			return ret;

		to->remap_slice &= ~(1<<i);
	}

805
	if (!to->engine[RCS].initialised) {
806 807
		if (engine->init_context) {
			ret = engine->init_context(req);
808
			if (ret)
809
				return ret;
810
		}
811
		to->engine[RCS].initialised = true;
812 813
	}

814 815 816 817 818
	return 0;
}

/**
 * i915_switch_context() - perform a GPU context switch.
819
 * @req: request for which we'll execute the context switch
820 821 822
 *
 * The context life cycle is simple. The context refcount is incremented and
 * decremented by 1 and create and destroy. If the context is in use by the GPU,
823
 * it will have a refcount > 1. This allows us to destroy the context abstract
824
 * object while letting the normal object tracking destroy the backing BO.
825 826 827 828
 *
 * This function should not be used in execlists mode.  Instead the context is
 * switched by writing to the ELSP and requests keep a reference to their
 * context.
829
 */
830
int i915_switch_context(struct drm_i915_gem_request *req)
831
{
832
	struct intel_engine_cs *engine = req->engine;
833

834
	lockdep_assert_held(&req->i915->drm.struct_mutex);
835 836
	if (i915.enable_execlists)
		return 0;
837

838
	if (!req->ctx->engine[engine->id].state) {
839
		struct i915_gem_context *to = req->ctx;
840 841
		struct i915_hw_ppgtt *ppgtt =
			to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
842

843
		if (needs_pd_load_pre(ppgtt, engine, to)) {
844 845 846
			int ret;

			trace_switch_mm(engine, to);
847
			ret = ppgtt->switch_mm(ppgtt, req);
848 849 850
			if (ret)
				return ret;

851
			ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
852 853
		}

854
		return 0;
855
	}
856

857
	return do_rcs_switch(req);
858
}
859

860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879
static bool engine_has_kernel_context(struct intel_engine_cs *engine)
{
	struct i915_gem_timeline *timeline;

	list_for_each_entry(timeline, &engine->i915->gt.timelines, link) {
		struct intel_timeline *tl;

		if (timeline == &engine->i915->gt.global_timeline)
			continue;

		tl = &timeline->engine[engine->id];
		if (i915_gem_active_peek(&tl->last_request,
					 &engine->i915->drm.struct_mutex))
			return false;
	}

	return (!engine->last_retired_context ||
		i915_gem_context_is_kernel(engine->last_retired_context));
}

880 881 882
int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv)
{
	struct intel_engine_cs *engine;
883
	struct i915_gem_timeline *timeline;
884
	enum intel_engine_id id;
885

886 887
	lockdep_assert_held(&dev_priv->drm.struct_mutex);

888 889
	i915_gem_retire_requests(dev_priv);

890
	for_each_engine(engine, dev_priv, id) {
891 892 893
		struct drm_i915_gem_request *req;
		int ret;

894 895 896
		if (engine_has_kernel_context(engine))
			continue;

897 898 899 900
		req = i915_gem_request_alloc(engine, dev_priv->kernel_context);
		if (IS_ERR(req))
			return PTR_ERR(req);

901 902 903 904 905 906 907 908 909 910 911 912 913 914
		/* Queue this switch after all other activity */
		list_for_each_entry(timeline, &dev_priv->gt.timelines, link) {
			struct drm_i915_gem_request *prev;
			struct intel_timeline *tl;

			tl = &timeline->engine[engine->id];
			prev = i915_gem_active_raw(&tl->last_request,
						   &dev_priv->drm.struct_mutex);
			if (prev)
				i915_sw_fence_await_sw_fence_gfp(&req->submit,
								 &prev->submit,
								 GFP_KERNEL);
		}

915
		ret = i915_switch_context(req);
916
		i915_add_request(req);
917 918 919 920 921 922 923
		if (ret)
			return ret;
	}

	return 0;
}

924 925 926 927 928
static bool client_is_banned(struct drm_i915_file_private *file_priv)
{
	return file_priv->context_bans > I915_MAX_CLIENT_CONTEXT_BANS;
}

929 930 931
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file)
{
932
	struct drm_i915_private *dev_priv = to_i915(dev);
933 934
	struct drm_i915_gem_context_create *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
935
	struct i915_gem_context *ctx;
936 937
	int ret;

938
	if (!dev_priv->engine[RCS]->context_size)
939 940
		return -ENODEV;

941 942 943
	if (args->pad != 0)
		return -EINVAL;

944 945 946 947 948 949 950 951
	if (client_is_banned(file_priv)) {
		DRM_DEBUG("client %s[%d] banned from creating ctx\n",
			  current->comm,
			  pid_nr(get_task_pid(current, PIDTYPE_PID)));

		return -EIO;
	}

952 953 954 955
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

956
	ctx = i915_gem_create_context(dev_priv, file_priv);
957
	mutex_unlock(&dev->struct_mutex);
958 959
	if (IS_ERR(ctx))
		return PTR_ERR(ctx);
960

961 962
	GEM_BUG_ON(i915_gem_context_is_kernel(ctx));

963
	args->ctx_id = ctx->user_handle;
964
	DRM_DEBUG("HW context %d created\n", args->ctx_id);
965

966
	return 0;
967 968 969 970 971 972 973
}

int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file)
{
	struct drm_i915_gem_context_destroy *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
974
	struct i915_gem_context *ctx;
975 976
	int ret;

977 978 979
	if (args->pad != 0)
		return -EINVAL;

980
	if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
981
		return -ENOENT;
982

983 984 985 986
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

987
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
988
	if (IS_ERR(ctx)) {
989
		mutex_unlock(&dev->struct_mutex);
990
		return PTR_ERR(ctx);
991 992
	}

993
	__destroy_hw_context(ctx, file_priv);
994 995
	mutex_unlock(&dev->struct_mutex);

996
	DRM_DEBUG("HW context %d destroyed\n", args->ctx_id);
997 998
	return 0;
}
999 1000 1001 1002 1003 1004

int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_context_param *args = data;
1005
	struct i915_gem_context *ctx;
1006 1007 1008 1009 1010 1011
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

1012
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
1013 1014 1015 1016 1017 1018 1019 1020
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}

	args->size = 0;
	switch (args->param) {
	case I915_CONTEXT_PARAM_BAN_PERIOD:
1021
		ret = -EINVAL;
1022
		break;
1023 1024 1025
	case I915_CONTEXT_PARAM_NO_ZEROMAP:
		args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
		break;
C
Chris Wilson 已提交
1026 1027 1028 1029 1030 1031
	case I915_CONTEXT_PARAM_GTT_SIZE:
		if (ctx->ppgtt)
			args->value = ctx->ppgtt->base.total;
		else if (to_i915(dev)->mm.aliasing_ppgtt)
			args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
		else
1032
			args->value = to_i915(dev)->ggtt.base.total;
C
Chris Wilson 已提交
1033
		break;
1034
	case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
1035
		args->value = i915_gem_context_no_error_capture(ctx);
1036
		break;
1037
	case I915_CONTEXT_PARAM_BANNABLE:
1038
		args->value = i915_gem_context_is_bannable(ctx);
1039
		break;
1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053
	default:
		ret = -EINVAL;
		break;
	}
	mutex_unlock(&dev->struct_mutex);

	return ret;
}

int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_context_param *args = data;
1054
	struct i915_gem_context *ctx;
1055 1056 1057 1058 1059 1060
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

1061
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
1062 1063 1064 1065 1066 1067 1068
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}

	switch (args->param) {
	case I915_CONTEXT_PARAM_BAN_PERIOD:
1069
		ret = -EINVAL;
1070
		break;
1071 1072 1073 1074 1075 1076
	case I915_CONTEXT_PARAM_NO_ZEROMAP:
		if (args->size) {
			ret = -EINVAL;
		} else {
			ctx->flags &= ~CONTEXT_NO_ZEROMAP;
			ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1077 1078 1079
		}
		break;
	case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
1080
		if (args->size)
1081
			ret = -EINVAL;
1082 1083 1084 1085
		else if (args->value)
			i915_gem_context_set_no_error_capture(ctx);
		else
			i915_gem_context_clear_no_error_capture(ctx);
1086
		break;
1087 1088 1089 1090 1091
	case I915_CONTEXT_PARAM_BANNABLE:
		if (args->size)
			ret = -EINVAL;
		else if (!capable(CAP_SYS_ADMIN) && !args->value)
			ret = -EPERM;
1092 1093
		else if (args->value)
			i915_gem_context_set_bannable(ctx);
1094
		else
1095
			i915_gem_context_clear_bannable(ctx);
1096
		break;
1097 1098 1099 1100 1101 1102 1103 1104
	default:
		ret = -EINVAL;
		break;
	}
	mutex_unlock(&dev->struct_mutex);

	return ret;
}
1105 1106 1107 1108

int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
				       void *data, struct drm_file *file)
{
1109
	struct drm_i915_private *dev_priv = to_i915(dev);
1110
	struct drm_i915_reset_stats *args = data;
1111
	struct i915_gem_context *ctx;
1112 1113 1114 1115 1116
	int ret;

	if (args->flags || args->pad)
		return -EINVAL;

1117
	ret = i915_mutex_lock_interruptible(dev);
1118 1119 1120
	if (ret)
		return ret;

1121
	ctx = i915_gem_context_lookup(file->driver_priv, args->ctx_id);
1122 1123 1124 1125 1126 1127 1128 1129 1130 1131
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}

	if (capable(CAP_SYS_ADMIN))
		args->reset_count = i915_reset_count(&dev_priv->gpu_error);
	else
		args->reset_count = 0;

1132 1133
	args->batch_active = ctx->guilty_count;
	args->batch_pending = ctx->active_count;
1134 1135 1136 1137 1138

	mutex_unlock(&dev->struct_mutex);

	return 0;
}
1139 1140 1141

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
#include "selftests/mock_context.c"
1142
#include "selftests/i915_gem_context.c"
1143
#endif