i915_gem_context.c 30.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75
/*
 * Copyright © 2011-2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Ben Widawsky <ben@bwidawsk.net>
 *
 */

/*
 * This file implements HW context support. On gen5+ a HW context consists of an
 * opaque GPU object which is referenced at times of context saves and restores.
 * With RC6 enabled, the context is also referenced as the GPU enters and exists
 * from RC6 (GPU has it's own internal power context, except on gen5). Though
 * something like a context does exist for the media ring, the code only
 * supports contexts for the render ring.
 *
 * In software, there is a distinction between contexts created by the user,
 * and the default HW context. The default HW context is used by GPU clients
 * that do not request setup of their own hardware context. The default
 * context's state is never restored to help prevent programming errors. This
 * would happen if a client ran and piggy-backed off another clients GPU state.
 * The default context only exists to give the GPU some offset to load as the
 * current to invoke a save of the context we actually care about. In fact, the
 * code could likely be constructed, albeit in a more complicated fashion, to
 * never use the default context, though that limits the driver's ability to
 * swap out, and/or destroy other contexts.
 *
 * All other contexts are created as a request by the GPU client. These contexts
 * store GPU state, and thus allow GPU clients to not re-emit state (and
 * potentially query certain state) at any time. The kernel driver makes
 * certain that the appropriate commands are inserted.
 *
 * The context life cycle is semi-complicated in that context BOs may live
 * longer than the context itself because of the way the hardware, and object
 * tracking works. Below is a very crude representation of the state machine
 * describing the context life.
 *                                         refcount     pincount     active
 * S0: initial state                          0            0           0
 * S1: context created                        1            0           0
 * S2: context is currently running           2            1           X
 * S3: GPU referenced, but not current        2            0           1
 * S4: context is current, but destroyed      1            1           0
 * S5: like S3, but destroyed                 1            0           1
 *
 * The most common (but not all) transitions:
 * S0->S1: client creates a context
 * S1->S2: client submits execbuf with context
 * S2->S3: other clients submits execbuf with context
 * S3->S1: context object was retired
 * S3->S2: clients submits another execbuf
 * S2->S4: context destroy called with current context
 * S3->S5->S0: destroy path
 * S4->S5->S0: destroy path on current context
 *
 * There are two confusing terms used above:
 *  The "current context" means the context which is currently running on the
D
Damien Lespiau 已提交
76
 *  GPU. The GPU has loaded its state already and has stored away the gtt
77 78 79 80 81 82 83 84 85 86 87
 *  offset of the BO. The GPU is not actively referencing the data at this
 *  offset, but it will on the next context switch. The only way to avoid this
 *  is to do a GPU reset.
 *
 *  An "active context' is one which was previously the "current context" and is
 *  on the active list waiting for the next context switch to occur. Until this
 *  happens, the object must remain at the same gtt offset. It is therefore
 *  possible to destroy a context, but it is still active.
 *
 */

88 89
#include <drm/drmP.h>
#include <drm/i915_drm.h>
90
#include "i915_drv.h"
91
#include "i915_trace.h"
92

93 94
#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1

95 96 97 98
/* This is a HW constraint. The value below is the largest known requirement
 * I've seen in a spec to date, and that was a workaround for a non-shipping
 * part. It should be safe to decrease this, but it's more future proof as is.
 */
B
Ben Widawsky 已提交
99 100
#define GEN6_CONTEXT_ALIGN (64<<10)
#define GEN7_CONTEXT_ALIGN 4096
101

102
static size_t get_context_alignment(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
103
{
104
	if (IS_GEN6(dev_priv))
B
Ben Widawsky 已提交
105 106 107 108 109
		return GEN6_CONTEXT_ALIGN;

	return GEN7_CONTEXT_ALIGN;
}

110
static int get_context_size(struct drm_i915_private *dev_priv)
111 112 113 114
{
	int ret;
	u32 reg;

115
	switch (INTEL_GEN(dev_priv)) {
116 117 118 119 120
	case 6:
		reg = I915_READ(CXT_SIZE);
		ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
		break;
	case 7:
B
Ben Widawsky 已提交
121
		reg = I915_READ(GEN7_CXT_SIZE);
122
		if (IS_HASWELL(dev_priv))
123
			ret = HSW_CXT_TOTAL_SIZE;
B
Ben Widawsky 已提交
124 125
		else
			ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
126
		break;
B
Ben Widawsky 已提交
127 128 129
	case 8:
		ret = GEN8_CXT_TOTAL_SIZE;
		break;
130 131 132 133 134 135 136
	default:
		BUG();
	}

	return ret;
}

137
void i915_gem_context_free(struct kref *ctx_ref)
138
{
139
	struct i915_gem_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
140
	int i;
141

142
	lockdep_assert_held(&ctx->i915->drm.struct_mutex);
143
	trace_i915_context_free(ctx);
144
	GEM_BUG_ON(!i915_gem_context_is_closed(ctx));
145

146 147
	i915_ppgtt_put(ctx->ppgtt);

148 149 150 151 152 153 154
	for (i = 0; i < I915_NUM_ENGINES; i++) {
		struct intel_context *ce = &ctx->engine[i];

		if (!ce->state)
			continue;

		WARN_ON(ce->pin_count);
155
		if (ce->ring)
156
			intel_ring_free(ce->ring);
157

158
		__i915_gem_object_release_unless_active(ce->state->obj);
159 160
	}

161
	kfree(ctx->name);
162
	put_pid(ctx->pid);
B
Ben Widawsky 已提交
163
	list_del(&ctx->link);
164 165

	ida_simple_remove(&ctx->i915->context_hw_ida, ctx->hw_id);
166 167 168
	kfree(ctx);
}

169
static struct drm_i915_gem_object *
170
alloc_context_obj(struct drm_i915_private *dev_priv, u64 size)
171 172 173 174
{
	struct drm_i915_gem_object *obj;
	int ret;

175
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
176

177
	obj = i915_gem_object_create(dev_priv, size);
178 179
	if (IS_ERR(obj))
		return obj;
180 181 182 183 184 185 186 187

	/*
	 * Try to make the context utilize L3 as well as LLC.
	 *
	 * On VLV we don't have L3 controls in the PTEs so we
	 * shouldn't touch the cache level, especially as that
	 * would make the object snooped which might have a
	 * negative performance impact.
188 189 190 191 192 193 194
	 *
	 * Snooping is required on non-llc platforms in execlist
	 * mode, but since all GGTT accesses use PAT entry 0 we
	 * get snooping anyway regardless of cache_level.
	 *
	 * This is only applicable for Ivy Bridge devices since
	 * later platforms don't have L3 control bits in the PTE.
195
	 */
196
	if (IS_IVYBRIDGE(dev_priv)) {
197 198 199
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
		/* Failure shouldn't ever happen this early */
		if (WARN_ON(ret)) {
200
			i915_gem_object_put(obj);
201 202 203 204 205 206 207
			return ERR_PTR(ret);
		}
	}

	return obj;
}

208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223
static void i915_ppgtt_close(struct i915_address_space *vm)
{
	struct list_head *phases[] = {
		&vm->active_list,
		&vm->inactive_list,
		&vm->unbound_list,
		NULL,
	}, **phase;

	GEM_BUG_ON(vm->closed);
	vm->closed = true;

	for (phase = phases; *phase; phase++) {
		struct i915_vma *vma, *vn;

		list_for_each_entry_safe(vma, vn, *phase, vm_link)
224
			if (!i915_vma_is_closed(vma))
225 226 227 228 229 230
				i915_vma_close(vma);
	}
}

static void context_close(struct i915_gem_context *ctx)
{
231
	i915_gem_context_set_closed(ctx);
232 233 234 235 236 237
	if (ctx->ppgtt)
		i915_ppgtt_close(&ctx->ppgtt->base);
	ctx->file_priv = ERR_PTR(-EBADF);
	i915_gem_context_put(ctx);
}

238 239 240 241 242 243 244 245 246 247 248
static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
{
	int ret;

	ret = ida_simple_get(&dev_priv->context_hw_ida,
			     0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
	if (ret < 0) {
		/* Contexts are only released when no longer active.
		 * Flush any pending retires to hopefully release some
		 * stale contexts and try again.
		 */
249
		i915_gem_retire_requests(dev_priv);
250 251 252 253 254 255 256 257 258 259
		ret = ida_simple_get(&dev_priv->context_hw_ida,
				     0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
		if (ret < 0)
			return ret;
	}

	*out = ret;
	return 0;
}

260
static struct i915_gem_context *
261
__create_hw_context(struct drm_i915_private *dev_priv,
262
		    struct drm_i915_file_private *file_priv)
263
{
264
	struct i915_gem_context *ctx;
T
Tejun Heo 已提交
265
	int ret;
266

267
	ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
268 269
	if (ctx == NULL)
		return ERR_PTR(-ENOMEM);
270

271 272 273 274 275 276
	ret = assign_hw_id(dev_priv, &ctx->hw_id);
	if (ret) {
		kfree(ctx);
		return ERR_PTR(ret);
	}

277
	kref_init(&ctx->ref);
278
	list_add_tail(&ctx->link, &dev_priv->context_list);
279
	ctx->i915 = dev_priv;
280

281 282
	ctx->ggtt_alignment = get_context_alignment(dev_priv);

283
	if (dev_priv->hw_context_size) {
284 285 286
		struct drm_i915_gem_object *obj;
		struct i915_vma *vma;

287
		obj = alloc_context_obj(dev_priv, dev_priv->hw_context_size);
288 289
		if (IS_ERR(obj)) {
			ret = PTR_ERR(obj);
290
			goto err_out;
291
		}
292 293 294 295 296 297 298 299 300

		vma = i915_vma_create(obj, &dev_priv->ggtt.base, NULL);
		if (IS_ERR(vma)) {
			i915_gem_object_put(obj);
			ret = PTR_ERR(vma);
			goto err_out;
		}

		ctx->engine[RCS].state = vma;
301
	}
302 303

	/* Default context will never have a file_priv */
304 305
	ret = DEFAULT_CONTEXT_HANDLE;
	if (file_priv) {
306
		ret = idr_alloc(&file_priv->context_idr, ctx,
307
				DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
308 309
		if (ret < 0)
			goto err_out;
310 311
	}
	ctx->user_handle = ret;
312 313

	ctx->file_priv = file_priv;
314
	if (file_priv) {
315
		ctx->pid = get_task_pid(current, PIDTYPE_PID);
316 317 318 319 320 321 322 323 324
		ctx->name = kasprintf(GFP_KERNEL, "%s[%d]/%x",
				      current->comm,
				      pid_nr(ctx->pid),
				      ctx->user_handle);
		if (!ctx->name) {
			ret = -ENOMEM;
			goto err_pid;
		}
	}
325

326 327 328
	/* NB: Mark all slices as needing a remap so that when the context first
	 * loads it will restore whatever remap state already exists. If there
	 * is no remap info, it will be a NOP. */
329
	ctx->remap_slice = ALL_L3_SLICES(dev_priv);
330

331
	i915_gem_context_set_bannable(ctx);
332
	ctx->ring_size = 4 * PAGE_SIZE;
333 334
	ctx->desc_template = GEN8_CTX_ADDRESSING_MODE(dev_priv) <<
			     GEN8_CTX_ADDRESSING_MODE_SHIFT;
335
	ATOMIC_INIT_NOTIFIER_HEAD(&ctx->status_notifier);
336

337 338 339 340 341 342 343 344 345
	/* GuC requires the ring to be placed above GUC_WOPCM_TOP. If GuC is not
	 * present or not in use we still need a small bias as ring wraparound
	 * at offset 0 sometimes hangs. No idea why.
	 */
	if (HAS_GUC(dev_priv) && i915.enable_guc_loading)
		ctx->ggtt_offset_bias = GUC_WOPCM_TOP;
	else
		ctx->ggtt_offset_bias = 4096;

346
	return ctx;
347

348 349 350
err_pid:
	put_pid(ctx->pid);
	idr_remove(&file_priv->context_idr, ctx->user_handle);
351
err_out:
352
	context_close(ctx);
353
	return ERR_PTR(ret);
354 355
}

356 357 358 359 360
/**
 * The default context needs to exist per ring that uses contexts. It stores the
 * context state of the GPU for applications that don't utilize HW contexts, as
 * well as an idle case.
 */
361
static struct i915_gem_context *
362
i915_gem_create_context(struct drm_i915_private *dev_priv,
363
			struct drm_i915_file_private *file_priv)
364
{
365
	struct i915_gem_context *ctx;
366

367
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
368

369
	ctx = __create_hw_context(dev_priv, file_priv);
370
	if (IS_ERR(ctx))
371
		return ctx;
372

373
	if (USES_FULL_PPGTT(dev_priv)) {
C
Chris Wilson 已提交
374
		struct i915_hw_ppgtt *ppgtt;
375

376
		ppgtt = i915_ppgtt_create(dev_priv, file_priv, ctx->name);
377
		if (IS_ERR(ppgtt)) {
378 379
			DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
					 PTR_ERR(ppgtt));
380
			idr_remove(&file_priv->context_idr, ctx->user_handle);
381
			context_close(ctx);
382
			return ERR_CAST(ppgtt);
383 384 385 386
		}

		ctx->ppgtt = ppgtt;
	}
387

388 389
	trace_i915_context_create(ctx);

390
	return ctx;
391 392
}

393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415
/**
 * i915_gem_context_create_gvt - create a GVT GEM context
 * @dev: drm device *
 *
 * This function is used to create a GVT specific GEM context.
 *
 * Returns:
 * pointer to i915_gem_context on success, error pointer if failed
 *
 */
struct i915_gem_context *
i915_gem_context_create_gvt(struct drm_device *dev)
{
	struct i915_gem_context *ctx;
	int ret;

	if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
		return ERR_PTR(-ENODEV);

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ERR_PTR(ret);

416
	ctx = i915_gem_create_context(to_i915(dev), NULL);
417 418 419
	if (IS_ERR(ctx))
		goto out;

420 421 422
	i915_gem_context_set_closed(ctx); /* not user accessible */
	i915_gem_context_clear_bannable(ctx);
	i915_gem_context_set_force_single_submission(ctx);
423 424 425 426 427 428
	ctx->ring_size = 512 * PAGE_SIZE; /* Max ring buffer size */
out:
	mutex_unlock(&dev->struct_mutex);
	return ctx;
}

429
int i915_gem_context_init(struct drm_i915_private *dev_priv)
430
{
431
	struct i915_gem_context *ctx;
432

433 434
	/* Init should only be called once per module load. Eventually the
	 * restriction on the context_disabled check can be loosened. */
435
	if (WARN_ON(dev_priv->kernel_context))
436
		return 0;
437

438 439
	if (intel_vgpu_active(dev_priv) &&
	    HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
440 441 442 443 444 445
		if (!i915.enable_execlists) {
			DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
			return -EINVAL;
		}
	}

446 447 448 449
	/* Using the simple ida interface, the max is limited by sizeof(int) */
	BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
	ida_init(&dev_priv->context_hw_ida);

450 451 452 453
	if (i915.enable_execlists) {
		/* NB: intentionally left blank. We will allocate our own
		 * backing objects as we need them, thank you very much */
		dev_priv->hw_context_size = 0;
454 455 456
	} else if (HAS_HW_CONTEXTS(dev_priv)) {
		dev_priv->hw_context_size =
			round_up(get_context_size(dev_priv), 4096);
457 458 459 460 461
		if (dev_priv->hw_context_size > (1<<20)) {
			DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
					 dev_priv->hw_context_size);
			dev_priv->hw_context_size = 0;
		}
462 463
	}

464
	ctx = i915_gem_create_context(dev_priv, NULL);
465 466 467 468
	if (IS_ERR(ctx)) {
		DRM_ERROR("Failed to create default global context (error %ld)\n",
			  PTR_ERR(ctx));
		return PTR_ERR(ctx);
469 470
	}

471
	i915_gem_context_clear_bannable(ctx);
472
	ctx->priority = I915_PRIORITY_MIN; /* lowest priority; idle task */
473
	dev_priv->kernel_context = ctx;
474

475 476 477
	DRM_DEBUG_DRIVER("%s context support initialized\n",
			i915.enable_execlists ? "LR" :
			dev_priv->hw_context_size ? "HW" : "fake");
478
	return 0;
479 480
}

481 482 483
void i915_gem_context_lost(struct drm_i915_private *dev_priv)
{
	struct intel_engine_cs *engine;
484
	enum intel_engine_id id;
485

486
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
487

488
	for_each_engine(engine, dev_priv, id) {
489 490 491 492 493 494 495
		engine->legacy_active_context = NULL;

		if (!engine->last_retired_context)
			continue;

		engine->context_unpin(engine, engine->last_retired_context);
		engine->last_retired_context = NULL;
496 497
	}

498 499
	/* Force the GPU state to be restored on enabling */
	if (!i915.enable_execlists) {
500 501 502 503 504 505
		struct i915_gem_context *ctx;

		list_for_each_entry(ctx, &dev_priv->context_list, link) {
			if (!i915_gem_context_is_default(ctx))
				continue;

506
			for_each_engine(engine, dev_priv, id)
507 508 509 510 511
				ctx->engine[engine->id].initialised = false;

			ctx->remap_slice = ALL_L3_SLICES(dev_priv);
		}

512
		for_each_engine(engine, dev_priv, id) {
513 514 515 516 517 518
			struct intel_context *kce =
				&dev_priv->kernel_context->engine[engine->id];

			kce->initialised = true;
		}
	}
519 520
}

521
void i915_gem_context_fini(struct drm_i915_private *dev_priv)
522
{
523
	struct i915_gem_context *dctx = dev_priv->kernel_context;
524

525
	lockdep_assert_held(&dev_priv->drm.struct_mutex);
526

527
	context_close(dctx);
528
	dev_priv->kernel_context = NULL;
529 530

	ida_destroy(&dev_priv->context_hw_ida);
531 532
}

533 534
static int context_idr_cleanup(int id, void *p, void *data)
{
535
	struct i915_gem_context *ctx = p;
536

537
	context_close(ctx);
538
	return 0;
539 540
}

541 542 543
int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
544
	struct i915_gem_context *ctx;
545 546 547

	idr_init(&file_priv->context_idr);

548
	mutex_lock(&dev->struct_mutex);
549
	ctx = i915_gem_create_context(to_i915(dev), file_priv);
550 551
	mutex_unlock(&dev->struct_mutex);

552
	if (IS_ERR(ctx)) {
553
		idr_destroy(&file_priv->context_idr);
554
		return PTR_ERR(ctx);
555 556
	}

557 558 559
	return 0;
}

560 561
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
{
562
	struct drm_i915_file_private *file_priv = file->driver_priv;
563

564 565
	lockdep_assert_held(&dev->struct_mutex);

566
	idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
567 568 569
	idr_destroy(&file_priv->context_idr);
}

570
static inline int
571
mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags)
572
{
573
	struct drm_i915_private *dev_priv = req->i915;
574
	struct intel_ring *ring = req->ring;
575
	struct intel_engine_cs *engine = req->engine;
576
	enum intel_engine_id id;
577
	u32 flags = hw_flags | MI_MM_SPACE_GTT;
578 579
	const int num_rings =
		/* Use an extended w/a on ivb+ if signalling from other rings */
580
		i915.semaphores ?
581
		INTEL_INFO(dev_priv)->num_rings - 1 :
582
		0;
583
	int len, ret;
584

585 586 587 588 589
	/* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
	 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
	 * explicitly, so we rely on the value at ring init, stored in
	 * itlb_before_ctx_switch.
	 */
590
	if (IS_GEN6(dev_priv)) {
591
		ret = engine->emit_flush(req, EMIT_INVALIDATE);
592 593 594 595
		if (ret)
			return ret;
	}

596
	/* These flags are for resource streamer on HSW+ */
597
	if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
598
		flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN);
599
	else if (INTEL_GEN(dev_priv) < 8)
600 601
		flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);

602 603

	len = 4;
604
	if (INTEL_GEN(dev_priv) >= 7)
605
		len += 2 + (num_rings ? 4*num_rings + 6 : 0);
606

607
	ret = intel_ring_begin(req, len);
608 609 610
	if (ret)
		return ret;

611
	/* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
612
	if (INTEL_GEN(dev_priv) >= 7) {
613
		intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
614 615 616
		if (num_rings) {
			struct intel_engine_cs *signaller;

617
			intel_ring_emit(ring,
618
					MI_LOAD_REGISTER_IMM(num_rings));
619
			for_each_engine(signaller, dev_priv, id) {
620
				if (signaller == engine)
621 622
					continue;

623
				intel_ring_emit_reg(ring,
624
						    RING_PSMI_CTL(signaller->mmio_base));
625
				intel_ring_emit(ring,
626
						_MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
627 628 629
			}
		}
	}
630

631 632
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_SET_CONTEXT);
633 634
	intel_ring_emit(ring,
			i915_ggtt_offset(req->ctx->engine[RCS].state) | flags);
635 636 637 638
	/*
	 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
	 * WaMiSetContext_Hang:snb,ivb,vlv
	 */
639
	intel_ring_emit(ring, MI_NOOP);
640

641
	if (INTEL_GEN(dev_priv) >= 7) {
642 643
		if (num_rings) {
			struct intel_engine_cs *signaller;
644
			i915_reg_t last_reg = {}; /* keep gcc quiet */
645

646
			intel_ring_emit(ring,
647
					MI_LOAD_REGISTER_IMM(num_rings));
648
			for_each_engine(signaller, dev_priv, id) {
649
				if (signaller == engine)
650 651
					continue;

652
				last_reg = RING_PSMI_CTL(signaller->mmio_base);
653 654
				intel_ring_emit_reg(ring, last_reg);
				intel_ring_emit(ring,
655
						_MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
656
			}
657 658

			/* Insert a delay before the next switch! */
659
			intel_ring_emit(ring,
660 661
					MI_STORE_REGISTER_MEM |
					MI_SRM_LRM_GLOBAL_GTT);
662
			intel_ring_emit_reg(ring, last_reg);
663 664
			intel_ring_emit(ring,
					i915_ggtt_offset(engine->scratch));
665
			intel_ring_emit(ring, MI_NOOP);
666
		}
667
		intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
668
	}
669

670
	intel_ring_advance(ring);
671 672 673 674

	return ret;
}

C
Chris Wilson 已提交
675
static int remap_l3(struct drm_i915_gem_request *req, int slice)
676
{
677
	u32 *remap_info = req->i915->l3_parity.remap_info[slice];
678
	struct intel_ring *ring = req->ring;
679 680
	int i, ret;

681
	if (!remap_info)
682 683
		return 0;

684
	ret = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
685 686 687 688 689 690 691 692
	if (ret)
		return ret;

	/*
	 * Note: We do not worry about the concurrent register cacheline hang
	 * here because no other code should access these registers other than
	 * at initialization time.
	 */
693
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4));
694
	for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
695 696
		intel_ring_emit_reg(ring, GEN7_L3LOG(slice, i));
		intel_ring_emit(ring, remap_info[i]);
697
	}
698 699
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
700

701
	return 0;
702 703
}

704 705
static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
				   struct intel_engine_cs *engine,
706
				   struct i915_gem_context *to)
707
{
708 709 710
	if (to->remap_slice)
		return false;

711
	if (!to->engine[RCS].initialised)
712 713
		return false;

714
	if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
715
		return false;
716

717
	return to == engine->legacy_active_context;
718 719 720
}

static bool
721 722
needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
		  struct intel_engine_cs *engine,
723
		  struct i915_gem_context *to)
724
{
725
	if (!ppgtt)
726 727
		return false;

728
	/* Always load the ppgtt on first use */
729
	if (!engine->legacy_active_context)
730 731 732
		return true;

	/* Same context without new entries, skip */
733
	if (engine->legacy_active_context == to &&
734
	    !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
735 736 737
		return false;

	if (engine->id != RCS)
738 739
		return true;

740
	if (INTEL_GEN(engine->i915) < 8)
741 742 743 744 745 746
		return true;

	return false;
}

static bool
747
needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
748
		   struct i915_gem_context *to,
749
		   u32 hw_flags)
750
{
751
	if (!ppgtt)
752 753
		return false;

754
	if (!IS_GEN8(to->i915))
755 756
		return false;

B
Ben Widawsky 已提交
757
	if (hw_flags & MI_RESTORE_INHIBIT)
758 759 760 761 762
		return true;

	return false;
}

763
static int do_rcs_switch(struct drm_i915_gem_request *req)
764
{
765
	struct i915_gem_context *to = req->ctx;
766
	struct intel_engine_cs *engine = req->engine;
767
	struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
768
	struct i915_gem_context *from = engine->legacy_active_context;
769
	u32 hw_flags;
770
	int ret, i;
771

772 773
	GEM_BUG_ON(engine->id != RCS);

774
	if (skip_rcs_switch(ppgtt, engine, to))
775 776
		return 0;

777
	if (needs_pd_load_pre(ppgtt, engine, to)) {
778 779 780 781 782
		/* Older GENs and non render rings still want the load first,
		 * "PP_DCLV followed by PP_DIR_BASE register through Load
		 * Register Immediate commands in Ring Buffer before submitting
		 * a context."*/
		trace_switch_mm(engine, to);
783
		ret = ppgtt->switch_mm(ppgtt, req);
784
		if (ret)
785
			return ret;
786 787
	}

788
	if (!to->engine[RCS].initialised || i915_gem_context_is_default(to))
B
Ben Widawsky 已提交
789 790 791 792
		/* NB: If we inhibit the restore, the context is not allowed to
		 * die because future work may end up depending on valid address
		 * space. This means we must enforce that a page table load
		 * occur when this occurs. */
793
		hw_flags = MI_RESTORE_INHIBIT;
794
	else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
795 796 797
		hw_flags = MI_FORCE_RESTORE;
	else
		hw_flags = 0;
798

799 800
	if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
		ret = mi_set_context(req, hw_flags);
801
		if (ret)
802
			return ret;
803

804
		engine->legacy_active_context = to;
805 806
	}

807 808 809
	/* GEN8 does *not* require an explicit reload if the PDPs have been
	 * setup, and we do not wish to move them.
	 */
810
	if (needs_pd_load_post(ppgtt, to, hw_flags)) {
811
		trace_switch_mm(engine, to);
812
		ret = ppgtt->switch_mm(ppgtt, req);
813 814 815 816 817 818 819 820 821
		/* The hardware context switch is emitted, but we haven't
		 * actually changed the state - so it's probably safe to bail
		 * here. Still, let the user know something dangerous has
		 * happened.
		 */
		if (ret)
			return ret;
	}

822 823
	if (ppgtt)
		ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
824 825 826 827 828

	for (i = 0; i < MAX_L3_SLICES; i++) {
		if (!(to->remap_slice & (1<<i)))
			continue;

C
Chris Wilson 已提交
829
		ret = remap_l3(req, i);
830 831 832 833 834 835
		if (ret)
			return ret;

		to->remap_slice &= ~(1<<i);
	}

836
	if (!to->engine[RCS].initialised) {
837 838
		if (engine->init_context) {
			ret = engine->init_context(req);
839
			if (ret)
840
				return ret;
841
		}
842
		to->engine[RCS].initialised = true;
843 844
	}

845 846 847 848 849
	return 0;
}

/**
 * i915_switch_context() - perform a GPU context switch.
850
 * @req: request for which we'll execute the context switch
851 852 853
 *
 * The context life cycle is simple. The context refcount is incremented and
 * decremented by 1 and create and destroy. If the context is in use by the GPU,
854
 * it will have a refcount > 1. This allows us to destroy the context abstract
855
 * object while letting the normal object tracking destroy the backing BO.
856 857 858 859
 *
 * This function should not be used in execlists mode.  Instead the context is
 * switched by writing to the ELSP and requests keep a reference to their
 * context.
860
 */
861
int i915_switch_context(struct drm_i915_gem_request *req)
862
{
863
	struct intel_engine_cs *engine = req->engine;
864

865
	lockdep_assert_held(&req->i915->drm.struct_mutex);
866 867
	if (i915.enable_execlists)
		return 0;
868

869
	if (!req->ctx->engine[engine->id].state) {
870
		struct i915_gem_context *to = req->ctx;
871 872
		struct i915_hw_ppgtt *ppgtt =
			to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
873

874
		if (needs_pd_load_pre(ppgtt, engine, to)) {
875 876 877
			int ret;

			trace_switch_mm(engine, to);
878
			ret = ppgtt->switch_mm(ppgtt, req);
879 880 881
			if (ret)
				return ret;

882
			ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
883 884
		}

885
		return 0;
886
	}
887

888
	return do_rcs_switch(req);
889
}
890

891 892 893
int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv)
{
	struct intel_engine_cs *engine;
894
	struct i915_gem_timeline *timeline;
895
	enum intel_engine_id id;
896

897 898
	lockdep_assert_held(&dev_priv->drm.struct_mutex);

899
	for_each_engine(engine, dev_priv, id) {
900 901 902 903 904 905 906
		struct drm_i915_gem_request *req;
		int ret;

		req = i915_gem_request_alloc(engine, dev_priv->kernel_context);
		if (IS_ERR(req))
			return PTR_ERR(req);

907 908 909 910 911 912 913 914 915 916 917 918 919 920
		/* Queue this switch after all other activity */
		list_for_each_entry(timeline, &dev_priv->gt.timelines, link) {
			struct drm_i915_gem_request *prev;
			struct intel_timeline *tl;

			tl = &timeline->engine[engine->id];
			prev = i915_gem_active_raw(&tl->last_request,
						   &dev_priv->drm.struct_mutex);
			if (prev)
				i915_sw_fence_await_sw_fence_gfp(&req->submit,
								 &prev->submit,
								 GFP_KERNEL);
		}

921
		ret = i915_switch_context(req);
922 923 924 925 926 927 928 929
		i915_add_request_no_flush(req);
		if (ret)
			return ret;
	}

	return 0;
}

930
static bool contexts_enabled(struct drm_device *dev)
931
{
932
	return i915.enable_execlists || to_i915(dev)->hw_context_size;
933 934
}

935 936 937 938 939
static bool client_is_banned(struct drm_i915_file_private *file_priv)
{
	return file_priv->context_bans > I915_MAX_CLIENT_CONTEXT_BANS;
}

940 941 942 943 944
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file)
{
	struct drm_i915_gem_context_create *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
945
	struct i915_gem_context *ctx;
946 947
	int ret;

948
	if (!contexts_enabled(dev))
949 950
		return -ENODEV;

951 952 953
	if (args->pad != 0)
		return -EINVAL;

954 955 956 957 958 959 960 961
	if (client_is_banned(file_priv)) {
		DRM_DEBUG("client %s[%d] banned from creating ctx\n",
			  current->comm,
			  pid_nr(get_task_pid(current, PIDTYPE_PID)));

		return -EIO;
	}

962 963 964 965
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

966
	ctx = i915_gem_create_context(to_i915(dev), file_priv);
967
	mutex_unlock(&dev->struct_mutex);
968 969
	if (IS_ERR(ctx))
		return PTR_ERR(ctx);
970

971
	args->ctx_id = ctx->user_handle;
972
	DRM_DEBUG("HW context %d created\n", args->ctx_id);
973

974
	return 0;
975 976 977 978 979 980 981
}

int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file)
{
	struct drm_i915_gem_context_destroy *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
982
	struct i915_gem_context *ctx;
983 984
	int ret;

985 986 987
	if (args->pad != 0)
		return -EINVAL;

988
	if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
989
		return -ENOENT;
990

991 992 993 994
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

995
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
996
	if (IS_ERR(ctx)) {
997
		mutex_unlock(&dev->struct_mutex);
998
		return PTR_ERR(ctx);
999 1000
	}

1001
	idr_remove(&file_priv->context_idr, ctx->user_handle);
1002
	context_close(ctx);
1003 1004
	mutex_unlock(&dev->struct_mutex);

1005
	DRM_DEBUG("HW context %d destroyed\n", args->ctx_id);
1006 1007
	return 0;
}
1008 1009 1010 1011 1012 1013

int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_context_param *args = data;
1014
	struct i915_gem_context *ctx;
1015 1016 1017 1018 1019 1020
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

1021
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
1022 1023 1024 1025 1026 1027 1028 1029
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}

	args->size = 0;
	switch (args->param) {
	case I915_CONTEXT_PARAM_BAN_PERIOD:
1030
		ret = -EINVAL;
1031
		break;
1032 1033 1034
	case I915_CONTEXT_PARAM_NO_ZEROMAP:
		args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
		break;
C
Chris Wilson 已提交
1035 1036 1037 1038 1039 1040
	case I915_CONTEXT_PARAM_GTT_SIZE:
		if (ctx->ppgtt)
			args->value = ctx->ppgtt->base.total;
		else if (to_i915(dev)->mm.aliasing_ppgtt)
			args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
		else
1041
			args->value = to_i915(dev)->ggtt.base.total;
C
Chris Wilson 已提交
1042
		break;
1043
	case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
1044
		args->value = i915_gem_context_no_error_capture(ctx);
1045
		break;
1046
	case I915_CONTEXT_PARAM_BANNABLE:
1047
		args->value = i915_gem_context_is_bannable(ctx);
1048
		break;
1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062
	default:
		ret = -EINVAL;
		break;
	}
	mutex_unlock(&dev->struct_mutex);

	return ret;
}

int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_context_param *args = data;
1063
	struct i915_gem_context *ctx;
1064 1065 1066 1067 1068 1069
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

1070
	ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
1071 1072 1073 1074 1075 1076 1077
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}

	switch (args->param) {
	case I915_CONTEXT_PARAM_BAN_PERIOD:
1078
		ret = -EINVAL;
1079
		break;
1080 1081 1082 1083 1084 1085
	case I915_CONTEXT_PARAM_NO_ZEROMAP:
		if (args->size) {
			ret = -EINVAL;
		} else {
			ctx->flags &= ~CONTEXT_NO_ZEROMAP;
			ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1086 1087 1088
		}
		break;
	case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
1089
		if (args->size)
1090
			ret = -EINVAL;
1091 1092 1093 1094
		else if (args->value)
			i915_gem_context_set_no_error_capture(ctx);
		else
			i915_gem_context_clear_no_error_capture(ctx);
1095
		break;
1096 1097 1098 1099 1100
	case I915_CONTEXT_PARAM_BANNABLE:
		if (args->size)
			ret = -EINVAL;
		else if (!capable(CAP_SYS_ADMIN) && !args->value)
			ret = -EPERM;
1101 1102
		else if (args->value)
			i915_gem_context_set_bannable(ctx);
1103
		else
1104
			i915_gem_context_clear_bannable(ctx);
1105
		break;
1106 1107 1108 1109 1110 1111 1112 1113
	default:
		ret = -EINVAL;
		break;
	}
	mutex_unlock(&dev->struct_mutex);

	return ret;
}
1114 1115 1116 1117

int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
				       void *data, struct drm_file *file)
{
1118
	struct drm_i915_private *dev_priv = to_i915(dev);
1119
	struct drm_i915_reset_stats *args = data;
1120
	struct i915_gem_context *ctx;
1121 1122 1123 1124 1125 1126 1127 1128
	int ret;

	if (args->flags || args->pad)
		return -EINVAL;

	if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
		return -EPERM;

1129
	ret = i915_mutex_lock_interruptible(dev);
1130 1131 1132
	if (ret)
		return ret;

1133
	ctx = i915_gem_context_lookup(file->driver_priv, args->ctx_id);
1134 1135 1136 1137 1138 1139 1140 1141 1142 1143
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}

	if (capable(CAP_SYS_ADMIN))
		args->reset_count = i915_reset_count(&dev_priv->gpu_error);
	else
		args->reset_count = 0;

1144 1145
	args->batch_active = ctx->guilty_count;
	args->batch_pending = ctx->active_count;
1146 1147 1148 1149 1150

	mutex_unlock(&dev->struct_mutex);

	return 0;
}