hw.c 101.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
/*
 * Copyright (c) 2008 Atheros Communications Inc.
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
#include <asm/unaligned.h>

S
Sujith 已提交
20
#include "ath9k.h"
21 22
#include "initvals.h"

23 24 25 26
static int btcoex_enable;
module_param(btcoex_enable, bool, 0);
MODULE_PARM_DESC(btcoex_enable, "Enable Bluetooth coexistence support");

27 28 29
#define ATH9K_CLOCK_RATE_CCK		22
#define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
#define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
30

31 32
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan,
S
Sujith 已提交
33
			      enum ath9k_ht_macmode macmode);
34
static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
35
			      struct ar5416_eeprom_def *pEepData,
S
Sujith 已提交
36
			      u32 reg, u32 value);
37 38
static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan);
static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan);
39

S
Sujith 已提交
40 41 42
/********************/
/* Helper Functions */
/********************/
43

44
static u32 ath9k_hw_mac_usec(struct ath_hw *ah, u32 clks)
S
Sujith 已提交
45
{
46
	struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
47

48
	if (!ah->curchan) /* should really check for CCK instead */
49 50 51
		return clks / ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return clks / ATH9K_CLOCK_RATE_2GHZ_OFDM;
52

53
	return clks / ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
54
}
55

56
static u32 ath9k_hw_mac_to_usec(struct ath_hw *ah, u32 clks)
S
Sujith 已提交
57
{
58
	struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
59

60
	if (conf_is_ht40(conf))
S
Sujith 已提交
61 62 63 64
		return ath9k_hw_mac_usec(ah, clks) / 2;
	else
		return ath9k_hw_mac_usec(ah, clks);
}
65

66
static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
67
{
68
	struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
69

70
	if (!ah->curchan) /* should really check for CCK instead */
71 72 73 74
		return usecs *ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
	return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
75 76
}

77
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
78
{
79
	struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
80

81
	if (conf_is_ht40(conf))
S
Sujith 已提交
82 83 84 85
		return ath9k_hw_mac_clks(ah, usecs) * 2;
	else
		return ath9k_hw_mac_clks(ah, usecs);
}
86

S
Sujith 已提交
87
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
88 89 90
{
	int i;

S
Sujith 已提交
91 92 93
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
94 95 96 97 98
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
99 100

	DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
S
Sujith 已提交
101 102
		"timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		timeout, reg, REG_READ(ah, reg), mask, val);
103

S
Sujith 已提交
104
	return false;
105 106 107 108 109 110 111 112 113 114 115 116 117 118
}

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

119
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
120 121
			     u16 flags, u16 *low,
			     u16 *high)
122
{
123
	struct ath9k_hw_capabilities *pCap = &ah->caps;
124

S
Sujith 已提交
125 126 127 128
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
129
	}
S
Sujith 已提交
130 131 132 133 134 135
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
136 137
}

138
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
S
Sujith 已提交
139
			   struct ath_rate_table *rates,
S
Sujith 已提交
140 141
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
142
{
S
Sujith 已提交
143 144
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
	u32 kbps;
145

S
Sujith 已提交
146
	kbps = rates->info[rateix].ratekbps;
147

S
Sujith 已提交
148 149
	if (kbps == 0)
		return 0;
150

S
Sujith 已提交
151
	switch (rates->info[rateix].phy) {
S
Sujith 已提交
152
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
153
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
S
Sujith 已提交
154
		if (shortPreamble && rates->info[rateix].short_preamble)
S
Sujith 已提交
155 156 157 158
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
159
	case WLAN_RC_PHY_OFDM:
160
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
161 162 163 164 165 166
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
167 168
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
169 170 171 172 173 174 175 176 177 178 179 180 181 182 183
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
S
Sujith 已提交
184 185
		DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
			"Unknown phy %u (rate ix %u)\n",
S
Sujith 已提交
186 187 188 189
			rates->info[rateix].phy, rateix);
		txTime = 0;
		break;
	}
190

S
Sujith 已提交
191 192
	return txTime;
}
193

194
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
195 196
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
197
{
S
Sujith 已提交
198
	int8_t extoff;
199

S
Sujith 已提交
200 201 202 203
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
204 205
	}

S
Sujith 已提交
206 207 208 209 210 211 212 213 214 215
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
216

S
Sujith 已提交
217 218 219 220
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
	centers->ext_center =
		centers->synth_center + (extoff *
221
			 ((ah->extprotspacing == ATH9K_HT_EXTPROTSPACING_20) ?
S
Sujith 已提交
222
			  HT40_CHANNEL_CENTER_SHIFT : 15));
223 224
}

S
Sujith 已提交
225 226 227 228
/******************/
/* Chip Revisions */
/******************/

229
static void ath9k_hw_read_revisions(struct ath_hw *ah)
230
{
S
Sujith 已提交
231
	u32 val;
232

S
Sujith 已提交
233
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
234

S
Sujith 已提交
235 236
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
237 238 239
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
240
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
241 242
	} else {
		if (!AR_SREV_9100(ah))
243
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
244

245
		ah->hw_version.macRev = val & AR_SREV_REVISION;
246

247
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
248
			ah->is_pciexpress = true;
S
Sujith 已提交
249
	}
250 251
}

252
static int ath9k_hw_get_radiorev(struct ath_hw *ah)
253
{
S
Sujith 已提交
254 255
	u32 val;
	int i;
256

S
Sujith 已提交
257
	REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
258

S
Sujith 已提交
259 260 261 262
	for (i = 0; i < 8; i++)
		REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
	val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
	val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
263

S
Sujith 已提交
264
	return ath9k_hw_reverse_bits(val, 8);
265 266
}

S
Sujith 已提交
267 268 269 270
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

271
static void ath9k_hw_disablepcie(struct ath_hw *ah)
272
{
273
	if (AR_SREV_9100(ah))
S
Sujith 已提交
274
		return;
275

S
Sujith 已提交
276 277 278 279 280 281 282 283 284
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
285

S
Sujith 已提交
286
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
287 288
}

289
static bool ath9k_hw_chip_test(struct ath_hw *ah)
290
{
S
Sujith 已提交
291 292 293 294 295 296 297
	u32 regAddr[2] = { AR_STA_ID0, AR_PHY_BASE + (8 << 2) };
	u32 regHold[2];
	u32 patternData[4] = { 0x55555555,
			       0xaaaaaaaa,
			       0x66666666,
			       0x99999999 };
	int i, j;
298

S
Sujith 已提交
299 300 301
	for (i = 0; i < 2; i++) {
		u32 addr = regAddr[i];
		u32 wrData, rdData;
302

S
Sujith 已提交
303 304 305 306 307 308 309
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
				DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
S
Sujith 已提交
310
					"address test failed "
S
Sujith 已提交
311
					"addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
S
Sujith 已提交
312
					addr, wrData, rdData);
S
Sujith 已提交
313 314 315 316 317 318 319 320 321
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
				DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
S
Sujith 已提交
322
					"address test failed "
S
Sujith 已提交
323
					"addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
S
Sujith 已提交
324
					addr, wrData, rdData);
S
Sujith 已提交
325 326
				return false;
			}
327
		}
S
Sujith 已提交
328
		REG_WRITE(ah, regAddr[i], regHold[i]);
329
	}
S
Sujith 已提交
330
	udelay(100);
331

332 333 334
	return true;
}

S
Sujith 已提交
335
static const char *ath9k_hw_devname(u16 devid)
336
{
S
Sujith 已提交
337 338 339
	switch (devid) {
	case AR5416_DEVID_PCI:
		return "Atheros 5416";
340 341
	case AR5416_DEVID_PCIE:
		return "Atheros 5418";
S
Sujith 已提交
342 343
	case AR9160_DEVID_PCI:
		return "Atheros 9160";
G
Gabor Juhos 已提交
344 345
	case AR5416_AR9100_DEVID:
		return "Atheros 9100";
S
Sujith 已提交
346 347 348
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
		return "Atheros 9280";
349 350
	case AR9285_DEVID_PCIE:
		return "Atheros 9285";
351 352
	}

S
Sujith 已提交
353 354
	return NULL;
}
355

356
static void ath9k_hw_set_defaults(struct ath_hw *ah)
S
Sujith 已提交
357 358
{
	int i;
359

360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_l1skp_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_power_reset = 0x100;
	ah->config.pcie_restore = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
	ah->config.ht_enable = 1;
	ah->config.ofdm_trig_low = 200;
	ah->config.ofdm_trig_high = 500;
	ah->config.cck_trig_high = 200;
	ah->config.cck_trig_low = 100;
	ah->config.enable_ani = 1;
	ah->config.noise_immunity_level = 4;
	ah->config.ofdm_weaksignal_det = 1;
	ah->config.cck_weaksignal_thr = 0;
	ah->config.spur_immunity_level = 2;
	ah->config.firstep_level = 0;
	ah->config.rssi_thr_high = 40;
	ah->config.rssi_thr_low = 7;
	ah->config.diversity_control = 0;
	ah->config.antenna_switch_swap = 0;
387

S
Sujith 已提交
388
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
389 390
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
391 392
	}

393
	ah->config.intr_mitigation = 1;
394 395
}

396 397
static struct ath_hw *ath9k_hw_newstate(u16 devid, struct ath_softc *sc,
					int *status)
398
{
399
	struct ath_hw *ah;
400

401 402
	ah = kzalloc(sizeof(struct ath_hw), GFP_KERNEL);
	if (ah == NULL) {
403
		DPRINTF(sc, ATH_DBG_FATAL,
S
Sujith 已提交
404
			"Cannot allocate memory for state block\n");
405 406 407 408 409
		*status = -ENOMEM;
		return NULL;
	}

	ah->ah_sc = sc;
410
	ah->hw_version.magic = AR5416_MAGIC;
411
	ah->regulatory.country_code = CTRY_DEFAULT;
412 413
	ah->hw_version.devid = devid;
	ah->hw_version.subvendorid = 0;
414 415 416

	ah->ah_flags = 0;
	if ((devid == AR5416_AR9100_DEVID))
417
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
418 419 420
	if (!AR_SREV_9100(ah))
		ah->ah_flags = AH_USE_EEPROM;

421 422
	ah->regulatory.power_limit = MAX_RATE_POWER;
	ah->regulatory.tp_scale = ATH9K_TP_SCALE_MAX;
423 424 425 426 427 428 429 430 431 432 433 434 435
	ah->atim_window = 0;
	ah->diversity_control = ah->config.diversity_control;
	ah->antenna_switch_swap =
		ah->config.antenna_switch_swap;
	ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
	ah->beacon_interval = 100;
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
	ah->slottime = (u32) -1;
	ah->acktimeout = (u32) -1;
	ah->ctstimeout = (u32) -1;
	ah->globaltxtimeout = (u32) -1;

	ah->gbeacon_rate = 0;
436

437
	return ah;
438 439
}

440
static int ath9k_hw_rfattach(struct ath_hw *ah)
441
{
S
Sujith 已提交
442 443
	bool rfStatus = false;
	int ecode = 0;
444

S
Sujith 已提交
445 446 447
	rfStatus = ath9k_hw_init_rf(ah, &ecode);
	if (!rfStatus) {
		DPRINTF(ah->ah_sc, ATH_DBG_RESET,
S
Sujith 已提交
448
			"RF setup failed, status %u\n", ecode);
S
Sujith 已提交
449 450
		return ecode;
	}
451

S
Sujith 已提交
452
	return 0;
453 454
}

455
static int ath9k_hw_rf_claim(struct ath_hw *ah)
456
{
S
Sujith 已提交
457 458 459 460 461 462 463 464 465 466 467 468 469 470
	u32 val;

	REG_WRITE(ah, AR_PHY(0), 0x00000007);

	val = ath9k_hw_get_radiorev(ah);
	switch (val & AR_RADIO_SREV_MAJOR) {
	case 0:
		val = AR_RAD5133_SREV_MAJOR;
		break;
	case AR_RAD5133_SREV_MAJOR:
	case AR_RAD5122_SREV_MAJOR:
	case AR_RAD2133_SREV_MAJOR:
	case AR_RAD2122_SREV_MAJOR:
		break;
471
	default:
S
Sujith 已提交
472
		DPRINTF(ah->ah_sc, ATH_DBG_CHANNEL,
S
Sujith 已提交
473
			"5G Radio Chip Rev 0x%02X is not "
S
Sujith 已提交
474
			"supported by this driver\n",
475
			ah->hw_version.analog5GhzRev);
S
Sujith 已提交
476
		return -EOPNOTSUPP;
477 478
	}

479
	ah->hw_version.analog5GhzRev = val;
480

S
Sujith 已提交
481
	return 0;
482 483
}

484
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
485 486 487 488 489 490 491
{
	u32 sum;
	int i;
	u16 eeval;

	sum = 0;
	for (i = 0; i < 3; i++) {
S
Sujith 已提交
492
		eeval = ah->eep_ops->get_eeprom(ah, AR_EEPROM_MAC(i));
493
		sum += eeval;
S
Sujith 已提交
494 495
		ah->macaddr[2 * i] = eeval >> 8;
		ah->macaddr[2 * i + 1] = eeval & 0xff;
496 497 498
	}
	if (sum == 0 || sum == 0xffff * 3) {
		DPRINTF(ah->ah_sc, ATH_DBG_EEPROM,
S
Sujith 已提交
499
			"mac address read failed: %pM\n",
S
Sujith 已提交
500
			ah->macaddr);
501 502 503 504 505 506
		return -EADDRNOTAVAIL;
	}

	return 0;
}

507
static void ath9k_hw_init_rxgain_ini(struct ath_hw *ah)
508 509 510
{
	u32 rxgain_type;

S
Sujith 已提交
511 512
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_17) {
		rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
513 514

		if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
515
			INIT_INI_ARRAY(&ah->iniModesRxGain,
516 517 518
			ar9280Modes_backoff_13db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 6);
		else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
519
			INIT_INI_ARRAY(&ah->iniModesRxGain,
520 521 522
			ar9280Modes_backoff_23db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 6);
		else
523
			INIT_INI_ARRAY(&ah->iniModesRxGain,
524 525
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
526
	} else {
527
		INIT_INI_ARRAY(&ah->iniModesRxGain,
528 529
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
530
	}
531 532
}

533
static void ath9k_hw_init_txgain_ini(struct ath_hw *ah)
534 535 536
{
	u32 txgain_type;

S
Sujith 已提交
537 538
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_19) {
		txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
539 540

		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
541
			INIT_INI_ARRAY(&ah->iniModesTxGain,
542 543 544
			ar9280Modes_high_power_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 6);
		else
545
			INIT_INI_ARRAY(&ah->iniModesTxGain,
546 547
			ar9280Modes_original_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
548
	} else {
549
		INIT_INI_ARRAY(&ah->iniModesTxGain,
550 551
		ar9280Modes_original_tx_gain_9280_2,
		ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
552
	}
553 554
}

555
static int ath9k_hw_post_attach(struct ath_hw *ah)
556
{
S
Sujith 已提交
557
	int ecode;
558

S
Sujith 已提交
559 560
	if (!ath9k_hw_chip_test(ah)) {
		DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
S
Sujith 已提交
561
			"hardware self-test failed\n");
S
Sujith 已提交
562
		return -ENODEV;
563 564
	}

S
Sujith 已提交
565 566
	ecode = ath9k_hw_rf_claim(ah);
	if (ecode != 0)
567 568
		return ecode;

S
Sujith 已提交
569 570 571 572 573 574
	ecode = ath9k_hw_eeprom_attach(ah);
	if (ecode != 0)
		return ecode;
	ecode = ath9k_hw_rfattach(ah);
	if (ecode != 0)
		return ecode;
575

S
Sujith 已提交
576 577 578
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
		ath9k_hw_ani_attach(ah);
579 580 581 582 583
	}

	return 0;
}

584 585
static struct ath_hw *ath9k_hw_do_attach(u16 devid, struct ath_softc *sc,
					 int *status)
586
{
587
	struct ath_hw *ah;
S
Sujith 已提交
588
	int ecode;
589
	u32 i, j;
590

591 592
	ah = ath9k_hw_newstate(devid, sc, status);
	if (ah == NULL)
S
Sujith 已提交
593
		return NULL;
594

S
Sujith 已提交
595
	ath9k_hw_set_defaults(ah);
596

597 598
	if (ah->config.intr_mitigation != 0)
		ah->intr_mitigation = true;
599

S
Sujith 已提交
600
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
601
		DPRINTF(sc, ATH_DBG_RESET, "Couldn't reset chip\n");
S
Sujith 已提交
602 603 604
		ecode = -EIO;
		goto bad;
	}
605

S
Sujith 已提交
606
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
607
		DPRINTF(sc, ATH_DBG_RESET, "Couldn't wakeup chip\n");
S
Sujith 已提交
608 609 610
		ecode = -EIO;
		goto bad;
	}
611

612
	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
613
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI) {
614
			ah->config.serialize_regmode =
S
Sujith 已提交
615
				SER_REG_MODE_ON;
616
		} else {
617
			ah->config.serialize_regmode =
S
Sujith 已提交
618
				SER_REG_MODE_OFF;
619 620 621
		}
	}

622
	DPRINTF(sc, ATH_DBG_RESET, "serialize_regmode is %d\n",
623
		ah->config.serialize_regmode);
624

625 626 627
	if ((ah->hw_version.macVersion != AR_SREV_VERSION_5416_PCI) &&
	    (ah->hw_version.macVersion != AR_SREV_VERSION_5416_PCIE) &&
	    (ah->hw_version.macVersion != AR_SREV_VERSION_9160) &&
628
	    (!AR_SREV_9100(ah)) && (!AR_SREV_9280(ah)) && (!AR_SREV_9285(ah))) {
629
		DPRINTF(sc, ATH_DBG_RESET,
S
Sujith 已提交
630
			"Mac Chip Rev 0x%02x.%x is not supported by "
631 632
			"this driver\n", ah->hw_version.macVersion,
			ah->hw_version.macRev);
S
Sujith 已提交
633 634 635
		ecode = -EOPNOTSUPP;
		goto bad;
	}
636

S
Sujith 已提交
637
	if (AR_SREV_9100(ah)) {
638 639 640
		ah->iq_caldata.calData = &iq_cal_multi_sample;
		ah->supp_cals = IQ_MISMATCH_CAL;
		ah->is_pciexpress = false;
S
Sujith 已提交
641
	}
642
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
643

S
Sujith 已提交
644 645
	if (AR_SREV_9160_10_OR_LATER(ah)) {
		if (AR_SREV_9280_10_OR_LATER(ah)) {
646 647
			ah->iq_caldata.calData = &iq_cal_single_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
648
				&adc_gain_cal_single_sample;
649
			ah->adcdc_caldata.calData =
S
Sujith 已提交
650
				&adc_dc_cal_single_sample;
651
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
652 653
				&adc_init_dc_cal;
		} else {
654 655
			ah->iq_caldata.calData = &iq_cal_multi_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
656
				&adc_gain_cal_multi_sample;
657
			ah->adcdc_caldata.calData =
S
Sujith 已提交
658
				&adc_dc_cal_multi_sample;
659
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
660 661
				&adc_init_dc_cal;
		}
662
		ah->supp_cals = ADC_GAIN_CAL | ADC_DC_CAL | IQ_MISMATCH_CAL;
S
Sujith 已提交
663
	}
664

S
Sujith 已提交
665
	if (AR_SREV_9160(ah)) {
666 667
		ah->config.enable_ani = 1;
		ah->ani_function = (ATH9K_ANI_SPUR_IMMUNITY_LEVEL |
S
Sujith 已提交
668 669
					ATH9K_ANI_FIRSTEP_LEVEL);
	} else {
670
		ah->ani_function = ATH9K_ANI_ALL;
S
Sujith 已提交
671
		if (AR_SREV_9280_10_OR_LATER(ah)) {
672
			ah->ani_function &=	~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
S
Sujith 已提交
673
		}
674 675
	}

676
	DPRINTF(sc, ATH_DBG_RESET,
S
Sujith 已提交
677
		"This Mac Chip Rev 0x%02x.%x is \n",
678
		ah->hw_version.macVersion, ah->hw_version.macRev);
679

680
	if (AR_SREV_9285_12_OR_LATER(ah)) {
681

682
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2,
683
			       ARRAY_SIZE(ar9285Modes_9285_1_2), 6);
684
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2,
685 686
			       ARRAY_SIZE(ar9285Common_9285_1_2), 2);

687 688
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
689 690 691
			ar9285PciePhy_clkreq_off_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285_1_2), 2);
		} else {
692
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
693 694 695 696 697
			ar9285PciePhy_clkreq_always_on_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285_1_2),
				  2);
		}
	} else if (AR_SREV_9285_10_OR_LATER(ah)) {
698
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285,
699
			       ARRAY_SIZE(ar9285Modes_9285), 6);
700
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285,
701 702
			       ARRAY_SIZE(ar9285Common_9285), 2);

703 704
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
705 706 707
			ar9285PciePhy_clkreq_off_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285), 2);
		} else {
708
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
709 710 711 712
			ar9285PciePhy_clkreq_always_on_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285), 2);
		}
	} else if (AR_SREV_9280_20_OR_LATER(ah)) {
713
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2,
S
Sujith 已提交
714
			       ARRAY_SIZE(ar9280Modes_9280_2), 6);
715
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2,
S
Sujith 已提交
716
			       ARRAY_SIZE(ar9280Common_9280_2), 2);
717

718 719
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
720 721 722
			       ar9280PciePhy_clkreq_off_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280),2);
		} else {
723
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
724 725 726
			       ar9280PciePhy_clkreq_always_on_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
		}
727
		INIT_INI_ARRAY(&ah->iniModesAdditional,
S
Sujith 已提交
728 729 730
			       ar9280Modes_fast_clock_9280_2,
			       ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
	} else if (AR_SREV_9280_10_OR_LATER(ah)) {
731
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280,
S
Sujith 已提交
732
			       ARRAY_SIZE(ar9280Modes_9280), 6);
733
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280,
S
Sujith 已提交
734 735
			       ARRAY_SIZE(ar9280Common_9280), 2);
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
736
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160,
S
Sujith 已提交
737
			       ARRAY_SIZE(ar5416Modes_9160), 6);
738
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160,
S
Sujith 已提交
739
			       ARRAY_SIZE(ar5416Common_9160), 2);
740
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9160,
S
Sujith 已提交
741
			       ARRAY_SIZE(ar5416Bank0_9160), 2);
742
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9160,
S
Sujith 已提交
743
			       ARRAY_SIZE(ar5416BB_RfGain_9160), 3);
744
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9160,
S
Sujith 已提交
745
			       ARRAY_SIZE(ar5416Bank1_9160), 2);
746
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9160,
S
Sujith 已提交
747
			       ARRAY_SIZE(ar5416Bank2_9160), 2);
748
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9160,
S
Sujith 已提交
749
			       ARRAY_SIZE(ar5416Bank3_9160), 3);
750
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9160,
S
Sujith 已提交
751
			       ARRAY_SIZE(ar5416Bank6_9160), 3);
752
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9160,
S
Sujith 已提交
753
			       ARRAY_SIZE(ar5416Bank6TPC_9160), 3);
754
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9160,
S
Sujith 已提交
755 756
			       ARRAY_SIZE(ar5416Bank7_9160), 2);
		if (AR_SREV_9160_11(ah)) {
757
			INIT_INI_ARRAY(&ah->iniAddac,
S
Sujith 已提交
758 759 760
				       ar5416Addac_91601_1,
				       ARRAY_SIZE(ar5416Addac_91601_1), 2);
		} else {
761
			INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160,
S
Sujith 已提交
762 763 764
				       ARRAY_SIZE(ar5416Addac_9160), 2);
		}
	} else if (AR_SREV_9100_OR_LATER(ah)) {
765
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100,
S
Sujith 已提交
766
			       ARRAY_SIZE(ar5416Modes_9100), 6);
767
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100,
S
Sujith 已提交
768
			       ARRAY_SIZE(ar5416Common_9100), 2);
769
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9100,
S
Sujith 已提交
770
			       ARRAY_SIZE(ar5416Bank0_9100), 2);
771
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9100,
S
Sujith 已提交
772
			       ARRAY_SIZE(ar5416BB_RfGain_9100), 3);
773
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9100,
S
Sujith 已提交
774
			       ARRAY_SIZE(ar5416Bank1_9100), 2);
775
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9100,
S
Sujith 已提交
776
			       ARRAY_SIZE(ar5416Bank2_9100), 2);
777
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9100,
S
Sujith 已提交
778
			       ARRAY_SIZE(ar5416Bank3_9100), 3);
779
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100,
S
Sujith 已提交
780
			       ARRAY_SIZE(ar5416Bank6_9100), 3);
781
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100,
S
Sujith 已提交
782
			       ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
783
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9100,
S
Sujith 已提交
784
			       ARRAY_SIZE(ar5416Bank7_9100), 2);
785
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100,
S
Sujith 已提交
786 787
			       ARRAY_SIZE(ar5416Addac_9100), 2);
	} else {
788
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes,
S
Sujith 已提交
789
			       ARRAY_SIZE(ar5416Modes), 6);
790
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common,
S
Sujith 已提交
791
			       ARRAY_SIZE(ar5416Common), 2);
792
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0,
S
Sujith 已提交
793
			       ARRAY_SIZE(ar5416Bank0), 2);
794
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain,
S
Sujith 已提交
795
			       ARRAY_SIZE(ar5416BB_RfGain), 3);
796
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1,
S
Sujith 已提交
797
			       ARRAY_SIZE(ar5416Bank1), 2);
798
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2,
S
Sujith 已提交
799
			       ARRAY_SIZE(ar5416Bank2), 2);
800
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3,
S
Sujith 已提交
801
			       ARRAY_SIZE(ar5416Bank3), 3);
802
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6,
S
Sujith 已提交
803
			       ARRAY_SIZE(ar5416Bank6), 3);
804
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC,
S
Sujith 已提交
805
			       ARRAY_SIZE(ar5416Bank6TPC), 3);
806
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7,
S
Sujith 已提交
807
			       ARRAY_SIZE(ar5416Bank7), 2);
808
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac,
S
Sujith 已提交
809
			       ARRAY_SIZE(ar5416Addac), 2);
810 811
	}

812
	if (ah->is_pciexpress)
S
Sujith 已提交
813 814 815
		ath9k_hw_configpcipowersave(ah, 0);
	else
		ath9k_hw_disablepcie(ah);
816

S
Sujith 已提交
817 818 819
	ecode = ath9k_hw_post_attach(ah);
	if (ecode != 0)
		goto bad;
820

821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836
	if (AR_SREV_9285_12_OR_LATER(ah)) {
		u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);

		/* txgain table */
		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
			INIT_INI_ARRAY(&ah->iniModesTxGain,
			ar9285Modes_high_power_tx_gain_9285_1_2,
			ARRAY_SIZE(ar9285Modes_high_power_tx_gain_9285_1_2), 6);
		} else {
			INIT_INI_ARRAY(&ah->iniModesTxGain,
			ar9285Modes_original_tx_gain_9285_1_2,
			ARRAY_SIZE(ar9285Modes_original_tx_gain_9285_1_2), 6);
		}

	}

837
	/* rxgain table */
838
	if (AR_SREV_9280_20(ah))
839 840 841
		ath9k_hw_init_rxgain_ini(ah);

	/* txgain table */
842
	if (AR_SREV_9280_20(ah))
843 844
		ath9k_hw_init_txgain_ini(ah);

S
Sujith 已提交
845 846 847 848 849 850 851 852 853 854
	if (!ath9k_hw_fill_cap_info(ah)) {
		DPRINTF(sc, ATH_DBG_RESET, "failed ath9k_hw_fill_cap_info\n");
		ecode = -EINVAL;
		goto bad;
	}

	if ((ah->hw_version.devid == AR9280_DEVID_PCI) &&
	    test_bit(ATH9K_MODE_11A, ah->caps.wireless_modes)) {

		/* EEPROM Fixup */
855 856
		for (i = 0; i < ah->iniModes.ia_rows; i++) {
			u32 reg = INI_RA(&ah->iniModes, i, 0);
857

858 859
			for (j = 1; j < ah->iniModes.ia_columns; j++) {
				u32 val = INI_RA(&ah->iniModes, i, j);
860

861
				INI_RA(&ah->iniModes, i, j) =
862
					ath9k_hw_ini_fixup(ah,
863
							   &ah->eeprom.def,
S
Sujith 已提交
864 865
							   reg, val);
			}
866
		}
S
Sujith 已提交
867
	}
868

S
Sujith 已提交
869 870
	ecode = ath9k_hw_init_macaddr(ah);
	if (ecode != 0) {
871
		DPRINTF(sc, ATH_DBG_RESET,
S
Sujith 已提交
872
			"failed initializing mac address\n");
S
Sujith 已提交
873
		goto bad;
874 875
	}

S
Sujith 已提交
876
	if (AR_SREV_9285(ah))
877
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
878
	else
879
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
880

S
Sujith 已提交
881
	ath9k_init_nfcal_hist_buffer(ah);
882

S
Sujith 已提交
883 884
	return ah;
bad:
885 886
	if (ah)
		ath9k_hw_detach(ah);
S
Sujith 已提交
887 888
	if (status)
		*status = ecode;
889

S
Sujith 已提交
890
	return NULL;
891 892
}

893
static void ath9k_hw_init_bb(struct ath_hw *ah,
S
Sujith 已提交
894
			     struct ath9k_channel *chan)
895
{
S
Sujith 已提交
896
	u32 synthDelay;
897

S
Sujith 已提交
898
	synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
899
	if (IS_CHAN_B(chan))
S
Sujith 已提交
900 901 902
		synthDelay = (4 * synthDelay) / 22;
	else
		synthDelay /= 10;
903

S
Sujith 已提交
904
	REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
905

S
Sujith 已提交
906
	udelay(synthDelay + BASE_ACTIVATE_DELAY);
907 908
}

909
static void ath9k_hw_init_qos(struct ath_hw *ah)
910
{
S
Sujith 已提交
911 912
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
913

S
Sujith 已提交
914 915 916 917 918 919 920 921 922 923
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
924 925
}

926
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
927
			      struct ath9k_channel *chan)
928
{
S
Sujith 已提交
929
	u32 pll;
930

S
Sujith 已提交
931 932 933
	if (AR_SREV_9100(ah)) {
		if (chan && IS_CHAN_5GHZ(chan))
			pll = 0x1450;
934
		else
S
Sujith 已提交
935 936 937 938
			pll = 0x1458;
	} else {
		if (AR_SREV_9280_10_OR_LATER(ah)) {
			pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
939

S
Sujith 已提交
940 941 942 943
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
944

S
Sujith 已提交
945 946
			if (chan && IS_CHAN_5GHZ(chan)) {
				pll |= SM(0x28, AR_RTC_9160_PLL_DIV);
947 948


S
Sujith 已提交
949 950 951 952 953 954 955 956 957 958
				if (AR_SREV_9280_20(ah)) {
					if (((chan->channel % 20) == 0)
					    || ((chan->channel % 10) == 0))
						pll = 0x2850;
					else
						pll = 0x142c;
				}
			} else {
				pll |= SM(0x2c, AR_RTC_9160_PLL_DIV);
			}
959

S
Sujith 已提交
960
		} else if (AR_SREV_9160_10_OR_LATER(ah)) {
961

S
Sujith 已提交
962
			pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
963

S
Sujith 已提交
964 965 966 967
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
968

S
Sujith 已提交
969 970 971 972 973 974
			if (chan && IS_CHAN_5GHZ(chan))
				pll |= SM(0x50, AR_RTC_9160_PLL_DIV);
			else
				pll |= SM(0x58, AR_RTC_9160_PLL_DIV);
		} else {
			pll = AR_RTC_PLL_REFDIV_5 | AR_RTC_PLL_DIV2;
975

S
Sujith 已提交
976 977 978 979
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_PLL_CLKSEL);
980

S
Sujith 已提交
981 982 983 984 985 986
			if (chan && IS_CHAN_5GHZ(chan))
				pll |= SM(0xa, AR_RTC_PLL_DIV);
			else
				pll |= SM(0xb, AR_RTC_PLL_DIV);
		}
	}
987
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
988

S
Sujith 已提交
989 990 991
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
992 993
}

994
static void ath9k_hw_init_chain_masks(struct ath_hw *ah)
995 996 997
{
	int rx_chainmask, tx_chainmask;

998 999
	rx_chainmask = ah->rxchainmask;
	tx_chainmask = ah->txchainmask;
1000 1001 1002 1003 1004 1005

	switch (rx_chainmask) {
	case 0x5:
		REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
			    AR_PHY_SWAP_ALT_CHAIN);
	case 0x3:
1006
		if (((ah)->hw_version.macVersion <= AR_SREV_VERSION_9160)) {
1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030
			REG_WRITE(ah, AR_PHY_RX_CHAINMASK, 0x7);
			REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, 0x7);
			break;
		}
	case 0x1:
	case 0x2:
	case 0x7:
		REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
		REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
		break;
	default:
		break;
	}

	REG_WRITE(ah, AR_SELFGEN_MASK, tx_chainmask);
	if (tx_chainmask == 0x5) {
		REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
			    AR_PHY_SWAP_ALT_CHAIN);
	}
	if (AR_SREV_9100(ah))
		REG_WRITE(ah, AR_PHY_ANALOG_SWAP,
			  REG_READ(ah, AR_PHY_ANALOG_SWAP) | 0x00000001);
}

1031
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
1032
					  enum nl80211_iftype opmode)
1033
{
1034
	ah->mask_reg = AR_IMR_TXERR |
S
Sujith 已提交
1035 1036 1037 1038
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
1039

1040 1041
	if (ah->intr_mitigation)
		ah->mask_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
1042
	else
1043
		ah->mask_reg |= AR_IMR_RXOK;
1044

1045
	ah->mask_reg |= AR_IMR_TXOK;
1046

1047
	if (opmode == NL80211_IFTYPE_AP)
1048
		ah->mask_reg |= AR_IMR_MIB;
1049

1050
	REG_WRITE(ah, AR_IMR, ah->mask_reg);
S
Sujith 已提交
1051
	REG_WRITE(ah, AR_IMR_S2, REG_READ(ah, AR_IMR_S2) | AR_IMR_S2_GTT);
1052

S
Sujith 已提交
1053 1054 1055 1056 1057
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
1058 1059
}

1060
static bool ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
1061 1062
{
	if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_ACK))) {
S
Sujith 已提交
1063
		DPRINTF(ah->ah_sc, ATH_DBG_RESET, "bad ack timeout %u\n", us);
1064
		ah->acktimeout = (u32) -1;
1065 1066 1067 1068
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_TIME_OUT,
			      AR_TIME_OUT_ACK, ath9k_hw_mac_to_clks(ah, us));
1069
		ah->acktimeout = us;
1070 1071 1072 1073
		return true;
	}
}

1074
static bool ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
1075 1076
{
	if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_CTS))) {
S
Sujith 已提交
1077
		DPRINTF(ah->ah_sc, ATH_DBG_RESET, "bad cts timeout %u\n", us);
1078
		ah->ctstimeout = (u32) -1;
1079 1080 1081 1082
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_TIME_OUT,
			      AR_TIME_OUT_CTS, ath9k_hw_mac_to_clks(ah, us));
1083
		ah->ctstimeout = us;
1084 1085 1086
		return true;
	}
}
S
Sujith 已提交
1087

1088
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
1089 1090 1091
{
	if (tu > 0xFFFF) {
		DPRINTF(ah->ah_sc, ATH_DBG_XMIT,
S
Sujith 已提交
1092
			"bad global tx timeout %u\n", tu);
1093
		ah->globaltxtimeout = (u32) -1;
1094 1095 1096
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
1097
		ah->globaltxtimeout = tu;
1098 1099 1100 1101
		return true;
	}
}

1102
static void ath9k_hw_init_user_settings(struct ath_hw *ah)
1103
{
1104 1105
	DPRINTF(ah->ah_sc, ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		ah->misc_mode);
1106

1107
	if (ah->misc_mode != 0)
S
Sujith 已提交
1108
		REG_WRITE(ah, AR_PCU_MISC,
1109 1110 1111 1112 1113 1114 1115 1116 1117
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
	if (ah->slottime != (u32) -1)
		ath9k_hw_setslottime(ah, ah->slottime);
	if (ah->acktimeout != (u32) -1)
		ath9k_hw_set_ack_timeout(ah, ah->acktimeout);
	if (ah->ctstimeout != (u32) -1)
		ath9k_hw_set_cts_timeout(ah, ah->ctstimeout);
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
1118 1119 1120 1121 1122 1123 1124 1125
}

const char *ath9k_hw_probe(u16 vendorid, u16 devid)
{
	return vendorid == ATHEROS_VENDOR_ID ?
		ath9k_hw_devname(devid) : NULL;
}

1126
void ath9k_hw_detach(struct ath_hw *ah)
S
Sujith 已提交
1127 1128 1129 1130 1131 1132 1133 1134 1135
{
	if (!AR_SREV_9100(ah))
		ath9k_hw_ani_detach(ah);

	ath9k_hw_rfdetach(ah);
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
	kfree(ah);
}

1136
struct ath_hw *ath9k_hw_attach(u16 devid, struct ath_softc *sc, int *error)
S
Sujith 已提交
1137
{
1138
	struct ath_hw *ah = NULL;
S
Sujith 已提交
1139 1140 1141 1142

	switch (devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
G
Gabor Juhos 已提交
1143
	case AR5416_AR9100_DEVID:
S
Sujith 已提交
1144 1145 1146
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
1147
	case AR9285_DEVID_PCIE:
1148
		ah = ath9k_hw_do_attach(devid, sc, error);
S
Sujith 已提交
1149 1150 1151 1152
		break;
	default:
		*error = -ENXIO;
		break;
1153
	}
S
Sujith 已提交
1154 1155 1156 1157 1158 1159 1160 1161

	return ah;
}

/*******/
/* INI */
/*******/

1162
static void ath9k_hw_override_ini(struct ath_hw *ah,
S
Sujith 已提交
1163 1164
				  struct ath9k_channel *chan)
{
1165 1166 1167 1168 1169 1170 1171 1172
	/*
	 * Set the RX_ABORT and RX_DIS and clear if off only after
	 * RXE is set for MAC. This prevents frames with corrupted
	 * descriptor status.
	 */
	REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));


S
Sujith 已提交
1173 1174 1175 1176 1177
	if (!AR_SREV_5416_V20_OR_LATER(ah) ||
	    AR_SREV_9280_10_OR_LATER(ah))
		return;

	REG_WRITE(ah, 0x9800 + (651 << 2), 0x11);
1178 1179
}

1180
static u32 ath9k_hw_def_ini_fixup(struct ath_hw *ah,
1181
			      struct ar5416_eeprom_def *pEepData,
S
Sujith 已提交
1182
			      u32 reg, u32 value)
1183
{
S
Sujith 已提交
1184
	struct base_eep_header *pBase = &(pEepData->baseEepHeader);
1185

1186
	switch (ah->hw_version.devid) {
S
Sujith 已提交
1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211
	case AR9280_DEVID_PCI:
		if (reg == 0x7894) {
			DPRINTF(ah->ah_sc, ATH_DBG_ANY,
				"ini VAL: %x  EEPROM: %x\n", value,
				(pBase->version & 0xff));

			if ((pBase->version & 0xff) > 0x0a) {
				DPRINTF(ah->ah_sc, ATH_DBG_ANY,
					"PWDCLKIND: %d\n",
					pBase->pwdclkind);
				value &= ~AR_AN_TOP2_PWDCLKIND;
				value |= AR_AN_TOP2_PWDCLKIND &
					(pBase->pwdclkind << AR_AN_TOP2_PWDCLKIND_S);
			} else {
				DPRINTF(ah->ah_sc, ATH_DBG_ANY,
					"PWDCLKIND Earlier Rev\n");
			}

			DPRINTF(ah->ah_sc, ATH_DBG_ANY,
				"final ini VAL: %x\n", value);
		}
		break;
	}

	return value;
1212 1213
}

1214
static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
1215 1216 1217
			      struct ar5416_eeprom_def *pEepData,
			      u32 reg, u32 value)
{
1218
	if (ah->eep_map == EEP_MAP_4KBITS)
1219 1220 1221 1222 1223
		return value;
	else
		return ath9k_hw_def_ini_fixup(ah, pEepData, reg, value);
}

1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234
static void ath9k_olc_init(struct ath_hw *ah)
{
	u32 i;

	for (i = 0; i < AR9280_TX_GAIN_TABLE_SIZE; i++)
		ah->originalGain[i] =
			MS(REG_READ(ah, AR_PHY_TX_GAIN_TBL1 + i * 4),
					AR_PHY_TX_GAIN);
	ah->PDADCdelta = 0;
}

1235
static int ath9k_hw_process_ini(struct ath_hw *ah,
S
Sujith 已提交
1236 1237
				struct ath9k_channel *chan,
				enum ath9k_ht_macmode macmode)
1238 1239
{
	int i, regWrites = 0;
1240
	struct ieee80211_channel *channel = chan->chan;
1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272
	u32 modesIndex, freqIndex;
	int status;

	switch (chan->chanmode) {
	case CHANNEL_A:
	case CHANNEL_A_HT20:
		modesIndex = 1;
		freqIndex = 1;
		break;
	case CHANNEL_A_HT40PLUS:
	case CHANNEL_A_HT40MINUS:
		modesIndex = 2;
		freqIndex = 1;
		break;
	case CHANNEL_G:
	case CHANNEL_G_HT20:
	case CHANNEL_B:
		modesIndex = 4;
		freqIndex = 2;
		break;
	case CHANNEL_G_HT40PLUS:
	case CHANNEL_G_HT40MINUS:
		modesIndex = 3;
		freqIndex = 2;
		break;

	default:
		return -EINVAL;
	}

	REG_WRITE(ah, AR_PHY(0), 0x00000007);
	REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_EXTERNAL_RADIO);
S
Sujith 已提交
1273
	ah->eep_ops->set_addac(ah, chan);
1274 1275

	if (AR_SREV_5416_V22_OR_LATER(ah)) {
1276
		REG_WRITE_ARRAY(&ah->iniAddac, 1, regWrites);
1277 1278 1279
	} else {
		struct ar5416IniArray temp;
		u32 addacSize =
1280 1281
			sizeof(u32) * ah->iniAddac.ia_rows *
			ah->iniAddac.ia_columns;
1282

1283 1284
		memcpy(ah->addac5416_21,
		       ah->iniAddac.ia_array, addacSize);
1285

1286
		(ah->addac5416_21)[31 * ah->iniAddac.ia_columns + 1] = 0;
1287

1288 1289 1290
		temp.ia_array = ah->addac5416_21;
		temp.ia_columns = ah->iniAddac.ia_columns;
		temp.ia_rows = ah->iniAddac.ia_rows;
1291 1292
		REG_WRITE_ARRAY(&temp, 1, regWrites);
	}
S
Sujith 已提交
1293

1294 1295
	REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_INTERNAL_ADDAC);

1296 1297 1298
	for (i = 0; i < ah->iniModes.ia_rows; i++) {
		u32 reg = INI_RA(&ah->iniModes, i, 0);
		u32 val = INI_RA(&ah->iniModes, i, modesIndex);
1299 1300 1301 1302

		REG_WRITE(ah, reg, val);

		if (reg >= 0x7800 && reg < 0x78a0
1303
		    && ah->config.analog_shiftreg) {
1304 1305 1306 1307 1308 1309
			udelay(100);
		}

		DO_DELAY(regWrites);
	}

1310
	if (AR_SREV_9280(ah))
1311
		REG_WRITE_ARRAY(&ah->iniModesRxGain, modesIndex, regWrites);
1312

1313 1314
	if (AR_SREV_9280(ah) || (AR_SREV_9285(ah) &&
	    AR_SREV_9285_12_OR_LATER(ah)))
1315
		REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
1316

1317 1318 1319
	for (i = 0; i < ah->iniCommon.ia_rows; i++) {
		u32 reg = INI_RA(&ah->iniCommon, i, 0);
		u32 val = INI_RA(&ah->iniCommon, i, 1);
1320 1321 1322 1323

		REG_WRITE(ah, reg, val);

		if (reg >= 0x7800 && reg < 0x78a0
1324
		    && ah->config.analog_shiftreg) {
1325 1326 1327 1328 1329 1330 1331 1332 1333
			udelay(100);
		}

		DO_DELAY(regWrites);
	}

	ath9k_hw_write_regs(ah, modesIndex, freqIndex, regWrites);

	if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan)) {
1334
		REG_WRITE_ARRAY(&ah->iniModesAdditional, modesIndex,
1335 1336 1337 1338 1339 1340 1341
				regWrites);
	}

	ath9k_hw_override_ini(ah, chan);
	ath9k_hw_set_regs(ah, chan, macmode);
	ath9k_hw_init_chain_masks(ah);

1342 1343 1344
	if (OLC_FOR_AR9280_20_LATER)
		ath9k_olc_init(ah);

S
Sujith 已提交
1345 1346 1347 1348 1349 1350
	status = ah->eep_ops->set_txpower(ah, chan,
				  ath9k_regd_get_ctl(ah, chan),
				  channel->max_antenna_gain * 2,
				  channel->max_power * 2,
				  min((u32) MAX_RATE_POWER,
				      (u32) ah->regulatory.power_limit));
1351 1352
	if (status != 0) {
		DPRINTF(ah->ah_sc, ATH_DBG_POWER_MGMT,
S
Sujith 已提交
1353
			"error init'ing transmit power\n");
1354 1355 1356 1357 1358
		return -EIO;
	}

	if (!ath9k_hw_set_rf_regs(ah, chan, freqIndex)) {
		DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
S
Sujith 已提交
1359
			"ar5416SetRfRegs failed\n");
1360 1361 1362 1363 1364 1365
		return -EIO;
	}

	return 0;
}

S
Sujith 已提交
1366 1367 1368 1369
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1370
static void ath9k_hw_set_rfmode(struct ath_hw *ah, struct ath9k_channel *chan)
1371
{
S
Sujith 已提交
1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389
	u32 rfMode = 0;

	if (chan == NULL)
		return;

	rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
		? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;

	if (!AR_SREV_9280_10_OR_LATER(ah))
		rfMode |= (IS_CHAN_5GHZ(chan)) ?
			AR_PHY_MODE_RF5GHZ : AR_PHY_MODE_RF2GHZ;

	if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan))
		rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);

	REG_WRITE(ah, AR_PHY_MODE, rfMode);
}

1390
static void ath9k_hw_mark_phy_inactive(struct ath_hw *ah)
S
Sujith 已提交
1391 1392 1393 1394
{
	REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
}

1395
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1396 1397 1398 1399 1400 1401 1402 1403 1404
{
	u32 regval;

	regval = REG_READ(ah, AR_AHB_MODE);
	REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);

	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

1405
	REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420

	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

	if (AR_SREV_9285(ah)) {
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
	} else {
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
}

1421
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1422 1423 1424 1425 1426 1427
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
1428
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
1429 1430 1431
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1432
		break;
1433
	case NL80211_IFTYPE_ADHOC:
S
Sujith 已提交
1434 1435 1436
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1437
		break;
1438 1439
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
S
Sujith 已提交
1440
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
1441
		break;
S
Sujith 已提交
1442 1443 1444
	}
}

1445
static inline void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah,
S
Sujith 已提交
1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463
						 u32 coef_scaled,
						 u32 *coef_mantissa,
						 u32 *coef_exponent)
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1464
static void ath9k_hw_set_delta_slope(struct ath_hw *ah,
S
Sujith 已提交
1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497
				     struct ath9k_channel *chan)
{
	u32 coef_scaled, ds_coef_exp, ds_coef_man;
	u32 clockMhzScaled = 0x64000000;
	struct chan_centers centers;

	if (IS_CHAN_HALF_RATE(chan))
		clockMhzScaled = clockMhzScaled >> 1;
	else if (IS_CHAN_QUARTER_RATE(chan))
		clockMhzScaled = clockMhzScaled >> 2;

	ath9k_hw_get_channel_centers(ah, chan, &centers);
	coef_scaled = clockMhzScaled / centers.synth_center;

	ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
				      &ds_coef_exp);

	REG_RMW_FIELD(ah, AR_PHY_TIMING3,
		      AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
	REG_RMW_FIELD(ah, AR_PHY_TIMING3,
		      AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);

	coef_scaled = (9 * coef_scaled) / 10;

	ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
				      &ds_coef_exp);

	REG_RMW_FIELD(ah, AR_PHY_HALFGI,
		      AR_PHY_HALFGI_DSC_MAN, ds_coef_man);
	REG_RMW_FIELD(ah, AR_PHY_HALFGI,
		      AR_PHY_HALFGI_DSC_EXP, ds_coef_exp);
}

1498
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1499 1500 1501 1502
{
	u32 rst_flags;
	u32 tmpReg;

1503 1504 1505 1506 1507 1508 1509 1510
	if (AR_SREV_9100(ah)) {
		u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
		val &= ~AR_RTC_DERIVED_CLK_PERIOD;
		val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
		REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
		} else {
			REG_WRITE(ah, AR_RC, AR_RC_AHB);
		}

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1533
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1534 1535
	udelay(50);

1536
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1537
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
S
Sujith 已提交
1538
		DPRINTF(ah->ah_sc, ATH_DBG_RESET,
S
Sujith 已提交
1539
			"RTC stuck in MAC reset\n");
S
Sujith 已提交
1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	ath9k_hw_init_pll(ah, NULL);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1554
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1555 1556 1557 1558
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1559
	REG_WRITE(ah, AR_RTC_RESET, 0);
1560
	udelay(2);
1561
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1562 1563 1564 1565

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1566 1567
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
S
Sujith 已提交
1568
		DPRINTF(ah->ah_sc, ATH_DBG_RESET, "RTC not waking up\n");
S
Sujith 已提交
1569
		return false;
1570 1571
	}

S
Sujith 已提交
1572 1573 1574 1575 1576
	ath9k_hw_read_revisions(ah);

	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1577
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
		break;
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
		break;
	default:
		return false;
	}
1593 1594
}

1595
static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan,
S
Sujith 已提交
1596
			      enum ath9k_ht_macmode macmode)
1597
{
S
Sujith 已提交
1598
	u32 phymode;
1599
	u32 enableDacFifo = 0;
1600

1601 1602 1603 1604
	if (AR_SREV_9285_10_OR_LATER(ah))
		enableDacFifo = (REG_READ(ah, AR_PHY_TURBO) &
					 AR_PHY_FC_ENABLE_DAC_FIFO);

S
Sujith 已提交
1605
	phymode = AR_PHY_FC_HT_EN | AR_PHY_FC_SHORT_GI_40
1606
		| AR_PHY_FC_SINGLE_HT_LTF1 | AR_PHY_FC_WALSH | enableDacFifo;
S
Sujith 已提交
1607 1608 1609

	if (IS_CHAN_HT40(chan)) {
		phymode |= AR_PHY_FC_DYN2040_EN;
1610

S
Sujith 已提交
1611 1612 1613
		if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
		    (chan->chanmode == CHANNEL_G_HT40PLUS))
			phymode |= AR_PHY_FC_DYN2040_PRI_CH;
1614

1615
		if (ah->extprotspacing == ATH9K_HT_EXTPROTSPACING_25)
S
Sujith 已提交
1616
			phymode |= AR_PHY_FC_DYN2040_EXT_CH;
1617
	}
S
Sujith 已提交
1618 1619 1620
	REG_WRITE(ah, AR_PHY_TURBO, phymode);

	ath9k_hw_set11nmac2040(ah, macmode);
1621

S
Sujith 已提交
1622 1623
	REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
	REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
1624 1625
}

1626
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1627
				struct ath9k_channel *chan)
1628
{
1629 1630 1631 1632
	if (OLC_FOR_AR9280_20_LATER) {
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1633
		return false;
1634

S
Sujith 已提交
1635 1636
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
		return false;
1637

1638
	ah->chip_fullsleep = false;
S
Sujith 已提交
1639 1640
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1641

S
Sujith 已提交
1642
	return true;
1643 1644
}

1645
static bool ath9k_hw_channel_change(struct ath_hw *ah,
S
Sujith 已提交
1646 1647
				    struct ath9k_channel *chan,
				    enum ath9k_ht_macmode macmode)
1648
{
1649
	struct ieee80211_channel *channel = chan->chan;
1650 1651 1652 1653 1654
	u32 synthDelay, qnum;

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
			DPRINTF(ah->ah_sc, ATH_DBG_QUEUE,
S
Sujith 已提交
1655
				"Transmit frames pending on queue %d\n", qnum);
1656 1657 1658 1659 1660 1661
			return false;
		}
	}

	REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
	if (!ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
S
Sujith 已提交
1662
			   AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT)) {
S
Sujith 已提交
1663 1664
		DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
			"Could not kill baseband RX\n");
1665 1666 1667 1668 1669 1670 1671 1672
		return false;
	}

	ath9k_hw_set_regs(ah, chan, macmode);

	if (AR_SREV_9280_10_OR_LATER(ah)) {
		if (!(ath9k_hw_ar9280_set_channel(ah, chan))) {
			DPRINTF(ah->ah_sc, ATH_DBG_CHANNEL,
S
Sujith 已提交
1673
				"failed to set channel\n");
1674 1675 1676 1677 1678
			return false;
		}
	} else {
		if (!(ath9k_hw_set_channel(ah, chan))) {
			DPRINTF(ah->ah_sc, ATH_DBG_CHANNEL,
S
Sujith 已提交
1679
				"failed to set channel\n");
1680 1681 1682 1683
			return false;
		}
	}

S
Sujith 已提交
1684 1685 1686 1687 1688 1689
	if (ah->eep_ops->set_txpower(ah, chan,
			     ath9k_regd_get_ctl(ah, chan),
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
				 (u32) ah->regulatory.power_limit)) != 0) {
1690
		DPRINTF(ah->ah_sc, ATH_DBG_EEPROM,
S
Sujith 已提交
1691
			"error init'ing transmit power\n");
1692 1693 1694 1695
		return false;
	}

	synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
1696
	if (IS_CHAN_B(chan))
1697 1698 1699 1700 1701 1702 1703 1704
		synthDelay = (4 * synthDelay) / 22;
	else
		synthDelay /= 10;

	udelay(synthDelay + BASE_ACTIVATE_DELAY);

	REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);

S
Sujith 已提交
1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

	if (AR_SREV_9280_10_OR_LATER(ah))
		ath9k_hw_9280_spur_mitigate(ah, chan);
	else
		ath9k_hw_spur_mitigate(ah, chan);

	if (!chan->oneTimeCalsDone)
		chan->oneTimeCalsDone = true;

	return true;
}

1719
static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan)
S
Sujith 已提交
1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752
{
	int bb_spur = AR_NO_SPUR;
	int freq;
	int bin, cur_bin;
	int bb_spur_off, spur_subchannel_sd;
	int spur_freq_sd;
	int spur_delta_phase;
	int denominator;
	int upper, lower, cur_vit_mask;
	int tmp, newVal;
	int i;
	int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
			  AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
	};
	int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
			 AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
	};
	int inc[4] = { 0, 100, 0, 0 };
	struct chan_centers centers;

	int8_t mask_m[123];
	int8_t mask_p[123];
	int8_t mask_amt;
	int tmp_mask;
	int cur_bb_spur;
	bool is2GHz = IS_CHAN_2GHZ(chan);

	memset(&mask_m, 0, sizeof(int8_t) * 123);
	memset(&mask_p, 0, sizeof(int8_t) * 123);

	ath9k_hw_get_channel_centers(ah, chan, &centers);
	freq = centers.synth_center;

1753
	ah->config.spurmode = SPUR_ENABLE_EEPROM;
S
Sujith 已提交
1754
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
S
Sujith 已提交
1755
		cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
S
Sujith 已提交
1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865

		if (is2GHz)
			cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_2GHZ;
		else
			cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_5GHZ;

		if (AR_NO_SPUR == cur_bb_spur)
			break;
		cur_bb_spur = cur_bb_spur - freq;

		if (IS_CHAN_HT40(chan)) {
			if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT40) &&
			    (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT40)) {
				bb_spur = cur_bb_spur;
				break;
			}
		} else if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT20) &&
			   (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT20)) {
			bb_spur = cur_bb_spur;
			break;
		}
	}

	if (AR_NO_SPUR == bb_spur) {
		REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
			    AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
		return;
	} else {
		REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
			    AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
	}

	bin = bb_spur * 320;

	tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));

	newVal = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
			AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
			AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
			AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
	REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), newVal);

	newVal = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
		  AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
		  AR_PHY_SPUR_REG_MASK_RATE_SELECT |
		  AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
		  SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
	REG_WRITE(ah, AR_PHY_SPUR_REG, newVal);

	if (IS_CHAN_HT40(chan)) {
		if (bb_spur < 0) {
			spur_subchannel_sd = 1;
			bb_spur_off = bb_spur + 10;
		} else {
			spur_subchannel_sd = 0;
			bb_spur_off = bb_spur - 10;
		}
	} else {
		spur_subchannel_sd = 0;
		bb_spur_off = bb_spur;
	}

	if (IS_CHAN_HT40(chan))
		spur_delta_phase =
			((bb_spur * 262144) /
			 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;
	else
		spur_delta_phase =
			((bb_spur * 524288) /
			 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;

	denominator = IS_CHAN_2GHZ(chan) ? 44 : 40;
	spur_freq_sd = ((bb_spur_off * 2048) / denominator) & 0x3ff;

	newVal = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
		  SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
		  SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
	REG_WRITE(ah, AR_PHY_TIMING11, newVal);

	newVal = spur_subchannel_sd << AR_PHY_SFCORR_SPUR_SUBCHNL_SD_S;
	REG_WRITE(ah, AR_PHY_SFCORR_EXT, newVal);

	cur_bin = -6000;
	upper = bin + 100;
	lower = bin - 100;

	for (i = 0; i < 4; i++) {
		int pilot_mask = 0;
		int chan_mask = 0;
		int bp = 0;
		for (bp = 0; bp < 30; bp++) {
			if ((cur_bin > lower) && (cur_bin < upper)) {
				pilot_mask = pilot_mask | 0x1 << bp;
				chan_mask = chan_mask | 0x1 << bp;
			}
			cur_bin += 100;
		}
		cur_bin += inc[i];
		REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
		REG_WRITE(ah, chan_mask_reg[i], chan_mask);
	}

	cur_vit_mask = 6100;
	upper = bin + 120;
	lower = bin - 120;

	for (i = 0; i < 123; i++) {
		if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {

			/* workaround for gcc bug #37014 */
L
Luis R. Rodriguez 已提交
1866
			volatile int tmp_v = abs(cur_vit_mask - bin);
S
Sujith 已提交
1867

L
Luis R. Rodriguez 已提交
1868
			if (tmp_v < 75)
S
Sujith 已提交
1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933
				mask_amt = 1;
			else
				mask_amt = 0;
			if (cur_vit_mask < 0)
				mask_m[abs(cur_vit_mask / 100)] = mask_amt;
			else
				mask_p[cur_vit_mask / 100] = mask_amt;
		}
		cur_vit_mask -= 100;
	}

	tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
		| (mask_m[48] << 26) | (mask_m[49] << 24)
		| (mask_m[50] << 22) | (mask_m[51] << 20)
		| (mask_m[52] << 18) | (mask_m[53] << 16)
		| (mask_m[54] << 14) | (mask_m[55] << 12)
		| (mask_m[56] << 10) | (mask_m[57] << 8)
		| (mask_m[58] << 6) | (mask_m[59] << 4)
		| (mask_m[60] << 2) | (mask_m[61] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
	REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);

	tmp_mask = (mask_m[31] << 28)
		| (mask_m[32] << 26) | (mask_m[33] << 24)
		| (mask_m[34] << 22) | (mask_m[35] << 20)
		| (mask_m[36] << 18) | (mask_m[37] << 16)
		| (mask_m[48] << 14) | (mask_m[39] << 12)
		| (mask_m[40] << 10) | (mask_m[41] << 8)
		| (mask_m[42] << 6) | (mask_m[43] << 4)
		| (mask_m[44] << 2) | (mask_m[45] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);

	tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
		| (mask_m[18] << 26) | (mask_m[18] << 24)
		| (mask_m[20] << 22) | (mask_m[20] << 20)
		| (mask_m[22] << 18) | (mask_m[22] << 16)
		| (mask_m[24] << 14) | (mask_m[24] << 12)
		| (mask_m[25] << 10) | (mask_m[26] << 8)
		| (mask_m[27] << 6) | (mask_m[28] << 4)
		| (mask_m[29] << 2) | (mask_m[30] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);

	tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
		| (mask_m[2] << 26) | (mask_m[3] << 24)
		| (mask_m[4] << 22) | (mask_m[5] << 20)
		| (mask_m[6] << 18) | (mask_m[7] << 16)
		| (mask_m[8] << 14) | (mask_m[9] << 12)
		| (mask_m[10] << 10) | (mask_m[11] << 8)
		| (mask_m[12] << 6) | (mask_m[13] << 4)
		| (mask_m[14] << 2) | (mask_m[15] << 0);
	REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);

	tmp_mask = (mask_p[15] << 28)
		| (mask_p[14] << 26) | (mask_p[13] << 24)
		| (mask_p[12] << 22) | (mask_p[11] << 20)
		| (mask_p[10] << 18) | (mask_p[9] << 16)
		| (mask_p[8] << 14) | (mask_p[7] << 12)
		| (mask_p[6] << 10) | (mask_p[5] << 8)
		| (mask_p[4] << 6) | (mask_p[3] << 4)
		| (mask_p[2] << 2) | (mask_p[1] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
1934

S
Sujith 已提交
1935 1936 1937 1938 1939 1940 1941 1942 1943 1944
	tmp_mask = (mask_p[30] << 28)
		| (mask_p[29] << 26) | (mask_p[28] << 24)
		| (mask_p[27] << 22) | (mask_p[26] << 20)
		| (mask_p[25] << 18) | (mask_p[24] << 16)
		| (mask_p[23] << 14) | (mask_p[22] << 12)
		| (mask_p[21] << 10) | (mask_p[20] << 8)
		| (mask_p[19] << 6) | (mask_p[18] << 4)
		| (mask_p[17] << 2) | (mask_p[16] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
1945

S
Sujith 已提交
1946 1947 1948 1949 1950 1951 1952 1953 1954 1955
	tmp_mask = (mask_p[45] << 28)
		| (mask_p[44] << 26) | (mask_p[43] << 24)
		| (mask_p[42] << 22) | (mask_p[41] << 20)
		| (mask_p[40] << 18) | (mask_p[39] << 16)
		| (mask_p[38] << 14) | (mask_p[37] << 12)
		| (mask_p[36] << 10) | (mask_p[35] << 8)
		| (mask_p[34] << 6) | (mask_p[33] << 4)
		| (mask_p[32] << 2) | (mask_p[31] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
1956

S
Sujith 已提交
1957 1958 1959 1960 1961 1962 1963 1964 1965 1966
	tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
		| (mask_p[59] << 26) | (mask_p[58] << 24)
		| (mask_p[57] << 22) | (mask_p[56] << 20)
		| (mask_p[55] << 18) | (mask_p[54] << 16)
		| (mask_p[53] << 14) | (mask_p[52] << 12)
		| (mask_p[51] << 10) | (mask_p[50] << 8)
		| (mask_p[49] << 6) | (mask_p[48] << 4)
		| (mask_p[47] << 2) | (mask_p[46] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
1967 1968
}

1969
static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan)
1970
{
S
Sujith 已提交
1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985
	int bb_spur = AR_NO_SPUR;
	int bin, cur_bin;
	int spur_freq_sd;
	int spur_delta_phase;
	int denominator;
	int upper, lower, cur_vit_mask;
	int tmp, new;
	int i;
	int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
			  AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
	};
	int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
			 AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
	};
	int inc[4] = { 0, 100, 0, 0 };
1986

S
Sujith 已提交
1987 1988 1989 1990 1991 1992
	int8_t mask_m[123];
	int8_t mask_p[123];
	int8_t mask_amt;
	int tmp_mask;
	int cur_bb_spur;
	bool is2GHz = IS_CHAN_2GHZ(chan);
1993

S
Sujith 已提交
1994 1995
	memset(&mask_m, 0, sizeof(int8_t) * 123);
	memset(&mask_p, 0, sizeof(int8_t) * 123);
1996

S
Sujith 已提交
1997
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
S
Sujith 已提交
1998
		cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
S
Sujith 已提交
1999 2000 2001 2002 2003 2004 2005 2006
		if (AR_NO_SPUR == cur_bb_spur)
			break;
		cur_bb_spur = cur_bb_spur - (chan->channel * 10);
		if ((cur_bb_spur > -95) && (cur_bb_spur < 95)) {
			bb_spur = cur_bb_spur;
			break;
		}
	}
2007

S
Sujith 已提交
2008 2009
	if (AR_NO_SPUR == bb_spur)
		return;
2010

S
Sujith 已提交
2011
	bin = bb_spur * 32;
2012

S
Sujith 已提交
2013 2014 2015 2016 2017
	tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
	new = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
		     AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
		     AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
		     AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
2018

S
Sujith 已提交
2019
	REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), new);
2020

S
Sujith 已提交
2021 2022 2023 2024 2025 2026
	new = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
	       AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
	       AR_PHY_SPUR_REG_MASK_RATE_SELECT |
	       AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
	       SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
	REG_WRITE(ah, AR_PHY_SPUR_REG, new);
2027

S
Sujith 已提交
2028 2029
	spur_delta_phase = ((bb_spur * 524288) / 100) &
		AR_PHY_TIMING11_SPUR_DELTA_PHASE;
2030

S
Sujith 已提交
2031 2032
	denominator = IS_CHAN_2GHZ(chan) ? 440 : 400;
	spur_freq_sd = ((bb_spur * 2048) / denominator) & 0x3ff;
2033

S
Sujith 已提交
2034 2035 2036 2037
	new = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
	       SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
	       SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
	REG_WRITE(ah, AR_PHY_TIMING11, new);
2038

S
Sujith 已提交
2039 2040 2041
	cur_bin = -6000;
	upper = bin + 100;
	lower = bin - 100;
2042

S
Sujith 已提交
2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056
	for (i = 0; i < 4; i++) {
		int pilot_mask = 0;
		int chan_mask = 0;
		int bp = 0;
		for (bp = 0; bp < 30; bp++) {
			if ((cur_bin > lower) && (cur_bin < upper)) {
				pilot_mask = pilot_mask | 0x1 << bp;
				chan_mask = chan_mask | 0x1 << bp;
			}
			cur_bin += 100;
		}
		cur_bin += inc[i];
		REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
		REG_WRITE(ah, chan_mask_reg[i], chan_mask);
2057 2058
	}

S
Sujith 已提交
2059 2060 2061
	cur_vit_mask = 6100;
	upper = bin + 120;
	lower = bin - 120;
2062

S
Sujith 已提交
2063 2064
	for (i = 0; i < 123; i++) {
		if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {
2065

S
Sujith 已提交
2066
			/* workaround for gcc bug #37014 */
L
Luis R. Rodriguez 已提交
2067
			volatile int tmp_v = abs(cur_vit_mask - bin);
2068

L
Luis R. Rodriguez 已提交
2069
			if (tmp_v < 75)
S
Sujith 已提交
2070 2071 2072 2073 2074 2075 2076 2077 2078
				mask_amt = 1;
			else
				mask_amt = 0;
			if (cur_vit_mask < 0)
				mask_m[abs(cur_vit_mask / 100)] = mask_amt;
			else
				mask_p[cur_vit_mask / 100] = mask_amt;
		}
		cur_vit_mask -= 100;
2079 2080
	}

S
Sujith 已提交
2081 2082 2083 2084 2085 2086 2087 2088 2089 2090
	tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
		| (mask_m[48] << 26) | (mask_m[49] << 24)
		| (mask_m[50] << 22) | (mask_m[51] << 20)
		| (mask_m[52] << 18) | (mask_m[53] << 16)
		| (mask_m[54] << 14) | (mask_m[55] << 12)
		| (mask_m[56] << 10) | (mask_m[57] << 8)
		| (mask_m[58] << 6) | (mask_m[59] << 4)
		| (mask_m[60] << 2) | (mask_m[61] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
	REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);
2091

S
Sujith 已提交
2092 2093 2094 2095 2096 2097 2098 2099 2100 2101
	tmp_mask = (mask_m[31] << 28)
		| (mask_m[32] << 26) | (mask_m[33] << 24)
		| (mask_m[34] << 22) | (mask_m[35] << 20)
		| (mask_m[36] << 18) | (mask_m[37] << 16)
		| (mask_m[48] << 14) | (mask_m[39] << 12)
		| (mask_m[40] << 10) | (mask_m[41] << 8)
		| (mask_m[42] << 6) | (mask_m[43] << 4)
		| (mask_m[44] << 2) | (mask_m[45] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);
2102

S
Sujith 已提交
2103 2104 2105 2106 2107 2108 2109 2110 2111 2112
	tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
		| (mask_m[18] << 26) | (mask_m[18] << 24)
		| (mask_m[20] << 22) | (mask_m[20] << 20)
		| (mask_m[22] << 18) | (mask_m[22] << 16)
		| (mask_m[24] << 14) | (mask_m[24] << 12)
		| (mask_m[25] << 10) | (mask_m[26] << 8)
		| (mask_m[27] << 6) | (mask_m[28] << 4)
		| (mask_m[29] << 2) | (mask_m[30] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);
2113

S
Sujith 已提交
2114 2115 2116 2117 2118 2119 2120 2121 2122 2123
	tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
		| (mask_m[2] << 26) | (mask_m[3] << 24)
		| (mask_m[4] << 22) | (mask_m[5] << 20)
		| (mask_m[6] << 18) | (mask_m[7] << 16)
		| (mask_m[8] << 14) | (mask_m[9] << 12)
		| (mask_m[10] << 10) | (mask_m[11] << 8)
		| (mask_m[12] << 6) | (mask_m[13] << 4)
		| (mask_m[14] << 2) | (mask_m[15] << 0);
	REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);
2124

S
Sujith 已提交
2125 2126 2127 2128 2129 2130 2131 2132 2133 2134
	tmp_mask = (mask_p[15] << 28)
		| (mask_p[14] << 26) | (mask_p[13] << 24)
		| (mask_p[12] << 22) | (mask_p[11] << 20)
		| (mask_p[10] << 18) | (mask_p[9] << 16)
		| (mask_p[8] << 14) | (mask_p[7] << 12)
		| (mask_p[6] << 10) | (mask_p[5] << 8)
		| (mask_p[4] << 6) | (mask_p[3] << 4)
		| (mask_p[2] << 2) | (mask_p[1] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
2135

S
Sujith 已提交
2136 2137 2138 2139 2140 2141 2142 2143 2144 2145
	tmp_mask = (mask_p[30] << 28)
		| (mask_p[29] << 26) | (mask_p[28] << 24)
		| (mask_p[27] << 22) | (mask_p[26] << 20)
		| (mask_p[25] << 18) | (mask_p[24] << 16)
		| (mask_p[23] << 14) | (mask_p[22] << 12)
		| (mask_p[21] << 10) | (mask_p[20] << 8)
		| (mask_p[19] << 6) | (mask_p[18] << 4)
		| (mask_p[17] << 2) | (mask_p[16] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
2146

S
Sujith 已提交
2147 2148 2149 2150 2151 2152 2153 2154 2155 2156
	tmp_mask = (mask_p[45] << 28)
		| (mask_p[44] << 26) | (mask_p[43] << 24)
		| (mask_p[42] << 22) | (mask_p[41] << 20)
		| (mask_p[40] << 18) | (mask_p[39] << 16)
		| (mask_p[38] << 14) | (mask_p[37] << 12)
		| (mask_p[36] << 10) | (mask_p[35] << 8)
		| (mask_p[34] << 6) | (mask_p[33] << 4)
		| (mask_p[32] << 2) | (mask_p[31] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
2157

S
Sujith 已提交
2158 2159 2160 2161 2162 2163 2164 2165 2166 2167
	tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
		| (mask_p[59] << 26) | (mask_p[58] << 24)
		| (mask_p[57] << 22) | (mask_p[56] << 20)
		| (mask_p[55] << 18) | (mask_p[54] << 16)
		| (mask_p[53] << 14) | (mask_p[52] << 12)
		| (mask_p[51] << 10) | (mask_p[50] << 8)
		| (mask_p[49] << 6) | (mask_p[48] << 4)
		| (mask_p[47] << 2) | (mask_p[46] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
2168 2169
}

2170
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
2171
		    bool bChannelChange)
2172 2173
{
	u32 saveLedState;
2174
	struct ath_softc *sc = ah->ah_sc;
2175
	struct ath9k_channel *curchan = ah->curchan;
2176 2177
	u32 saveDefAntenna;
	u32 macStaId1;
2178
	int i, rx_chainmask, r;
2179

2180 2181 2182
	ah->extprotspacing = sc->ht_extprotspacing;
	ah->txchainmask = sc->tx_chainmask;
	ah->rxchainmask = sc->rx_chainmask;
2183

2184
	if (AR_SREV_9285(ah)) {
2185 2186
		ah->txchainmask &= 0x1;
		ah->rxchainmask &= 0x1;
2187
	} else if (AR_SREV_9280(ah)) {
2188 2189
		ah->txchainmask &= 0x3;
		ah->rxchainmask &= 0x3;
2190 2191
	}

2192 2193
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
		return -EIO;
2194 2195 2196 2197 2198

	if (curchan)
		ath9k_hw_getnf(ah, curchan);

	if (bChannelChange &&
2199 2200 2201
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
2202
	    ((chan->channelFlags & CHANNEL_ALL) ==
2203
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
2204
	    (!AR_SREV_9280(ah) || (!IS_CHAN_A_5MHZ_SPACED(chan) &&
2205
				   !IS_CHAN_A_5MHZ_SPACED(ah->curchan)))) {
2206

2207
		if (ath9k_hw_channel_change(ah, chan, sc->tx_chan_width)) {
2208
			ath9k_hw_loadnf(ah, ah->curchan);
2209
			ath9k_hw_start_nfcal(ah);
2210
			return 0;
2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

	if (!ath9k_hw_chip_reset(ah, chan)) {
S
Sujith 已提交
2227
		DPRINTF(ah->ah_sc, ATH_DBG_RESET, "chip reset failed\n");
2228
		return -EINVAL;
2229 2230
	}

2231 2232
	if (AR_SREV_9280_10_OR_LATER(ah))
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
2233

2234 2235 2236
	r = ath9k_hw_process_ini(ah, chan, sc->tx_chan_width);
	if (r)
		return r;
2237

2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

2255 2256 2257 2258 2259 2260 2261 2262
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

	if (AR_SREV_9280_10_OR_LATER(ah))
		ath9k_hw_9280_spur_mitigate(ah, chan);
	else
		ath9k_hw_spur_mitigate(ah, chan);

S
Sujith 已提交
2263
	if (!ah->eep_ops->set_board_values(ah, chan)) {
2264
		DPRINTF(ah->ah_sc, ATH_DBG_EEPROM,
S
Sujith 已提交
2265
			"error setting board options\n");
2266
		return -EIO;
2267 2268 2269 2270
	}

	ath9k_hw_decrease_chain_power(ah, chan);

S
Sujith 已提交
2271 2272
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(ah->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(ah->macaddr + 4)
2273 2274
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
2275
		  | (ah->config.
2276
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
2277 2278
		  | ah->sta_id1_defaults);
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2279

S
Sujith 已提交
2280 2281
	REG_WRITE(ah, AR_BSSMSKL, get_unaligned_le32(sc->bssidmask));
	REG_WRITE(ah, AR_BSSMSKU, get_unaligned_le16(sc->bssidmask + 4));
2282 2283 2284

	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);

S
Sujith 已提交
2285 2286 2287
	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(sc->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(sc->curbssid + 4) |
		  ((sc->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2288 2289 2290 2291 2292 2293

	REG_WRITE(ah, AR_ISR, ~0);

	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

	if (AR_SREV_9280_10_OR_LATER(ah)) {
2294 2295
		if (!(ath9k_hw_ar9280_set_channel(ah, chan)))
			return -EIO;
2296
	} else {
2297 2298
		if (!(ath9k_hw_set_channel(ah, chan)))
			return -EIO;
2299 2300 2301 2302 2303
	}

	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

2304 2305
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
2306 2307
		ath9k_hw_resettxqueue(ah, i);

2308
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
2309 2310
	ath9k_hw_init_qos(ah);

2311
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
2312
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
2313 2314
		ath9k_enable_rfkill(ah);
#endif
2315 2316 2317 2318 2319 2320 2321 2322 2323
	ath9k_hw_init_user_settings(ah);

	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

2324
	if (ah->intr_mitigation) {
2325 2326 2327 2328 2329 2330 2331

		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

	ath9k_hw_init_bb(ah, chan);

2332 2333
	if (!ath9k_hw_init_cal(ah, chan))
		return -EIO;;
2334

2335
	rx_chainmask = ah->rxchainmask;
2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347
	if ((rx_chainmask == 0x5) || (rx_chainmask == 0x3)) {
		REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
		REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
	}

	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
			DPRINTF(ah->ah_sc, ATH_DBG_RESET,
S
Sujith 已提交
2348
				"CFG Byte Swap Set 0x%x\n", mask);
2349 2350 2351 2352 2353
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
			DPRINTF(ah->ah_sc, ATH_DBG_RESET,
S
Sujith 已提交
2354
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
2355 2356 2357 2358 2359 2360 2361
		}
	} else {
#ifdef __BIG_ENDIAN
		REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
#endif
	}

2362
	return 0;
2363 2364
}

S
Sujith 已提交
2365 2366 2367
/************************/
/* Key Cache Management */
/************************/
2368

2369
bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
2370
{
S
Sujith 已提交
2371
	u32 keyType;
2372

2373
	if (entry >= ah->caps.keycache_size) {
S
Sujith 已提交
2374
		DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
S
Sujith 已提交
2375
			"entry %u out of range\n", entry);
2376 2377 2378
		return false;
	}

S
Sujith 已提交
2379
	keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
2380

S
Sujith 已提交
2381 2382 2383 2384 2385 2386 2387 2388
	REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
2389

S
Sujith 已提交
2390 2391
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
2392

S
Sujith 已提交
2393 2394 2395 2396
		REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2397 2398 2399

	}

2400
	if (ah->curchan == NULL)
S
Sujith 已提交
2401
		return true;
2402 2403 2404 2405

	return true;
}

2406
bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
2407
{
S
Sujith 已提交
2408
	u32 macHi, macLo;
2409

2410
	if (entry >= ah->caps.keycache_size) {
S
Sujith 已提交
2411
		DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
S
Sujith 已提交
2412
			"entry %u out of range\n", entry);
S
Sujith 已提交
2413
		return false;
2414 2415
	}

S
Sujith 已提交
2416 2417 2418 2419 2420 2421 2422 2423 2424
	if (mac != NULL) {
		macHi = (mac[5] << 8) | mac[4];
		macLo = (mac[3] << 24) |
			(mac[2] << 16) |
			(mac[1] << 8) |
			mac[0];
		macLo >>= 1;
		macLo |= (macHi & 1) << 31;
		macHi >>= 1;
2425
	} else {
S
Sujith 已提交
2426
		macLo = macHi = 0;
2427
	}
S
Sujith 已提交
2428 2429
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
2430

S
Sujith 已提交
2431
	return true;
2432 2433
}

2434
bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
S
Sujith 已提交
2435
				 const struct ath9k_keyval *k,
J
Jouni Malinen 已提交
2436
				 const u8 *mac)
2437
{
2438
	const struct ath9k_hw_capabilities *pCap = &ah->caps;
S
Sujith 已提交
2439 2440
	u32 key0, key1, key2, key3, key4;
	u32 keyType;
2441

S
Sujith 已提交
2442 2443
	if (entry >= pCap->keycache_size) {
		DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
S
Sujith 已提交
2444
			"entry %u out of range\n", entry);
S
Sujith 已提交
2445
		return false;
2446 2447
	}

S
Sujith 已提交
2448 2449 2450 2451 2452 2453 2454
	switch (k->kv_type) {
	case ATH9K_CIPHER_AES_OCB:
		keyType = AR_KEYTABLE_TYPE_AES;
		break;
	case ATH9K_CIPHER_AES_CCM:
		if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
			DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
S
Sujith 已提交
2455
				"AES-CCM not supported by mac rev 0x%x\n",
2456
				ah->hw_version.macRev);
S
Sujith 已提交
2457 2458 2459 2460 2461 2462 2463 2464 2465
			return false;
		}
		keyType = AR_KEYTABLE_TYPE_CCM;
		break;
	case ATH9K_CIPHER_TKIP:
		keyType = AR_KEYTABLE_TYPE_TKIP;
		if (ATH9K_IS_MIC_ENABLED(ah)
		    && entry + 64 >= pCap->keycache_size) {
			DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
S
Sujith 已提交
2466
				"entry %u inappropriate for TKIP\n", entry);
S
Sujith 已提交
2467 2468 2469 2470 2471 2472
			return false;
		}
		break;
	case ATH9K_CIPHER_WEP:
		if (k->kv_len < LEN_WEP40) {
			DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
S
Sujith 已提交
2473
				"WEP key length %u too small\n", k->kv_len);
S
Sujith 已提交
2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487
			return false;
		}
		if (k->kv_len <= LEN_WEP40)
			keyType = AR_KEYTABLE_TYPE_40;
		else if (k->kv_len <= LEN_WEP104)
			keyType = AR_KEYTABLE_TYPE_104;
		else
			keyType = AR_KEYTABLE_TYPE_128;
		break;
	case ATH9K_CIPHER_CLR:
		keyType = AR_KEYTABLE_TYPE_CLR;
		break;
	default:
		DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
S
Sujith 已提交
2488
			"cipher %u not supported\n", k->kv_type);
S
Sujith 已提交
2489
		return false;
2490 2491
	}

J
Jouni Malinen 已提交
2492 2493 2494 2495 2496
	key0 = get_unaligned_le32(k->kv_val + 0);
	key1 = get_unaligned_le16(k->kv_val + 4);
	key2 = get_unaligned_le32(k->kv_val + 6);
	key3 = get_unaligned_le16(k->kv_val + 10);
	key4 = get_unaligned_le32(k->kv_val + 12);
S
Sujith 已提交
2497 2498
	if (k->kv_len <= LEN_WEP104)
		key4 &= 0xff;
2499

2500 2501 2502 2503 2504 2505 2506
	/*
	 * Note: Key cache registers access special memory area that requires
	 * two 32-bit writes to actually update the values in the internal
	 * memory. Consequently, the exact order and pairs used here must be
	 * maintained.
	 */

S
Sujith 已提交
2507 2508
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
2509

2510 2511 2512 2513 2514 2515
		/*
		 * Write inverted key[47:0] first to avoid Michael MIC errors
		 * on frames that could be sent or received at the same time.
		 * The correct key will be written in the end once everything
		 * else is ready.
		 */
S
Sujith 已提交
2516 2517
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
2518 2519

		/* Write key[95:48] */
S
Sujith 已提交
2520 2521
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
2522 2523

		/* Write key[127:96] and key type */
S
Sujith 已提交
2524 2525
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2526 2527

		/* Write MAC address for the entry */
S
Sujith 已提交
2528
		(void) ath9k_hw_keysetmac(ah, entry, mac);
2529

2530
		if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542
			/*
			 * TKIP uses two key cache entries:
			 * Michael MIC TX/RX keys in the same key cache entry
			 * (idx = main index + 64):
			 * key0 [31:0] = RX key [31:0]
			 * key1 [15:0] = TX key [31:16]
			 * key1 [31:16] = reserved
			 * key2 [31:0] = RX key [63:32]
			 * key3 [15:0] = TX key [15:0]
			 * key3 [31:16] = reserved
			 * key4 [31:0] = TX key [63:32]
			 */
S
Sujith 已提交
2543
			u32 mic0, mic1, mic2, mic3, mic4;
2544

S
Sujith 已提交
2545 2546 2547 2548 2549
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
			mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
			mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
			mic4 = get_unaligned_le32(k->kv_txmic + 4);
2550 2551

			/* Write RX[31:0] and TX[31:16] */
S
Sujith 已提交
2552 2553
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
2554 2555

			/* Write RX[63:32] and TX[15:0] */
S
Sujith 已提交
2556 2557
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
2558 2559

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
2560 2561 2562
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
2563

S
Sujith 已提交
2564
		} else {
2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580
			/*
			 * TKIP uses four key cache entries (two for group
			 * keys):
			 * Michael MIC TX/RX keys are in different key cache
			 * entries (idx = main index + 64 for TX and
			 * main index + 32 + 96 for RX):
			 * key0 [31:0] = TX/RX MIC key [31:0]
			 * key1 [31:0] = reserved
			 * key2 [31:0] = TX/RX MIC key [63:32]
			 * key3 [31:0] = reserved
			 * key4 [31:0] = reserved
			 *
			 * Upper layer code will call this function separately
			 * for TX and RX keys when these registers offsets are
			 * used.
			 */
S
Sujith 已提交
2581
			u32 mic0, mic2;
2582

S
Sujith 已提交
2583 2584
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
2585 2586

			/* Write MIC key[31:0] */
S
Sujith 已提交
2587 2588
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
2589 2590

			/* Write MIC key[63:32] */
S
Sujith 已提交
2591 2592
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2593 2594

			/* Write TX[63:32] and keyType(reserved) */
S
Sujith 已提交
2595 2596 2597 2598
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
		}
2599 2600

		/* MAC address registers are reserved for the MIC entry */
S
Sujith 已提交
2601 2602
		REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
2603 2604 2605 2606 2607 2608

		/*
		 * Write the correct (un-inverted) key[47:0] last to enable
		 * TKIP now that all other registers are set with correct
		 * values.
		 */
S
Sujith 已提交
2609 2610 2611
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
	} else {
2612
		/* Write key[47:0] */
S
Sujith 已提交
2613 2614
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
2615 2616

		/* Write key[95:48] */
S
Sujith 已提交
2617 2618
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
2619 2620

		/* Write key[127:96] and key type */
S
Sujith 已提交
2621 2622
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2623

2624
		/* Write MAC address for the entry */
S
Sujith 已提交
2625 2626
		(void) ath9k_hw_keysetmac(ah, entry, mac);
	}
2627 2628 2629 2630

	return true;
}

2631
bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
2632
{
2633
	if (entry < ah->caps.keycache_size) {
S
Sujith 已提交
2634 2635 2636 2637 2638
		u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
		if (val & AR_KEYTABLE_VALID)
			return true;
	}
	return false;
2639 2640
}

S
Sujith 已提交
2641 2642 2643 2644
/******************************/
/* Power Management (Chipset) */
/******************************/

2645
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
2646
{
S
Sujith 已提交
2647 2648 2649 2650 2651 2652
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		if (!AR_SREV_9100(ah))
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2653

2654
		REG_CLR_BIT(ah, (AR_RTC_RESET),
S
Sujith 已提交
2655 2656
			    AR_RTC_RESET_EN);
	}
2657 2658
}

2659
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
2660
{
S
Sujith 已提交
2661 2662
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
2663
		struct ath9k_hw_capabilities *pCap = &ah->caps;
2664

S
Sujith 已提交
2665 2666 2667 2668 2669 2670
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2671 2672 2673 2674
		}
	}
}

2675
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
2676
{
S
Sujith 已提交
2677 2678
	u32 val;
	int i;
2679

S
Sujith 已提交
2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
2691

S
Sujith 已提交
2692 2693 2694
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
2695

S
Sujith 已提交
2696 2697 2698 2699 2700 2701 2702
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2703
		}
S
Sujith 已提交
2704 2705
		if (i == 0) {
			DPRINTF(ah->ah_sc, ATH_DBG_POWER_MGMT,
S
Sujith 已提交
2706
				"Failed to wakeup in %uus\n", POWER_UP_TIME / 20);
S
Sujith 已提交
2707
			return false;
2708 2709 2710
		}
	}

S
Sujith 已提交
2711
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2712

S
Sujith 已提交
2713
	return true;
2714 2715
}

2716
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
2717
{
2718
	int status = true, setChip = true;
S
Sujith 已提交
2719 2720 2721 2722 2723 2724 2725
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

S
Sujith 已提交
2726
	DPRINTF(ah->ah_sc, ATH_DBG_POWER_MGMT, "%s -> %s (%s)\n",
2727
		modes[ah->power_mode], modes[mode],
S
Sujith 已提交
2728 2729 2730 2731 2732 2733 2734 2735
		setChip ? "set chip " : "");

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
2736
		ah->chip_fullsleep = true;
S
Sujith 已提交
2737 2738 2739 2740
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
2741
	default:
S
Sujith 已提交
2742
		DPRINTF(ah->ah_sc, ATH_DBG_POWER_MGMT,
S
Sujith 已提交
2743
			"Unknown power mode %u\n", mode);
2744 2745
		return false;
	}
2746
	ah->power_mode = mode;
S
Sujith 已提交
2747 2748

	return status;
2749 2750
}

2751 2752 2753 2754 2755 2756 2757 2758 2759
/*
 * Helper for ASPM support.
 *
 * Disable PLL when in L0s as well as receiver clock when in L1.
 * This power saving option must be enabled through the SerDes.
 *
 * Programming the SerDes must go through the same 288 bit serial shift
 * register as the other analog registers.  Hence the 9 writes.
 */
2760
void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore)
2761
{
S
Sujith 已提交
2762
	u8 i;
2763

2764
	if (ah->is_pciexpress != true)
S
Sujith 已提交
2765
		return;
2766

2767
	/* Do not touch SerDes registers */
2768
	if (ah->config.pcie_powersave_enable == 2)
S
Sujith 已提交
2769 2770
		return;

2771
	/* Nothing to do on restore for 11N */
S
Sujith 已提交
2772 2773 2774 2775
	if (restore)
		return;

	if (AR_SREV_9280_20_OR_LATER(ah)) {
2776 2777 2778 2779 2780
		/*
		 * AR9280 2.0 or later chips use SerDes values from the
		 * initvals.h initialized depending on chipset during
		 * ath9k_hw_do_attach()
		 */
2781 2782 2783
		for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
			REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
				  INI_RA(&ah->iniPcieSerdes, i, 1));
2784
		}
S
Sujith 已提交
2785
	} else if (AR_SREV_9280(ah) &&
2786
		   (ah->hw_version.macRev == AR_SREV_REVISION_9280_10)) {
S
Sujith 已提交
2787 2788 2789
		REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fd00);
		REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);

2790
		/* RX shut off when elecidle is asserted */
S
Sujith 已提交
2791 2792 2793 2794
		REG_WRITE(ah, AR_PCIE_SERDES, 0xa8000019);
		REG_WRITE(ah, AR_PCIE_SERDES, 0x13160820);
		REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980560);

2795
		/* Shut off CLKREQ active in L1 */
2796
		if (ah->config.pcie_clock_req)
S
Sujith 已提交
2797 2798 2799 2800 2801 2802 2803 2804
			REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffc);
		else
			REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffd);

		REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
		REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
		REG_WRITE(ah, AR_PCIE_SERDES, 0x00043007);

2805
		/* Load the new settings */
S
Sujith 已提交
2806 2807 2808 2809 2810
		REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);

	} else {
		REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
		REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
2811 2812

		/* RX shut off when elecidle is asserted */
S
Sujith 已提交
2813 2814 2815
		REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
		REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
		REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
2816 2817 2818 2819 2820

		/*
		 * Ignore ah->ah_config.pcie_clock_req setting for
		 * pre-AR9280 11n
		 */
S
Sujith 已提交
2821
		REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
2822

S
Sujith 已提交
2823 2824 2825
		REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
		REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
		REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
2826 2827

		/* Load the new settings */
S
Sujith 已提交
2828
		REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
2829 2830
	}

2831 2832
	udelay(1000);

2833
	/* set bit 19 to allow forcing of pcie core into L1 state */
S
Sujith 已提交
2834 2835
	REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);

2836
	/* Several PCIe massages to ensure proper behaviour */
2837 2838
	if (ah->config.pcie_waen) {
		REG_WRITE(ah, AR_WA, ah->config.pcie_waen);
S
Sujith 已提交
2839
	} else {
2840 2841
		if (AR_SREV_9285(ah))
			REG_WRITE(ah, AR_WA, AR9285_WA_DEFAULT);
2842 2843 2844 2845
		/*
		 * On AR9280 chips bit 22 of 0x4004 needs to be set to
		 * otherwise card may disappear.
		 */
2846 2847
		else if (AR_SREV_9280(ah))
			REG_WRITE(ah, AR_WA, AR9280_WA_DEFAULT);
S
Sujith 已提交
2848
		else
2849
			REG_WRITE(ah, AR_WA, AR_WA_DEFAULT);
S
Sujith 已提交
2850
	}
2851 2852
}

S
Sujith 已提交
2853 2854 2855 2856
/**********************/
/* Interrupt Handling */
/**********************/

2857
bool ath9k_hw_intrpend(struct ath_hw *ah)
2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875
{
	u32 host_isr;

	if (AR_SREV_9100(ah))
		return true;

	host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
	if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS))
		return true;

	host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
	if ((host_isr & AR_INTR_SYNC_DEFAULT)
	    && (host_isr != AR_INTR_SPURIOUS))
		return true;

	return false;
}

2876
bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked)
2877 2878 2879
{
	u32 isr = 0;
	u32 mask2 = 0;
2880
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891
	u32 sync_cause = 0;
	bool fatal_int = false;

	if (!AR_SREV_9100(ah)) {
		if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
			if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
			    == AR_RTC_STATUS_ON) {
				isr = REG_READ(ah, AR_ISR);
			}
		}

S
Sujith 已提交
2892 2893
		sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
			AR_INTR_SYNC_DEFAULT;
2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919

		*masked = 0;

		if (!isr && !sync_cause)
			return false;
	} else {
		*masked = 0;
		isr = REG_READ(ah, AR_ISR);
	}

	if (isr) {
		if (isr & AR_ISR_BCNMISC) {
			u32 isr2;
			isr2 = REG_READ(ah, AR_ISR_S2);
			if (isr2 & AR_ISR_S2_TIM)
				mask2 |= ATH9K_INT_TIM;
			if (isr2 & AR_ISR_S2_DTIM)
				mask2 |= ATH9K_INT_DTIM;
			if (isr2 & AR_ISR_S2_DTIMSYNC)
				mask2 |= ATH9K_INT_DTIMSYNC;
			if (isr2 & (AR_ISR_S2_CABEND))
				mask2 |= ATH9K_INT_CABEND;
			if (isr2 & AR_ISR_S2_GTT)
				mask2 |= ATH9K_INT_GTT;
			if (isr2 & AR_ISR_S2_CST)
				mask2 |= ATH9K_INT_CST;
2920 2921
			if (isr2 & AR_ISR_S2_TSFOOR)
				mask2 |= ATH9K_INT_TSFOOR;
2922 2923 2924 2925 2926 2927 2928 2929 2930 2931
		}

		isr = REG_READ(ah, AR_ISR_RAC);
		if (isr == 0xffffffff) {
			*masked = 0;
			return false;
		}

		*masked = isr & ATH9K_INT_COMMON;

2932
		if (ah->intr_mitigation) {
2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946
			if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
				*masked |= ATH9K_INT_RX;
		}

		if (isr & (AR_ISR_RXOK | AR_ISR_RXERR))
			*masked |= ATH9K_INT_RX;
		if (isr &
		    (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
		     AR_ISR_TXEOL)) {
			u32 s0_s, s1_s;

			*masked |= ATH9K_INT_TX;

			s0_s = REG_READ(ah, AR_ISR_S0_S);
2947 2948
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
2949 2950

			s1_s = REG_READ(ah, AR_ISR_S1_S);
2951 2952
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
2953 2954 2955 2956
		}

		if (isr & AR_ISR_RXORN) {
			DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT,
S
Sujith 已提交
2957
				"receive FIFO overrun interrupt\n");
2958 2959 2960
		}

		if (!AR_SREV_9100(ah)) {
2961
			if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2962 2963 2964 2965 2966 2967 2968 2969
				u32 isr5 = REG_READ(ah, AR_ISR_S5_S);
				if (isr5 & AR_ISR_S5_TIM_TIMER)
					*masked |= ATH9K_INT_TIM_TIMER;
			}
		}

		*masked |= mask2;
	}
S
Sujith 已提交
2970

2971 2972
	if (AR_SREV_9100(ah))
		return true;
S
Sujith 已提交
2973

2974 2975 2976 2977 2978 2979 2980 2981 2982
	if (sync_cause) {
		fatal_int =
			(sync_cause &
			 (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
			? true : false;

		if (fatal_int) {
			if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
				DPRINTF(ah->ah_sc, ATH_DBG_ANY,
S
Sujith 已提交
2983
					"received PCI FATAL interrupt\n");
2984 2985 2986
			}
			if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
				DPRINTF(ah->ah_sc, ATH_DBG_ANY,
S
Sujith 已提交
2987
					"received PCI PERR interrupt\n");
2988 2989 2990 2991
			}
		}
		if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
			DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT,
S
Sujith 已提交
2992
				"AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
2993 2994 2995 2996 2997 2998
			REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
			REG_WRITE(ah, AR_RC, 0);
			*masked |= ATH9K_INT_FATAL;
		}
		if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
			DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT,
S
Sujith 已提交
2999
				"AR_INTR_SYNC_LOCAL_TIMEOUT\n");
3000 3001 3002 3003 3004
		}

		REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
		(void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
	}
S
Sujith 已提交
3005

3006 3007 3008
	return true;
}

3009
enum ath9k_int ath9k_hw_intrget(struct ath_hw *ah)
3010
{
3011
	return ah->mask_reg;
3012 3013
}

3014
enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints)
3015
{
3016
	u32 omask = ah->mask_reg;
3017
	u32 mask, mask2;
3018
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3019

S
Sujith 已提交
3020
	DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "0x%x => 0x%x\n", omask, ints);
3021 3022

	if (omask & ATH9K_INT_GLOBAL) {
S
Sujith 已提交
3023
		DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "disable IER\n");
3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038
		REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
		(void) REG_READ(ah, AR_IER);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);

			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
		}
	}

	mask = ints & ATH9K_INT_COMMON;
	mask2 = 0;

	if (ints & ATH9K_INT_TX) {
3039
		if (ah->txok_interrupt_mask)
3040
			mask |= AR_IMR_TXOK;
3041
		if (ah->txdesc_interrupt_mask)
3042
			mask |= AR_IMR_TXDESC;
3043
		if (ah->txerr_interrupt_mask)
3044
			mask |= AR_IMR_TXERR;
3045
		if (ah->txeol_interrupt_mask)
3046 3047 3048 3049
			mask |= AR_IMR_TXEOL;
	}
	if (ints & ATH9K_INT_RX) {
		mask |= AR_IMR_RXERR;
3050
		if (ah->intr_mitigation)
3051 3052 3053
			mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
		else
			mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
3054
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066
			mask |= AR_IMR_GENTMR;
	}

	if (ints & (ATH9K_INT_BMISC)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_TIM)
			mask2 |= AR_IMR_S2_TIM;
		if (ints & ATH9K_INT_DTIM)
			mask2 |= AR_IMR_S2_DTIM;
		if (ints & ATH9K_INT_DTIMSYNC)
			mask2 |= AR_IMR_S2_DTIMSYNC;
		if (ints & ATH9K_INT_CABEND)
3067 3068 3069
			mask2 |= AR_IMR_S2_CABEND;
		if (ints & ATH9K_INT_TSFOOR)
			mask2 |= AR_IMR_S2_TSFOOR;
3070 3071 3072 3073 3074 3075 3076 3077 3078 3079
	}

	if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_GTT)
			mask2 |= AR_IMR_S2_GTT;
		if (ints & ATH9K_INT_CST)
			mask2 |= AR_IMR_S2_CST;
	}

S
Sujith 已提交
3080
	DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask);
3081 3082 3083 3084 3085 3086 3087 3088 3089
	REG_WRITE(ah, AR_IMR, mask);
	mask = REG_READ(ah, AR_IMR_S2) & ~(AR_IMR_S2_TIM |
					   AR_IMR_S2_DTIM |
					   AR_IMR_S2_DTIMSYNC |
					   AR_IMR_S2_CABEND |
					   AR_IMR_S2_CABTO |
					   AR_IMR_S2_TSFOOR |
					   AR_IMR_S2_GTT | AR_IMR_S2_CST);
	REG_WRITE(ah, AR_IMR_S2, mask | mask2);
3090
	ah->mask_reg = ints;
3091

3092
	if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
3093 3094 3095 3096 3097 3098 3099
		if (ints & ATH9K_INT_TIM_TIMER)
			REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
		else
			REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
	}

	if (ints & ATH9K_INT_GLOBAL) {
S
Sujith 已提交
3100
		DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "enable IER\n");
3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119
		REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE,
				  AR_INTR_MAC_IRQ);
			REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ);


			REG_WRITE(ah, AR_INTR_SYNC_ENABLE,
				  AR_INTR_SYNC_DEFAULT);
			REG_WRITE(ah, AR_INTR_SYNC_MASK,
				  AR_INTR_SYNC_DEFAULT);
		}
		DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
			 REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
	}

	return omask;
}

S
Sujith 已提交
3120 3121 3122 3123
/*******************/
/* Beacon Handling */
/*******************/

3124
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
3125 3126 3127
{
	int flags = 0;

3128
	ah->beacon_interval = beacon_period;
3129

3130
	switch (ah->opmode) {
3131 3132
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
3133 3134 3135 3136 3137
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
		REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
		flags |= AR_TBTT_TIMER_EN;
		break;
3138
	case NL80211_IFTYPE_ADHOC:
3139 3140 3141 3142
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
3143 3144
				     (ah->atim_window ? ah->
				      atim_window : 1)));
3145
		flags |= AR_NDP_TIMER_EN;
3146
	case NL80211_IFTYPE_AP:
3147 3148 3149
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
3150
				     ah->config.
3151
				     dma_beacon_response_time));
3152 3153
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
3154
				     ah->config.
3155
				     sw_beacon_response_time));
3156 3157 3158
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
3159 3160 3161
	default:
		DPRINTF(ah->ah_sc, ATH_DBG_BEACON,
			"%s: unsupported opmode: %d\n",
3162
			__func__, ah->opmode);
3163 3164
		return;
		break;
3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		beacon_period &= ~ATH9K_BEACON_RESET_TSF;
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}

3181
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
3182
				    const struct ath9k_beacon_state *bs)
3183 3184
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
3185
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210

	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

S
Sujith 已提交
3211 3212 3213 3214
	DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
3215

S
Sujith 已提交
3216 3217 3218
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
3219

S
Sujith 已提交
3220 3221 3222
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
3223

S
Sujith 已提交
3224 3225 3226 3227
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
3228

S
Sujith 已提交
3229 3230
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
3231

S
Sujith 已提交
3232 3233
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
3234

S
Sujith 已提交
3235 3236 3237
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
3238

3239 3240
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
3241 3242
}

S
Sujith 已提交
3243 3244 3245 3246
/*******************/
/* HW Capabilities */
/*******************/

3247
bool ath9k_hw_fill_cap_info(struct ath_hw *ah)
3248
{
3249
	struct ath9k_hw_capabilities *pCap = &ah->caps;
S
Sujith 已提交
3250
	u16 capField = 0, eeval;
3251

S
Sujith 已提交
3252
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
3253
	ah->regulatory.current_rd = eeval;
3254

S
Sujith 已提交
3255
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
3256 3257
	if (AR_SREV_9285_10_OR_LATER(ah))
		eeval |= AR9285_RDEXT_DEFAULT;
3258
	ah->regulatory.current_rd_ext = eeval;
3259

S
Sujith 已提交
3260
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
3261

3262
	if (ah->opmode != NL80211_IFTYPE_AP &&
3263
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
3264 3265 3266 3267 3268
		if (ah->regulatory.current_rd == 0x64 ||
		    ah->regulatory.current_rd == 0x65)
			ah->regulatory.current_rd += 5;
		else if (ah->regulatory.current_rd == 0x41)
			ah->regulatory.current_rd = 0x43;
S
Sujith 已提交
3269
		DPRINTF(ah->ah_sc, ATH_DBG_REGULATORY,
3270
			"regdomain mapped to 0x%x\n", ah->regulatory.current_rd);
S
Sujith 已提交
3271
	}
3272

S
Sujith 已提交
3273
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
S
Sujith 已提交
3274
	bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
3275

S
Sujith 已提交
3276 3277
	if (eeval & AR5416_OPFLAGS_11A) {
		set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
3278
		if (ah->config.ht_enable) {
S
Sujith 已提交
3279 3280 3281 3282 3283 3284 3285 3286 3287
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
				set_bit(ATH9K_MODE_11NA_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
				set_bit(ATH9K_MODE_11NA_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NA_HT40MINUS,
					pCap->wireless_modes);
			}
3288 3289 3290
		}
	}

S
Sujith 已提交
3291 3292 3293
	if (eeval & AR5416_OPFLAGS_11G) {
		set_bit(ATH9K_MODE_11B, pCap->wireless_modes);
		set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
3294
		if (ah->config.ht_enable) {
S
Sujith 已提交
3295 3296 3297 3298 3299 3300 3301 3302 3303 3304
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
				set_bit(ATH9K_MODE_11NG_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
				set_bit(ATH9K_MODE_11NG_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NG_HT40MINUS,
					pCap->wireless_modes);
			}
		}
3305
	}
S
Sujith 已提交
3306

S
Sujith 已提交
3307
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
3308 3309 3310 3311 3312
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
	    !(eeval & AR5416_OPFLAGS_11A))
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
	else
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
3313

3314
	if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
3315
		ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
3316

S
Sujith 已提交
3317 3318
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
3319

S
Sujith 已提交
3320 3321
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
3322

S
Sujith 已提交
3323 3324 3325
	pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
3326

S
Sujith 已提交
3327 3328 3329
	pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
3330

S
Sujith 已提交
3331
	pCap->hw_caps |= ATH9K_HW_CAP_CHAN_SPREAD;
3332

3333
	if (ah->config.ht_enable)
S
Sujith 已提交
3334 3335 3336
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
3337

S
Sujith 已提交
3338 3339 3340 3341
	pCap->hw_caps |= ATH9K_HW_CAP_GTT;
	pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
	pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
	pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
3342

S
Sujith 已提交
3343 3344 3345 3346 3347
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
3348

S
Sujith 已提交
3349 3350 3351 3352 3353
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
3354

S
Sujith 已提交
3355 3356 3357
	pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
	pCap->num_mr_retries = 4;
	pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
3358

3359 3360 3361
	if (AR_SREV_9285_10_OR_LATER(ah))
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
	else if (AR_SREV_9280_10_OR_LATER(ah))
S
Sujith 已提交
3362 3363 3364
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
3365

S
Sujith 已提交
3366 3367 3368 3369 3370 3371
	if (AR_SREV_9280_10_OR_LATER(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_WOW;
		pCap->hw_caps |= ATH9K_HW_CAP_WOW_MATCHPATTERN_EXACT;
	} else {
		pCap->hw_caps &= ~ATH9K_HW_CAP_WOW;
		pCap->hw_caps &= ~ATH9K_HW_CAP_WOW_MATCHPATTERN_EXACT;
3372 3373
	}

S
Sujith 已提交
3374 3375 3376 3377 3378
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
3379 3380
	}

S
Sujith 已提交
3381 3382
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

3383
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
3384 3385 3386 3387 3388 3389
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
3390 3391

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
3392
	}
S
Sujith 已提交
3393
#endif
3394

3395 3396 3397 3398 3399
	if ((ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI) ||
	    (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE) ||
	    (ah->hw_version.macVersion == AR_SREV_VERSION_9160) ||
	    (ah->hw_version.macVersion == AR_SREV_VERSION_9100) ||
	    (ah->hw_version.macVersion == AR_SREV_VERSION_9280))
S
Sujith 已提交
3400
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
3401
	else
S
Sujith 已提交
3402
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
3403

3404
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
3405 3406 3407
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
3408

3409
	if (ah->regulatory.current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
3410 3411 3412 3413 3414
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
3415
	} else {
S
Sujith 已提交
3416 3417 3418
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
3419 3420
	}

S
Sujith 已提交
3421 3422 3423
	pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;

	pCap->num_antcfg_5ghz =
S
Sujith 已提交
3424
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
S
Sujith 已提交
3425
	pCap->num_antcfg_2ghz =
S
Sujith 已提交
3426
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
3427

3428
	if (AR_SREV_9280_10_OR_LATER(ah) && btcoex_enable) {
3429
		pCap->hw_caps |= ATH9K_HW_CAP_BT_COEX;
3430 3431
		ah->btactive_gpio = 6;
		ah->wlanactive_gpio = 5;
3432 3433
	}

S
Sujith 已提交
3434
	return true;
3435 3436
}

3437
bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
3438
			    u32 capability, u32 *result)
3439
{
S
Sujith 已提交
3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457
	switch (type) {
	case ATH9K_CAP_CIPHER:
		switch (capability) {
		case ATH9K_CIPHER_AES_CCM:
		case ATH9K_CIPHER_AES_OCB:
		case ATH9K_CIPHER_TKIP:
		case ATH9K_CIPHER_WEP:
		case ATH9K_CIPHER_MIC:
		case ATH9K_CIPHER_CLR:
			return true;
		default:
			return false;
		}
	case ATH9K_CAP_TKIP_MIC:
		switch (capability) {
		case 0:
			return true;
		case 1:
3458
			return (ah->sta_id1_defaults &
S
Sujith 已提交
3459 3460 3461 3462
				AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
			false;
		}
	case ATH9K_CAP_TKIP_SPLIT:
3463
		return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
S
Sujith 已提交
3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476
			false : true;
	case ATH9K_CAP_DIVERSITY:
		return (REG_READ(ah, AR_PHY_CCK_DETECT) &
			AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV) ?
			true : false;
	case ATH9K_CAP_MCAST_KEYSRCH:
		switch (capability) {
		case 0:
			return true;
		case 1:
			if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
				return false;
			} else {
3477
				return (ah->sta_id1_defaults &
S
Sujith 已提交
3478 3479 3480 3481 3482 3483 3484 3485 3486 3487
					AR_STA_ID1_MCAST_KSRCH) ? true :
					false;
			}
		}
		return false;
	case ATH9K_CAP_TXPOW:
		switch (capability) {
		case 0:
			return 0;
		case 1:
3488
			*result = ah->regulatory.power_limit;
S
Sujith 已提交
3489 3490
			return 0;
		case 2:
3491
			*result = ah->regulatory.max_power_level;
S
Sujith 已提交
3492 3493
			return 0;
		case 3:
3494
			*result = ah->regulatory.tp_scale;
S
Sujith 已提交
3495 3496 3497
			return 0;
		}
		return false;
3498 3499 3500 3501
	case ATH9K_CAP_DS:
		return (AR_SREV_9280_20_OR_LATER(ah) &&
			(ah->eep_ops->get_eeprom(ah, EEP_RC_CHAIN_MASK) == 1))
			? false : true;
S
Sujith 已提交
3502 3503
	default:
		return false;
3504 3505 3506
	}
}

3507
bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
3508
			    u32 capability, u32 setting, int *status)
3509
{
S
Sujith 已提交
3510
	u32 v;
3511

S
Sujith 已提交
3512 3513 3514
	switch (type) {
	case ATH9K_CAP_TKIP_MIC:
		if (setting)
3515
			ah->sta_id1_defaults |=
S
Sujith 已提交
3516 3517
				AR_STA_ID1_CRPT_MIC_ENABLE;
		else
3518
			ah->sta_id1_defaults &=
S
Sujith 已提交
3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530
				~AR_STA_ID1_CRPT_MIC_ENABLE;
		return true;
	case ATH9K_CAP_DIVERSITY:
		v = REG_READ(ah, AR_PHY_CCK_DETECT);
		if (setting)
			v |= AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
		else
			v &= ~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
		REG_WRITE(ah, AR_PHY_CCK_DETECT, v);
		return true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		if (setting)
3531
			ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
3532
		else
3533
			ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
3534 3535 3536
		return true;
	default:
		return false;
3537 3538 3539
	}
}

S
Sujith 已提交
3540 3541 3542
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
3543

3544
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
3545 3546 3547 3548
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
3549

S
Sujith 已提交
3550 3551 3552 3553 3554 3555
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
3556

S
Sujith 已提交
3557
	gpio_shift = (gpio % 6) * 5;
3558

S
Sujith 已提交
3559 3560 3561 3562
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
3563
	} else {
S
Sujith 已提交
3564 3565 3566 3567 3568
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
3569 3570 3571
	}
}

3572
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
3573
{
S
Sujith 已提交
3574
	u32 gpio_shift;
3575

3576
	ASSERT(gpio < ah->caps.num_gpio_pins);
3577

S
Sujith 已提交
3578
	gpio_shift = gpio << 1;
3579

S
Sujith 已提交
3580 3581 3582 3583
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3584 3585
}

3586
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
3587
{
3588 3589 3590
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

3591
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
3592
		return 0xffffffff;
3593

3594 3595 3596 3597 3598 3599
	if (AR_SREV_9285_10_OR_LATER(ah))
		return MS_REG_READ(AR9285, gpio) != 0;
	else if (AR_SREV_9280_10_OR_LATER(ah))
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
3600 3601
}

3602
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
3603
			 u32 ah_signal_type)
3604
{
S
Sujith 已提交
3605
	u32 gpio_shift;
3606

S
Sujith 已提交
3607
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
3608

S
Sujith 已提交
3609
	gpio_shift = 2 * gpio;
3610

S
Sujith 已提交
3611 3612 3613 3614
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3615 3616
}

3617
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
3618
{
S
Sujith 已提交
3619 3620
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
3621 3622
}

3623
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
3624
void ath9k_enable_rfkill(struct ath_hw *ah)
3625
{
S
Sujith 已提交
3626 3627
	REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
		    AR_GPIO_INPUT_EN_VAL_RFSILENT_BB);
3628

S
Sujith 已提交
3629 3630 3631
	REG_CLR_BIT(ah, AR_GPIO_INPUT_MUX2,
		    AR_GPIO_INPUT_MUX2_RFSILENT);

3632
	ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
S
Sujith 已提交
3633
	REG_SET_BIT(ah, AR_PHY_TEST, RFSILENT_BB);
3634
}
S
Sujith 已提交
3635
#endif
3636

3637
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
3638
{
S
Sujith 已提交
3639
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
3640 3641
}

3642
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
3643
{
S
Sujith 已提交
3644
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
3645 3646
}

3647
bool ath9k_hw_setantennaswitch(struct ath_hw *ah,
S
Sujith 已提交
3648 3649 3650 3651 3652
			       enum ath9k_ant_setting settings,
			       struct ath9k_channel *chan,
			       u8 *tx_chainmask,
			       u8 *rx_chainmask,
			       u8 *antenna_cfgd)
3653
{
S
Sujith 已提交
3654
	static u8 tx_chainmask_cfg, rx_chainmask_cfg;
3655

S
Sujith 已提交
3656 3657
	if (AR_SREV_9280(ah)) {
		if (!tx_chainmask_cfg) {
3658

S
Sujith 已提交
3659 3660 3661
			tx_chainmask_cfg = *tx_chainmask;
			rx_chainmask_cfg = *rx_chainmask;
		}
3662

S
Sujith 已提交
3663 3664 3665 3666 3667 3668 3669
		switch (settings) {
		case ATH9K_ANT_FIXED_A:
			*tx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
			*rx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
			*antenna_cfgd = true;
			break;
		case ATH9K_ANT_FIXED_B:
3670
			if (ah->caps.tx_chainmask >
S
Sujith 已提交
3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685
			    ATH9K_ANTENNA1_CHAINMASK) {
				*tx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
			}
			*rx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
			*antenna_cfgd = true;
			break;
		case ATH9K_ANT_VARIABLE:
			*tx_chainmask = tx_chainmask_cfg;
			*rx_chainmask = rx_chainmask_cfg;
			*antenna_cfgd = true;
			break;
		default:
			break;
		}
	} else {
3686
		ah->diversity_control = settings;
3687 3688
	}

S
Sujith 已提交
3689
	return true;
3690 3691
}

S
Sujith 已提交
3692 3693 3694 3695
/*********************/
/* General Operation */
/*********************/

3696
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
3697
{
S
Sujith 已提交
3698 3699
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
3700

S
Sujith 已提交
3701 3702 3703 3704
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
3705

S
Sujith 已提交
3706
	return bits;
3707 3708
}

3709
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
3710
{
S
Sujith 已提交
3711
	u32 phybits;
3712

S
Sujith 已提交
3713 3714 3715 3716 3717 3718 3719
	REG_WRITE(ah, AR_RX_FILTER, (bits & 0xffff) | AR_RX_COMPR_BAR);
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
3720

S
Sujith 已提交
3721 3722 3723 3724 3725 3726 3727
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
}
3728

3729
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
3730 3731 3732
{
	return ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM);
}
3733

3734
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
3735 3736 3737
{
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
		return false;
3738

S
Sujith 已提交
3739
	return ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD);
3740 3741
}

3742
bool ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
3743
{
3744
	struct ath9k_channel *chan = ah->curchan;
3745
	struct ieee80211_channel *channel = chan->chan;
3746

3747
	ah->regulatory.power_limit = min(limit, (u32) MAX_RATE_POWER);
3748

S
Sujith 已提交
3749 3750 3751 3752 3753 3754
	if (ah->eep_ops->set_txpower(ah, chan,
			     ath9k_regd_get_ctl(ah, chan),
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
				 (u32) ah->regulatory.power_limit)) != 0)
3755
		return false;
S
Sujith 已提交
3756

3757 3758 3759
	return true;
}

3760
void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
3761
{
S
Sujith 已提交
3762
	memcpy(ah->macaddr, mac, ETH_ALEN);
3763 3764
}

3765
void ath9k_hw_setopmode(struct ath_hw *ah)
3766
{
3767
	ath9k_hw_set_operating_mode(ah, ah->opmode);
3768 3769
}

3770
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
3771
{
S
Sujith 已提交
3772 3773
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
3774 3775
}

S
Sujith 已提交
3776
void ath9k_hw_setbssidmask(struct ath_softc *sc)
3777
{
S
Sujith 已提交
3778 3779
	REG_WRITE(sc->sc_ah, AR_BSSMSKL, get_unaligned_le32(sc->bssidmask));
	REG_WRITE(sc->sc_ah, AR_BSSMSKU, get_unaligned_le16(sc->bssidmask + 4));
3780 3781
}

S
Sujith 已提交
3782
void ath9k_hw_write_associd(struct ath_softc *sc)
3783
{
S
Sujith 已提交
3784 3785 3786
	REG_WRITE(sc->sc_ah, AR_BSS_ID0, get_unaligned_le32(sc->curbssid));
	REG_WRITE(sc->sc_ah, AR_BSS_ID1, get_unaligned_le16(sc->curbssid + 4) |
		  ((sc->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
3787 3788
}

3789
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
3790
{
S
Sujith 已提交
3791
	u64 tsf;
3792

S
Sujith 已提交
3793 3794
	tsf = REG_READ(ah, AR_TSF_U32);
	tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
3795

S
Sujith 已提交
3796 3797
	return tsf;
}
3798

3799
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
3800 3801
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
3802
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
3803 3804
}

3805
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
3806 3807
{
	int count;
3808

S
Sujith 已提交
3809 3810 3811 3812 3813
	count = 0;
	while (REG_READ(ah, AR_SLP32_MODE) & AR_SLP32_TSF_WRITE_STATUS) {
		count++;
		if (count > 10) {
			DPRINTF(ah->ah_sc, ATH_DBG_RESET,
S
Sujith 已提交
3814
				"AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
S
Sujith 已提交
3815
			break;
3816
		}
S
Sujith 已提交
3817 3818 3819 3820
		udelay(10);
	}
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
3821

3822
bool ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
3823 3824
{
	if (setting)
3825
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
3826
	else
3827
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
3828

S
Sujith 已提交
3829 3830
	return true;
}
3831

3832
bool ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
S
Sujith 已提交
3833 3834
{
	if (us < ATH9K_SLOT_TIME_9 || us > ath9k_hw_mac_to_usec(ah, 0xffff)) {
S
Sujith 已提交
3835
		DPRINTF(ah->ah_sc, ATH_DBG_RESET, "bad slot time %u\n", us);
3836
		ah->slottime = (u32) -1;
S
Sujith 已提交
3837 3838 3839
		return false;
	} else {
		REG_WRITE(ah, AR_D_GBL_IFS_SLOT, ath9k_hw_mac_to_clks(ah, us));
3840
		ah->slottime = us;
S
Sujith 已提交
3841
		return true;
3842
	}
S
Sujith 已提交
3843 3844
}

3845
void ath9k_hw_set11nmac2040(struct ath_hw *ah, enum ath9k_ht_macmode mode)
S
Sujith 已提交
3846 3847 3848 3849
{
	u32 macmode;

	if (mode == ATH9K_HT_MACMODE_2040 &&
3850
	    !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
3851 3852 3853
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
3854

S
Sujith 已提交
3855
	REG_WRITE(ah, AR_2040_MODE, macmode);
3856
}
3857 3858 3859 3860 3861

/***************************/
/*  Bluetooth Coexistence  */
/***************************/

3862
void ath9k_hw_btcoex_enable(struct ath_hw *ah)
3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874
{
	/* connect bt_active to baseband */
	REG_CLR_BIT(ah, AR_GPIO_INPUT_EN_VAL,
			(AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_DEF |
			 AR_GPIO_INPUT_EN_VAL_BT_FREQUENCY_DEF));

	REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
			AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_BB);

	/* Set input mux for bt_active to gpio pin */
	REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1,
			AR_GPIO_INPUT_MUX1_BT_ACTIVE,
3875
			ah->btactive_gpio);
3876 3877

	/* Configure the desired gpio port for input */
3878
	ath9k_hw_cfg_gpio_input(ah, ah->btactive_gpio);
3879 3880

	/* Configure the desired GPIO port for TX_FRAME output */
3881
	ath9k_hw_cfg_output(ah, ah->wlanactive_gpio,
3882 3883
			    AR_GPIO_OUTPUT_MUX_AS_TX_FRAME);
}