hw.c 98.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
/*
 * Copyright (c) 2008 Atheros Communications Inc.
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
#include <asm/unaligned.h>

S
Sujith 已提交
20
#include "ath9k.h"
21 22
#include "initvals.h"

23 24 25 26
static int btcoex_enable;
module_param(btcoex_enable, bool, 0);
MODULE_PARM_DESC(btcoex_enable, "Enable Bluetooth coexistence support");

27 28 29
#define ATH9K_CLOCK_RATE_CCK		22
#define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
#define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
30

31 32
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan,
S
Sujith 已提交
33
			      enum ath9k_ht_macmode macmode);
34
static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
35
			      struct ar5416_eeprom_def *pEepData,
S
Sujith 已提交
36
			      u32 reg, u32 value);
37 38
static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan);
static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan);
39

S
Sujith 已提交
40 41 42
/********************/
/* Helper Functions */
/********************/
43

44
static u32 ath9k_hw_mac_usec(struct ath_hw *ah, u32 clks)
S
Sujith 已提交
45
{
46
	struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
47

48
	if (!ah->curchan) /* should really check for CCK instead */
49 50 51
		return clks / ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return clks / ATH9K_CLOCK_RATE_2GHZ_OFDM;
52

53
	return clks / ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
54
}
55

56
static u32 ath9k_hw_mac_to_usec(struct ath_hw *ah, u32 clks)
S
Sujith 已提交
57
{
58
	struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
59

60
	if (conf_is_ht40(conf))
S
Sujith 已提交
61 62 63 64
		return ath9k_hw_mac_usec(ah, clks) / 2;
	else
		return ath9k_hw_mac_usec(ah, clks);
}
65

66
static u32 ath9k_hw_mac_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
67
{
68
	struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
69

70
	if (!ah->curchan) /* should really check for CCK instead */
71 72 73 74
		return usecs *ATH9K_CLOCK_RATE_CCK;
	if (conf->channel->band == IEEE80211_BAND_2GHZ)
		return usecs *ATH9K_CLOCK_RATE_2GHZ_OFDM;
	return usecs *ATH9K_CLOCK_RATE_5GHZ_OFDM;
S
Sujith 已提交
75 76
}

77
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
78
{
79
	struct ieee80211_conf *conf = &ah->ah_sc->hw->conf;
80

81
	if (conf_is_ht40(conf))
S
Sujith 已提交
82 83 84 85
		return ath9k_hw_mac_clks(ah, usecs) * 2;
	else
		return ath9k_hw_mac_clks(ah, usecs);
}
86

87
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val)
88 89 90 91 92 93 94 95 96
{
	int i;

	for (i = 0; i < (AH_TIMEOUT / AH_TIME_QUANTUM); i++) {
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
97 98 99 100

	DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
		"timeout on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		reg, REG_READ(ah, reg), mask, val);
101

S
Sujith 已提交
102
	return false;
103 104 105 106 107 108 109 110 111 112 113 114 115 116
}

u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

117
bool ath9k_get_channel_edges(struct ath_hw *ah,
S
Sujith 已提交
118 119
			     u16 flags, u16 *low,
			     u16 *high)
120
{
121
	struct ath9k_hw_capabilities *pCap = &ah->caps;
122

S
Sujith 已提交
123 124 125 126
	if (flags & CHANNEL_5GHZ) {
		*low = pCap->low_5ghz_chan;
		*high = pCap->high_5ghz_chan;
		return true;
127
	}
S
Sujith 已提交
128 129 130 131 132 133
	if ((flags & CHANNEL_2GHZ)) {
		*low = pCap->low_2ghz_chan;
		*high = pCap->high_2ghz_chan;
		return true;
	}
	return false;
134 135
}

136
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
S
Sujith 已提交
137
			   struct ath_rate_table *rates,
S
Sujith 已提交
138 139
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
140
{
S
Sujith 已提交
141 142
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
	u32 kbps;
143

S
Sujith 已提交
144
	kbps = rates->info[rateix].ratekbps;
145

S
Sujith 已提交
146 147
	if (kbps == 0)
		return 0;
148

S
Sujith 已提交
149
	switch (rates->info[rateix].phy) {
S
Sujith 已提交
150
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
151
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
S
Sujith 已提交
152
		if (shortPreamble && rates->info[rateix].short_preamble)
S
Sujith 已提交
153 154 155 156
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
157
	case WLAN_RC_PHY_OFDM:
158
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
159 160 161 162 163 164
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
165 166
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
167 168 169 170 171 172 173 174 175 176 177 178 179 180 181
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
S
Sujith 已提交
182 183
		DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
			"Unknown phy %u (rate ix %u)\n",
S
Sujith 已提交
184 185 186 187
			rates->info[rateix].phy, rateix);
		txTime = 0;
		break;
	}
188

S
Sujith 已提交
189 190
	return txTime;
}
191

192
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
193 194
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
195
{
S
Sujith 已提交
196
	int8_t extoff;
197

S
Sujith 已提交
198 199 200 201
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
202 203
	}

S
Sujith 已提交
204 205 206 207 208 209 210 211 212 213
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
214

S
Sujith 已提交
215 216 217 218
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
	centers->ext_center =
		centers->synth_center + (extoff *
219
			 ((ah->extprotspacing == ATH9K_HT_EXTPROTSPACING_20) ?
S
Sujith 已提交
220
			  HT40_CHANNEL_CENTER_SHIFT : 15));
221 222
}

S
Sujith 已提交
223 224 225 226
/******************/
/* Chip Revisions */
/******************/

227
static void ath9k_hw_read_revisions(struct ath_hw *ah)
228
{
S
Sujith 已提交
229
	u32 val;
230

S
Sujith 已提交
231
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
232

S
Sujith 已提交
233 234
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
235 236 237
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
238
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
239 240
	} else {
		if (!AR_SREV_9100(ah))
241
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
242

243
		ah->hw_version.macRev = val & AR_SREV_REVISION;
244

245
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
246
			ah->is_pciexpress = true;
S
Sujith 已提交
247
	}
248 249
}

250
static int ath9k_hw_get_radiorev(struct ath_hw *ah)
251
{
S
Sujith 已提交
252 253
	u32 val;
	int i;
254

S
Sujith 已提交
255
	REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
256

S
Sujith 已提交
257 258 259 260
	for (i = 0; i < 8; i++)
		REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
	val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
	val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
261

S
Sujith 已提交
262
	return ath9k_hw_reverse_bits(val, 8);
263 264
}

S
Sujith 已提交
265 266 267 268
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

269
static void ath9k_hw_disablepcie(struct ath_hw *ah)
270
{
271
	if (AR_SREV_9100(ah))
S
Sujith 已提交
272
		return;
273

S
Sujith 已提交
274 275 276 277 278 279 280 281 282
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
283

S
Sujith 已提交
284
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
285 286
}

287
static bool ath9k_hw_chip_test(struct ath_hw *ah)
288
{
S
Sujith 已提交
289 290 291 292 293 294 295
	u32 regAddr[2] = { AR_STA_ID0, AR_PHY_BASE + (8 << 2) };
	u32 regHold[2];
	u32 patternData[4] = { 0x55555555,
			       0xaaaaaaaa,
			       0x66666666,
			       0x99999999 };
	int i, j;
296

S
Sujith 已提交
297 298 299
	for (i = 0; i < 2; i++) {
		u32 addr = regAddr[i];
		u32 wrData, rdData;
300

S
Sujith 已提交
301 302 303 304 305 306 307
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
				DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
S
Sujith 已提交
308
					"address test failed "
S
Sujith 已提交
309
					"addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
S
Sujith 已提交
310
					addr, wrData, rdData);
S
Sujith 已提交
311 312 313 314 315 316 317 318 319
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
				DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
S
Sujith 已提交
320
					"address test failed "
S
Sujith 已提交
321
					"addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
S
Sujith 已提交
322
					addr, wrData, rdData);
S
Sujith 已提交
323 324
				return false;
			}
325
		}
S
Sujith 已提交
326
		REG_WRITE(ah, regAddr[i], regHold[i]);
327
	}
S
Sujith 已提交
328
	udelay(100);
329

330 331 332
	return true;
}

S
Sujith 已提交
333
static const char *ath9k_hw_devname(u16 devid)
334
{
S
Sujith 已提交
335 336 337
	switch (devid) {
	case AR5416_DEVID_PCI:
		return "Atheros 5416";
338 339
	case AR5416_DEVID_PCIE:
		return "Atheros 5418";
S
Sujith 已提交
340 341
	case AR9160_DEVID_PCI:
		return "Atheros 9160";
G
Gabor Juhos 已提交
342 343
	case AR5416_AR9100_DEVID:
		return "Atheros 9100";
S
Sujith 已提交
344 345 346
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
		return "Atheros 9280";
347 348
	case AR9285_DEVID_PCIE:
		return "Atheros 9285";
349 350
	}

S
Sujith 已提交
351 352
	return NULL;
}
353

354
static void ath9k_hw_set_defaults(struct ath_hw *ah)
S
Sujith 已提交
355 356
{
	int i;
357

358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_l1skp_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_power_reset = 0x100;
	ah->config.pcie_restore = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
	ah->config.ht_enable = 1;
	ah->config.ofdm_trig_low = 200;
	ah->config.ofdm_trig_high = 500;
	ah->config.cck_trig_high = 200;
	ah->config.cck_trig_low = 100;
	ah->config.enable_ani = 1;
	ah->config.noise_immunity_level = 4;
	ah->config.ofdm_weaksignal_det = 1;
	ah->config.cck_weaksignal_thr = 0;
	ah->config.spur_immunity_level = 2;
	ah->config.firstep_level = 0;
	ah->config.rssi_thr_high = 40;
	ah->config.rssi_thr_low = 7;
	ah->config.diversity_control = 0;
	ah->config.antenna_switch_swap = 0;
385

S
Sujith 已提交
386
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
387 388
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
389 390
	}

391
	ah->config.intr_mitigation = 1;
392 393
}

394 395
static struct ath_hw *ath9k_hw_newstate(u16 devid, struct ath_softc *sc,
					int *status)
396
{
397
	struct ath_hw *ah;
398

399 400
	ah = kzalloc(sizeof(struct ath_hw), GFP_KERNEL);
	if (ah == NULL) {
401
		DPRINTF(sc, ATH_DBG_FATAL,
S
Sujith 已提交
402
			"Cannot allocate memory for state block\n");
403 404 405 406 407
		*status = -ENOMEM;
		return NULL;
	}

	ah->ah_sc = sc;
408
	ah->hw_version.magic = AR5416_MAGIC;
409
	ah->regulatory.country_code = CTRY_DEFAULT;
410 411
	ah->hw_version.devid = devid;
	ah->hw_version.subvendorid = 0;
412 413 414

	ah->ah_flags = 0;
	if ((devid == AR5416_AR9100_DEVID))
415
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
416 417 418
	if (!AR_SREV_9100(ah))
		ah->ah_flags = AH_USE_EEPROM;

419 420
	ah->regulatory.power_limit = MAX_RATE_POWER;
	ah->regulatory.tp_scale = ATH9K_TP_SCALE_MAX;
421 422 423 424 425 426 427 428 429 430 431 432 433
	ah->atim_window = 0;
	ah->diversity_control = ah->config.diversity_control;
	ah->antenna_switch_swap =
		ah->config.antenna_switch_swap;
	ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE;
	ah->beacon_interval = 100;
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
	ah->slottime = (u32) -1;
	ah->acktimeout = (u32) -1;
	ah->ctstimeout = (u32) -1;
	ah->globaltxtimeout = (u32) -1;

	ah->gbeacon_rate = 0;
434

435
	return ah;
436 437
}

438
static int ath9k_hw_rfattach(struct ath_hw *ah)
439
{
S
Sujith 已提交
440 441
	bool rfStatus = false;
	int ecode = 0;
442

S
Sujith 已提交
443 444 445
	rfStatus = ath9k_hw_init_rf(ah, &ecode);
	if (!rfStatus) {
		DPRINTF(ah->ah_sc, ATH_DBG_RESET,
S
Sujith 已提交
446
			"RF setup failed, status %u\n", ecode);
S
Sujith 已提交
447 448
		return ecode;
	}
449

S
Sujith 已提交
450
	return 0;
451 452
}

453
static int ath9k_hw_rf_claim(struct ath_hw *ah)
454
{
S
Sujith 已提交
455 456 457 458 459 460 461 462 463 464 465 466 467 468
	u32 val;

	REG_WRITE(ah, AR_PHY(0), 0x00000007);

	val = ath9k_hw_get_radiorev(ah);
	switch (val & AR_RADIO_SREV_MAJOR) {
	case 0:
		val = AR_RAD5133_SREV_MAJOR;
		break;
	case AR_RAD5133_SREV_MAJOR:
	case AR_RAD5122_SREV_MAJOR:
	case AR_RAD2133_SREV_MAJOR:
	case AR_RAD2122_SREV_MAJOR:
		break;
469
	default:
S
Sujith 已提交
470
		DPRINTF(ah->ah_sc, ATH_DBG_CHANNEL,
S
Sujith 已提交
471
			"5G Radio Chip Rev 0x%02X is not "
S
Sujith 已提交
472
			"supported by this driver\n",
473
			ah->hw_version.analog5GhzRev);
S
Sujith 已提交
474
		return -EOPNOTSUPP;
475 476
	}

477
	ah->hw_version.analog5GhzRev = val;
478

S
Sujith 已提交
479
	return 0;
480 481
}

482
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
483 484 485 486 487 488 489
{
	u32 sum;
	int i;
	u16 eeval;

	sum = 0;
	for (i = 0; i < 3; i++) {
S
Sujith 已提交
490
		eeval = ah->eep_ops->get_eeprom(ah, AR_EEPROM_MAC(i));
491
		sum += eeval;
S
Sujith 已提交
492 493
		ah->macaddr[2 * i] = eeval >> 8;
		ah->macaddr[2 * i + 1] = eeval & 0xff;
494 495 496
	}
	if (sum == 0 || sum == 0xffff * 3) {
		DPRINTF(ah->ah_sc, ATH_DBG_EEPROM,
S
Sujith 已提交
497
			"mac address read failed: %pM\n",
S
Sujith 已提交
498
			ah->macaddr);
499 500 501 502 503 504
		return -EADDRNOTAVAIL;
	}

	return 0;
}

505
static void ath9k_hw_init_rxgain_ini(struct ath_hw *ah)
506 507 508
{
	u32 rxgain_type;

S
Sujith 已提交
509 510
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_17) {
		rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
511 512

		if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
513
			INIT_INI_ARRAY(&ah->iniModesRxGain,
514 515 516
			ar9280Modes_backoff_13db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 6);
		else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
517
			INIT_INI_ARRAY(&ah->iniModesRxGain,
518 519 520
			ar9280Modes_backoff_23db_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 6);
		else
521
			INIT_INI_ARRAY(&ah->iniModesRxGain,
522 523
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
524
	} else {
525
		INIT_INI_ARRAY(&ah->iniModesRxGain,
526 527
			ar9280Modes_original_rxgain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 6);
528
	}
529 530
}

531
static void ath9k_hw_init_txgain_ini(struct ath_hw *ah)
532 533 534
{
	u32 txgain_type;

S
Sujith 已提交
535 536
	if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >= AR5416_EEP_MINOR_VER_19) {
		txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
537 538

		if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
539
			INIT_INI_ARRAY(&ah->iniModesTxGain,
540 541 542
			ar9280Modes_high_power_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 6);
		else
543
			INIT_INI_ARRAY(&ah->iniModesTxGain,
544 545
			ar9280Modes_original_tx_gain_9280_2,
			ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
546
	} else {
547
		INIT_INI_ARRAY(&ah->iniModesTxGain,
548 549
		ar9280Modes_original_tx_gain_9280_2,
		ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 6);
550
	}
551 552
}

553
static int ath9k_hw_post_attach(struct ath_hw *ah)
554
{
S
Sujith 已提交
555
	int ecode;
556

S
Sujith 已提交
557 558
	if (!ath9k_hw_chip_test(ah)) {
		DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
S
Sujith 已提交
559
			"hardware self-test failed\n");
S
Sujith 已提交
560
		return -ENODEV;
561 562
	}

S
Sujith 已提交
563 564
	ecode = ath9k_hw_rf_claim(ah);
	if (ecode != 0)
565 566
		return ecode;

S
Sujith 已提交
567 568 569 570 571 572
	ecode = ath9k_hw_eeprom_attach(ah);
	if (ecode != 0)
		return ecode;
	ecode = ath9k_hw_rfattach(ah);
	if (ecode != 0)
		return ecode;
573

S
Sujith 已提交
574 575 576
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
		ath9k_hw_ani_attach(ah);
577 578 579 580 581
	}

	return 0;
}

582 583
static struct ath_hw *ath9k_hw_do_attach(u16 devid, struct ath_softc *sc,
					 int *status)
584
{
585
	struct ath_hw *ah;
S
Sujith 已提交
586
	int ecode;
587
	u32 i, j;
588

589 590
	ah = ath9k_hw_newstate(devid, sc, status);
	if (ah == NULL)
S
Sujith 已提交
591
		return NULL;
592

S
Sujith 已提交
593
	ath9k_hw_set_defaults(ah);
594

595 596
	if (ah->config.intr_mitigation != 0)
		ah->intr_mitigation = true;
597

S
Sujith 已提交
598
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
599
		DPRINTF(sc, ATH_DBG_RESET, "Couldn't reset chip\n");
S
Sujith 已提交
600 601 602
		ecode = -EIO;
		goto bad;
	}
603

S
Sujith 已提交
604
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
605
		DPRINTF(sc, ATH_DBG_RESET, "Couldn't wakeup chip\n");
S
Sujith 已提交
606 607 608
		ecode = -EIO;
		goto bad;
	}
609

610
	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
611
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI) {
612
			ah->config.serialize_regmode =
S
Sujith 已提交
613
				SER_REG_MODE_ON;
614
		} else {
615
			ah->config.serialize_regmode =
S
Sujith 已提交
616
				SER_REG_MODE_OFF;
617 618 619
		}
	}

620
	DPRINTF(sc, ATH_DBG_RESET, "serialize_regmode is %d\n",
621
		ah->config.serialize_regmode);
622

623 624 625
	if ((ah->hw_version.macVersion != AR_SREV_VERSION_5416_PCI) &&
	    (ah->hw_version.macVersion != AR_SREV_VERSION_5416_PCIE) &&
	    (ah->hw_version.macVersion != AR_SREV_VERSION_9160) &&
626
	    (!AR_SREV_9100(ah)) && (!AR_SREV_9280(ah)) && (!AR_SREV_9285(ah))) {
627
		DPRINTF(sc, ATH_DBG_RESET,
S
Sujith 已提交
628
			"Mac Chip Rev 0x%02x.%x is not supported by "
629 630
			"this driver\n", ah->hw_version.macVersion,
			ah->hw_version.macRev);
S
Sujith 已提交
631 632 633
		ecode = -EOPNOTSUPP;
		goto bad;
	}
634

S
Sujith 已提交
635
	if (AR_SREV_9100(ah)) {
636 637 638
		ah->iq_caldata.calData = &iq_cal_multi_sample;
		ah->supp_cals = IQ_MISMATCH_CAL;
		ah->is_pciexpress = false;
S
Sujith 已提交
639
	}
640
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
641

S
Sujith 已提交
642 643
	if (AR_SREV_9160_10_OR_LATER(ah)) {
		if (AR_SREV_9280_10_OR_LATER(ah)) {
644 645
			ah->iq_caldata.calData = &iq_cal_single_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
646
				&adc_gain_cal_single_sample;
647
			ah->adcdc_caldata.calData =
S
Sujith 已提交
648
				&adc_dc_cal_single_sample;
649
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
650 651
				&adc_init_dc_cal;
		} else {
652 653
			ah->iq_caldata.calData = &iq_cal_multi_sample;
			ah->adcgain_caldata.calData =
S
Sujith 已提交
654
				&adc_gain_cal_multi_sample;
655
			ah->adcdc_caldata.calData =
S
Sujith 已提交
656
				&adc_dc_cal_multi_sample;
657
			ah->adcdc_calinitdata.calData =
S
Sujith 已提交
658 659
				&adc_init_dc_cal;
		}
660
		ah->supp_cals = ADC_GAIN_CAL | ADC_DC_CAL | IQ_MISMATCH_CAL;
S
Sujith 已提交
661
	}
662

S
Sujith 已提交
663
	if (AR_SREV_9160(ah)) {
664 665
		ah->config.enable_ani = 1;
		ah->ani_function = (ATH9K_ANI_SPUR_IMMUNITY_LEVEL |
S
Sujith 已提交
666 667
					ATH9K_ANI_FIRSTEP_LEVEL);
	} else {
668
		ah->ani_function = ATH9K_ANI_ALL;
S
Sujith 已提交
669
		if (AR_SREV_9280_10_OR_LATER(ah)) {
670
			ah->ani_function &=	~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
S
Sujith 已提交
671
		}
672 673
	}

674
	DPRINTF(sc, ATH_DBG_RESET,
S
Sujith 已提交
675
		"This Mac Chip Rev 0x%02x.%x is \n",
676
		ah->hw_version.macVersion, ah->hw_version.macRev);
677

678
	if (AR_SREV_9285_12_OR_LATER(ah)) {
679
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2,
680
			       ARRAY_SIZE(ar9285Modes_9285_1_2), 6);
681
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2,
682 683
			       ARRAY_SIZE(ar9285Common_9285_1_2), 2);

684 685
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
686 687 688
			ar9285PciePhy_clkreq_off_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285_1_2), 2);
		} else {
689
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
690 691 692 693 694
			ar9285PciePhy_clkreq_always_on_L1_9285_1_2,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285_1_2),
				  2);
		}
	} else if (AR_SREV_9285_10_OR_LATER(ah)) {
695
		INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285,
696
			       ARRAY_SIZE(ar9285Modes_9285), 6);
697
		INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285,
698 699
			       ARRAY_SIZE(ar9285Common_9285), 2);

700 701
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
702 703 704
			ar9285PciePhy_clkreq_off_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_off_L1_9285), 2);
		} else {
705
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
706 707 708 709
			ar9285PciePhy_clkreq_always_on_L1_9285,
			ARRAY_SIZE(ar9285PciePhy_clkreq_always_on_L1_9285), 2);
		}
	} else if (AR_SREV_9280_20_OR_LATER(ah)) {
710
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2,
S
Sujith 已提交
711
			       ARRAY_SIZE(ar9280Modes_9280_2), 6);
712
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2,
S
Sujith 已提交
713
			       ARRAY_SIZE(ar9280Common_9280_2), 2);
714

715 716
		if (ah->config.pcie_clock_req) {
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
717 718 719
			       ar9280PciePhy_clkreq_off_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280),2);
		} else {
720
			INIT_INI_ARRAY(&ah->iniPcieSerdes,
S
Sujith 已提交
721 722 723
			       ar9280PciePhy_clkreq_always_on_L1_9280,
			       ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
		}
724
		INIT_INI_ARRAY(&ah->iniModesAdditional,
S
Sujith 已提交
725 726 727
			       ar9280Modes_fast_clock_9280_2,
			       ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
	} else if (AR_SREV_9280_10_OR_LATER(ah)) {
728
		INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280,
S
Sujith 已提交
729
			       ARRAY_SIZE(ar9280Modes_9280), 6);
730
		INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280,
S
Sujith 已提交
731 732
			       ARRAY_SIZE(ar9280Common_9280), 2);
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
733
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160,
S
Sujith 已提交
734
			       ARRAY_SIZE(ar5416Modes_9160), 6);
735
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160,
S
Sujith 已提交
736
			       ARRAY_SIZE(ar5416Common_9160), 2);
737
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9160,
S
Sujith 已提交
738
			       ARRAY_SIZE(ar5416Bank0_9160), 2);
739
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9160,
S
Sujith 已提交
740
			       ARRAY_SIZE(ar5416BB_RfGain_9160), 3);
741
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9160,
S
Sujith 已提交
742
			       ARRAY_SIZE(ar5416Bank1_9160), 2);
743
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9160,
S
Sujith 已提交
744
			       ARRAY_SIZE(ar5416Bank2_9160), 2);
745
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9160,
S
Sujith 已提交
746
			       ARRAY_SIZE(ar5416Bank3_9160), 3);
747
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9160,
S
Sujith 已提交
748
			       ARRAY_SIZE(ar5416Bank6_9160), 3);
749
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9160,
S
Sujith 已提交
750
			       ARRAY_SIZE(ar5416Bank6TPC_9160), 3);
751
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9160,
S
Sujith 已提交
752 753
			       ARRAY_SIZE(ar5416Bank7_9160), 2);
		if (AR_SREV_9160_11(ah)) {
754
			INIT_INI_ARRAY(&ah->iniAddac,
S
Sujith 已提交
755 756 757
				       ar5416Addac_91601_1,
				       ARRAY_SIZE(ar5416Addac_91601_1), 2);
		} else {
758
			INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160,
S
Sujith 已提交
759 760 761
				       ARRAY_SIZE(ar5416Addac_9160), 2);
		}
	} else if (AR_SREV_9100_OR_LATER(ah)) {
762
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100,
S
Sujith 已提交
763
			       ARRAY_SIZE(ar5416Modes_9100), 6);
764
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100,
S
Sujith 已提交
765
			       ARRAY_SIZE(ar5416Common_9100), 2);
766
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0_9100,
S
Sujith 已提交
767
			       ARRAY_SIZE(ar5416Bank0_9100), 2);
768
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain_9100,
S
Sujith 已提交
769
			       ARRAY_SIZE(ar5416BB_RfGain_9100), 3);
770
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1_9100,
S
Sujith 已提交
771
			       ARRAY_SIZE(ar5416Bank1_9100), 2);
772
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2_9100,
S
Sujith 已提交
773
			       ARRAY_SIZE(ar5416Bank2_9100), 2);
774
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3_9100,
S
Sujith 已提交
775
			       ARRAY_SIZE(ar5416Bank3_9100), 3);
776
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100,
S
Sujith 已提交
777
			       ARRAY_SIZE(ar5416Bank6_9100), 3);
778
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100,
S
Sujith 已提交
779
			       ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
780
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7_9100,
S
Sujith 已提交
781
			       ARRAY_SIZE(ar5416Bank7_9100), 2);
782
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100,
S
Sujith 已提交
783 784
			       ARRAY_SIZE(ar5416Addac_9100), 2);
	} else {
785
		INIT_INI_ARRAY(&ah->iniModes, ar5416Modes,
S
Sujith 已提交
786
			       ARRAY_SIZE(ar5416Modes), 6);
787
		INIT_INI_ARRAY(&ah->iniCommon, ar5416Common,
S
Sujith 已提交
788
			       ARRAY_SIZE(ar5416Common), 2);
789
		INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0,
S
Sujith 已提交
790
			       ARRAY_SIZE(ar5416Bank0), 2);
791
		INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain,
S
Sujith 已提交
792
			       ARRAY_SIZE(ar5416BB_RfGain), 3);
793
		INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1,
S
Sujith 已提交
794
			       ARRAY_SIZE(ar5416Bank1), 2);
795
		INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2,
S
Sujith 已提交
796
			       ARRAY_SIZE(ar5416Bank2), 2);
797
		INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3,
S
Sujith 已提交
798
			       ARRAY_SIZE(ar5416Bank3), 3);
799
		INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6,
S
Sujith 已提交
800
			       ARRAY_SIZE(ar5416Bank6), 3);
801
		INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC,
S
Sujith 已提交
802
			       ARRAY_SIZE(ar5416Bank6TPC), 3);
803
		INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7,
S
Sujith 已提交
804
			       ARRAY_SIZE(ar5416Bank7), 2);
805
		INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac,
S
Sujith 已提交
806
			       ARRAY_SIZE(ar5416Addac), 2);
807 808
	}

809
	if (ah->is_pciexpress)
S
Sujith 已提交
810 811 812
		ath9k_hw_configpcipowersave(ah, 0);
	else
		ath9k_hw_disablepcie(ah);
813

S
Sujith 已提交
814 815 816
	ecode = ath9k_hw_post_attach(ah);
	if (ecode != 0)
		goto bad;
817

818
	/* rxgain table */
819
	if (AR_SREV_9280_20(ah))
820 821 822
		ath9k_hw_init_rxgain_ini(ah);

	/* txgain table */
823
	if (AR_SREV_9280_20(ah))
824 825
		ath9k_hw_init_txgain_ini(ah);

826
	if (ah->hw_version.devid == AR9280_DEVID_PCI) {
827 828
		for (i = 0; i < ah->iniModes.ia_rows; i++) {
			u32 reg = INI_RA(&ah->iniModes, i, 0);
829

830 831
			for (j = 1; j < ah->iniModes.ia_columns; j++) {
				u32 val = INI_RA(&ah->iniModes, i, j);
832

833
				INI_RA(&ah->iniModes, i, j) =
834
					ath9k_hw_ini_fixup(ah,
835
							   &ah->eeprom.def,
S
Sujith 已提交
836 837
							   reg, val);
			}
838
		}
S
Sujith 已提交
839
	}
840

S
Sujith 已提交
841
	if (!ath9k_hw_fill_cap_info(ah)) {
842
		DPRINTF(sc, ATH_DBG_RESET,
S
Sujith 已提交
843
			"failed ath9k_hw_fill_cap_info\n");
S
Sujith 已提交
844 845
		ecode = -EINVAL;
		goto bad;
846 847
	}

S
Sujith 已提交
848 849
	ecode = ath9k_hw_init_macaddr(ah);
	if (ecode != 0) {
850
		DPRINTF(sc, ATH_DBG_RESET,
S
Sujith 已提交
851
			"failed initializing mac address\n");
S
Sujith 已提交
852
		goto bad;
853 854
	}

S
Sujith 已提交
855
	if (AR_SREV_9285(ah))
856
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
857
	else
858
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
859

S
Sujith 已提交
860
	ath9k_init_nfcal_hist_buffer(ah);
861

S
Sujith 已提交
862 863
	return ah;
bad:
864 865
	if (ah)
		ath9k_hw_detach(ah);
S
Sujith 已提交
866 867
	if (status)
		*status = ecode;
868

S
Sujith 已提交
869
	return NULL;
870 871
}

872
static void ath9k_hw_init_bb(struct ath_hw *ah,
S
Sujith 已提交
873
			     struct ath9k_channel *chan)
874
{
S
Sujith 已提交
875
	u32 synthDelay;
876

S
Sujith 已提交
877
	synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
878
	if (IS_CHAN_B(chan))
S
Sujith 已提交
879 880 881
		synthDelay = (4 * synthDelay) / 22;
	else
		synthDelay /= 10;
882

S
Sujith 已提交
883
	REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
884

S
Sujith 已提交
885
	udelay(synthDelay + BASE_ACTIVATE_DELAY);
886 887
}

888
static void ath9k_hw_init_qos(struct ath_hw *ah)
889
{
S
Sujith 已提交
890 891
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
892

S
Sujith 已提交
893 894 895 896 897 898 899 900 901 902
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
903 904
}

905
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
906
			      struct ath9k_channel *chan)
907
{
S
Sujith 已提交
908
	u32 pll;
909

S
Sujith 已提交
910 911 912
	if (AR_SREV_9100(ah)) {
		if (chan && IS_CHAN_5GHZ(chan))
			pll = 0x1450;
913
		else
S
Sujith 已提交
914 915 916 917
			pll = 0x1458;
	} else {
		if (AR_SREV_9280_10_OR_LATER(ah)) {
			pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
918

S
Sujith 已提交
919 920 921 922
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
923

S
Sujith 已提交
924 925
			if (chan && IS_CHAN_5GHZ(chan)) {
				pll |= SM(0x28, AR_RTC_9160_PLL_DIV);
926 927


S
Sujith 已提交
928 929 930 931 932 933 934 935 936 937
				if (AR_SREV_9280_20(ah)) {
					if (((chan->channel % 20) == 0)
					    || ((chan->channel % 10) == 0))
						pll = 0x2850;
					else
						pll = 0x142c;
				}
			} else {
				pll |= SM(0x2c, AR_RTC_9160_PLL_DIV);
			}
938

S
Sujith 已提交
939
		} else if (AR_SREV_9160_10_OR_LATER(ah)) {
940

S
Sujith 已提交
941
			pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
942

S
Sujith 已提交
943 944 945 946
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
947

S
Sujith 已提交
948 949 950 951 952 953
			if (chan && IS_CHAN_5GHZ(chan))
				pll |= SM(0x50, AR_RTC_9160_PLL_DIV);
			else
				pll |= SM(0x58, AR_RTC_9160_PLL_DIV);
		} else {
			pll = AR_RTC_PLL_REFDIV_5 | AR_RTC_PLL_DIV2;
954

S
Sujith 已提交
955 956 957 958
			if (chan && IS_CHAN_HALF_RATE(chan))
				pll |= SM(0x1, AR_RTC_PLL_CLKSEL);
			else if (chan && IS_CHAN_QUARTER_RATE(chan))
				pll |= SM(0x2, AR_RTC_PLL_CLKSEL);
959

S
Sujith 已提交
960 961 962 963 964 965
			if (chan && IS_CHAN_5GHZ(chan))
				pll |= SM(0xa, AR_RTC_PLL_DIV);
			else
				pll |= SM(0xb, AR_RTC_PLL_DIV);
		}
	}
966
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
967

S
Sujith 已提交
968 969 970
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
971 972
}

973
static void ath9k_hw_init_chain_masks(struct ath_hw *ah)
974 975 976
{
	int rx_chainmask, tx_chainmask;

977 978
	rx_chainmask = ah->rxchainmask;
	tx_chainmask = ah->txchainmask;
979 980 981 982 983 984

	switch (rx_chainmask) {
	case 0x5:
		REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
			    AR_PHY_SWAP_ALT_CHAIN);
	case 0x3:
985
		if (((ah)->hw_version.macVersion <= AR_SREV_VERSION_9160)) {
986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009
			REG_WRITE(ah, AR_PHY_RX_CHAINMASK, 0x7);
			REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, 0x7);
			break;
		}
	case 0x1:
	case 0x2:
	case 0x7:
		REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
		REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
		break;
	default:
		break;
	}

	REG_WRITE(ah, AR_SELFGEN_MASK, tx_chainmask);
	if (tx_chainmask == 0x5) {
		REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
			    AR_PHY_SWAP_ALT_CHAIN);
	}
	if (AR_SREV_9100(ah))
		REG_WRITE(ah, AR_PHY_ANALOG_SWAP,
			  REG_READ(ah, AR_PHY_ANALOG_SWAP) | 0x00000001);
}

1010
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
1011
					  enum nl80211_iftype opmode)
1012
{
1013
	ah->mask_reg = AR_IMR_TXERR |
S
Sujith 已提交
1014 1015 1016 1017
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
1018

1019 1020
	if (ah->intr_mitigation)
		ah->mask_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
1021
	else
1022
		ah->mask_reg |= AR_IMR_RXOK;
1023

1024
	ah->mask_reg |= AR_IMR_TXOK;
1025

1026
	if (opmode == NL80211_IFTYPE_AP)
1027
		ah->mask_reg |= AR_IMR_MIB;
1028

1029
	REG_WRITE(ah, AR_IMR, ah->mask_reg);
S
Sujith 已提交
1030
	REG_WRITE(ah, AR_IMR_S2, REG_READ(ah, AR_IMR_S2) | AR_IMR_S2_GTT);
1031

S
Sujith 已提交
1032 1033 1034 1035 1036
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
1037 1038
}

1039
static bool ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
1040 1041
{
	if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_ACK))) {
S
Sujith 已提交
1042
		DPRINTF(ah->ah_sc, ATH_DBG_RESET, "bad ack timeout %u\n", us);
1043
		ah->acktimeout = (u32) -1;
1044 1045 1046 1047
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_TIME_OUT,
			      AR_TIME_OUT_ACK, ath9k_hw_mac_to_clks(ah, us));
1048
		ah->acktimeout = us;
1049 1050 1051 1052
		return true;
	}
}

1053
static bool ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
1054 1055
{
	if (us > ath9k_hw_mac_to_usec(ah, MS(0xffffffff, AR_TIME_OUT_CTS))) {
S
Sujith 已提交
1056
		DPRINTF(ah->ah_sc, ATH_DBG_RESET, "bad cts timeout %u\n", us);
1057
		ah->ctstimeout = (u32) -1;
1058 1059 1060 1061
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_TIME_OUT,
			      AR_TIME_OUT_CTS, ath9k_hw_mac_to_clks(ah, us));
1062
		ah->ctstimeout = us;
1063 1064 1065
		return true;
	}
}
S
Sujith 已提交
1066

1067
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
1068 1069 1070
{
	if (tu > 0xFFFF) {
		DPRINTF(ah->ah_sc, ATH_DBG_XMIT,
S
Sujith 已提交
1071
			"bad global tx timeout %u\n", tu);
1072
		ah->globaltxtimeout = (u32) -1;
1073 1074 1075
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
1076
		ah->globaltxtimeout = tu;
1077 1078 1079 1080
		return true;
	}
}

1081
static void ath9k_hw_init_user_settings(struct ath_hw *ah)
1082
{
1083 1084
	DPRINTF(ah->ah_sc, ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		ah->misc_mode);
1085

1086
	if (ah->misc_mode != 0)
S
Sujith 已提交
1087
		REG_WRITE(ah, AR_PCU_MISC,
1088 1089 1090 1091 1092 1093 1094 1095 1096
			  REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
	if (ah->slottime != (u32) -1)
		ath9k_hw_setslottime(ah, ah->slottime);
	if (ah->acktimeout != (u32) -1)
		ath9k_hw_set_ack_timeout(ah, ah->acktimeout);
	if (ah->ctstimeout != (u32) -1)
		ath9k_hw_set_cts_timeout(ah, ah->ctstimeout);
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
1097 1098 1099 1100 1101 1102 1103 1104
}

const char *ath9k_hw_probe(u16 vendorid, u16 devid)
{
	return vendorid == ATHEROS_VENDOR_ID ?
		ath9k_hw_devname(devid) : NULL;
}

1105
void ath9k_hw_detach(struct ath_hw *ah)
S
Sujith 已提交
1106 1107 1108 1109 1110 1111 1112 1113 1114
{
	if (!AR_SREV_9100(ah))
		ath9k_hw_ani_detach(ah);

	ath9k_hw_rfdetach(ah);
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
	kfree(ah);
}

1115
struct ath_hw *ath9k_hw_attach(u16 devid, struct ath_softc *sc, int *error)
S
Sujith 已提交
1116
{
1117
	struct ath_hw *ah = NULL;
S
Sujith 已提交
1118 1119 1120 1121

	switch (devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
G
Gabor Juhos 已提交
1122
	case AR5416_AR9100_DEVID:
S
Sujith 已提交
1123 1124 1125
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
1126
	case AR9285_DEVID_PCIE:
1127
		ah = ath9k_hw_do_attach(devid, sc, error);
S
Sujith 已提交
1128 1129 1130 1131
		break;
	default:
		*error = -ENXIO;
		break;
1132
	}
S
Sujith 已提交
1133 1134 1135 1136 1137 1138 1139 1140

	return ah;
}

/*******/
/* INI */
/*******/

1141
static void ath9k_hw_override_ini(struct ath_hw *ah,
S
Sujith 已提交
1142 1143
				  struct ath9k_channel *chan)
{
1144 1145 1146 1147 1148 1149 1150 1151
	/*
	 * Set the RX_ABORT and RX_DIS and clear if off only after
	 * RXE is set for MAC. This prevents frames with corrupted
	 * descriptor status.
	 */
	REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));


S
Sujith 已提交
1152 1153 1154 1155 1156
	if (!AR_SREV_5416_V20_OR_LATER(ah) ||
	    AR_SREV_9280_10_OR_LATER(ah))
		return;

	REG_WRITE(ah, 0x9800 + (651 << 2), 0x11);
1157 1158
}

1159
static u32 ath9k_hw_def_ini_fixup(struct ath_hw *ah,
1160
			      struct ar5416_eeprom_def *pEepData,
S
Sujith 已提交
1161
			      u32 reg, u32 value)
1162
{
S
Sujith 已提交
1163
	struct base_eep_header *pBase = &(pEepData->baseEepHeader);
1164

1165
	switch (ah->hw_version.devid) {
S
Sujith 已提交
1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190
	case AR9280_DEVID_PCI:
		if (reg == 0x7894) {
			DPRINTF(ah->ah_sc, ATH_DBG_ANY,
				"ini VAL: %x  EEPROM: %x\n", value,
				(pBase->version & 0xff));

			if ((pBase->version & 0xff) > 0x0a) {
				DPRINTF(ah->ah_sc, ATH_DBG_ANY,
					"PWDCLKIND: %d\n",
					pBase->pwdclkind);
				value &= ~AR_AN_TOP2_PWDCLKIND;
				value |= AR_AN_TOP2_PWDCLKIND &
					(pBase->pwdclkind << AR_AN_TOP2_PWDCLKIND_S);
			} else {
				DPRINTF(ah->ah_sc, ATH_DBG_ANY,
					"PWDCLKIND Earlier Rev\n");
			}

			DPRINTF(ah->ah_sc, ATH_DBG_ANY,
				"final ini VAL: %x\n", value);
		}
		break;
	}

	return value;
1191 1192
}

1193
static u32 ath9k_hw_ini_fixup(struct ath_hw *ah,
1194 1195 1196
			      struct ar5416_eeprom_def *pEepData,
			      u32 reg, u32 value)
{
1197
	if (ah->eep_map == EEP_MAP_4KBITS)
1198 1199 1200 1201 1202
		return value;
	else
		return ath9k_hw_def_ini_fixup(ah, pEepData, reg, value);
}

1203
static int ath9k_hw_process_ini(struct ath_hw *ah,
S
Sujith 已提交
1204 1205
				struct ath9k_channel *chan,
				enum ath9k_ht_macmode macmode)
1206 1207
{
	int i, regWrites = 0;
1208
	struct ieee80211_channel *channel = chan->chan;
1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240
	u32 modesIndex, freqIndex;
	int status;

	switch (chan->chanmode) {
	case CHANNEL_A:
	case CHANNEL_A_HT20:
		modesIndex = 1;
		freqIndex = 1;
		break;
	case CHANNEL_A_HT40PLUS:
	case CHANNEL_A_HT40MINUS:
		modesIndex = 2;
		freqIndex = 1;
		break;
	case CHANNEL_G:
	case CHANNEL_G_HT20:
	case CHANNEL_B:
		modesIndex = 4;
		freqIndex = 2;
		break;
	case CHANNEL_G_HT40PLUS:
	case CHANNEL_G_HT40MINUS:
		modesIndex = 3;
		freqIndex = 2;
		break;

	default:
		return -EINVAL;
	}

	REG_WRITE(ah, AR_PHY(0), 0x00000007);
	REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_EXTERNAL_RADIO);
S
Sujith 已提交
1241
	ah->eep_ops->set_addac(ah, chan);
1242 1243

	if (AR_SREV_5416_V22_OR_LATER(ah)) {
1244
		REG_WRITE_ARRAY(&ah->iniAddac, 1, regWrites);
1245 1246 1247
	} else {
		struct ar5416IniArray temp;
		u32 addacSize =
1248 1249
			sizeof(u32) * ah->iniAddac.ia_rows *
			ah->iniAddac.ia_columns;
1250

1251 1252
		memcpy(ah->addac5416_21,
		       ah->iniAddac.ia_array, addacSize);
1253

1254
		(ah->addac5416_21)[31 * ah->iniAddac.ia_columns + 1] = 0;
1255

1256 1257 1258
		temp.ia_array = ah->addac5416_21;
		temp.ia_columns = ah->iniAddac.ia_columns;
		temp.ia_rows = ah->iniAddac.ia_rows;
1259 1260
		REG_WRITE_ARRAY(&temp, 1, regWrites);
	}
S
Sujith 已提交
1261

1262 1263
	REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_INTERNAL_ADDAC);

1264 1265 1266
	for (i = 0; i < ah->iniModes.ia_rows; i++) {
		u32 reg = INI_RA(&ah->iniModes, i, 0);
		u32 val = INI_RA(&ah->iniModes, i, modesIndex);
1267 1268 1269 1270

		REG_WRITE(ah, reg, val);

		if (reg >= 0x7800 && reg < 0x78a0
1271
		    && ah->config.analog_shiftreg) {
1272 1273 1274 1275 1276 1277
			udelay(100);
		}

		DO_DELAY(regWrites);
	}

1278
	if (AR_SREV_9280(ah))
1279
		REG_WRITE_ARRAY(&ah->iniModesRxGain, modesIndex, regWrites);
1280

1281
	if (AR_SREV_9280(ah))
1282
		REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
1283

1284 1285 1286
	for (i = 0; i < ah->iniCommon.ia_rows; i++) {
		u32 reg = INI_RA(&ah->iniCommon, i, 0);
		u32 val = INI_RA(&ah->iniCommon, i, 1);
1287 1288 1289 1290

		REG_WRITE(ah, reg, val);

		if (reg >= 0x7800 && reg < 0x78a0
1291
		    && ah->config.analog_shiftreg) {
1292 1293 1294 1295 1296 1297 1298 1299 1300
			udelay(100);
		}

		DO_DELAY(regWrites);
	}

	ath9k_hw_write_regs(ah, modesIndex, freqIndex, regWrites);

	if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan)) {
1301
		REG_WRITE_ARRAY(&ah->iniModesAdditional, modesIndex,
1302 1303 1304 1305 1306 1307 1308
				regWrites);
	}

	ath9k_hw_override_ini(ah, chan);
	ath9k_hw_set_regs(ah, chan, macmode);
	ath9k_hw_init_chain_masks(ah);

S
Sujith 已提交
1309 1310 1311 1312 1313 1314
	status = ah->eep_ops->set_txpower(ah, chan,
				  ath9k_regd_get_ctl(ah, chan),
				  channel->max_antenna_gain * 2,
				  channel->max_power * 2,
				  min((u32) MAX_RATE_POWER,
				      (u32) ah->regulatory.power_limit));
1315 1316
	if (status != 0) {
		DPRINTF(ah->ah_sc, ATH_DBG_POWER_MGMT,
S
Sujith 已提交
1317
			"error init'ing transmit power\n");
1318 1319 1320 1321 1322
		return -EIO;
	}

	if (!ath9k_hw_set_rf_regs(ah, chan, freqIndex)) {
		DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
S
Sujith 已提交
1323
			"ar5416SetRfRegs failed\n");
1324 1325 1326 1327 1328 1329
		return -EIO;
	}

	return 0;
}

S
Sujith 已提交
1330 1331 1332 1333
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1334
static void ath9k_hw_set_rfmode(struct ath_hw *ah, struct ath9k_channel *chan)
1335
{
S
Sujith 已提交
1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353
	u32 rfMode = 0;

	if (chan == NULL)
		return;

	rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
		? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;

	if (!AR_SREV_9280_10_OR_LATER(ah))
		rfMode |= (IS_CHAN_5GHZ(chan)) ?
			AR_PHY_MODE_RF5GHZ : AR_PHY_MODE_RF2GHZ;

	if (AR_SREV_9280_20(ah) && IS_CHAN_A_5MHZ_SPACED(chan))
		rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);

	REG_WRITE(ah, AR_PHY_MODE, rfMode);
}

1354
static void ath9k_hw_mark_phy_inactive(struct ath_hw *ah)
S
Sujith 已提交
1355 1356 1357 1358
{
	REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
}

1359
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1360 1361 1362 1363 1364 1365 1366 1367 1368
{
	u32 regval;

	regval = REG_READ(ah, AR_AHB_MODE);
	REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);

	regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);

1369
	REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384

	regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
	REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);

	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

	if (AR_SREV_9285(ah)) {
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
	} else {
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
}

1385
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1386 1387 1388 1389 1390 1391
{
	u32 val;

	val = REG_READ(ah, AR_STA_ID1);
	val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
	switch (opmode) {
1392
	case NL80211_IFTYPE_AP:
S
Sujith 已提交
1393 1394 1395
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
			  | AR_STA_ID1_KSRCH_MODE);
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1396
		break;
1397
	case NL80211_IFTYPE_ADHOC:
S
Sujith 已提交
1398 1399 1400
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
			  | AR_STA_ID1_KSRCH_MODE);
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1401
		break;
1402 1403
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
S
Sujith 已提交
1404
		REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
1405
		break;
S
Sujith 已提交
1406 1407 1408
	}
}

1409
static inline void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah,
S
Sujith 已提交
1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427
						 u32 coef_scaled,
						 u32 *coef_mantissa,
						 u32 *coef_exponent)
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1428
static void ath9k_hw_set_delta_slope(struct ath_hw *ah,
S
Sujith 已提交
1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461
				     struct ath9k_channel *chan)
{
	u32 coef_scaled, ds_coef_exp, ds_coef_man;
	u32 clockMhzScaled = 0x64000000;
	struct chan_centers centers;

	if (IS_CHAN_HALF_RATE(chan))
		clockMhzScaled = clockMhzScaled >> 1;
	else if (IS_CHAN_QUARTER_RATE(chan))
		clockMhzScaled = clockMhzScaled >> 2;

	ath9k_hw_get_channel_centers(ah, chan, &centers);
	coef_scaled = clockMhzScaled / centers.synth_center;

	ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
				      &ds_coef_exp);

	REG_RMW_FIELD(ah, AR_PHY_TIMING3,
		      AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
	REG_RMW_FIELD(ah, AR_PHY_TIMING3,
		      AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);

	coef_scaled = (9 * coef_scaled) / 10;

	ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
				      &ds_coef_exp);

	REG_RMW_FIELD(ah, AR_PHY_HALFGI,
		      AR_PHY_HALFGI_DSC_MAN, ds_coef_man);
	REG_RMW_FIELD(ah, AR_PHY_HALFGI,
		      AR_PHY_HALFGI_DSC_EXP, ds_coef_exp);
}

1462
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488
{
	u32 rst_flags;
	u32 tmpReg;

	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
		} else {
			REG_WRITE(ah, AR_RC, AR_RC_AHB);
		}

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1489
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1490 1491
	udelay(50);

1492 1493
	REG_WRITE(ah, AR_RTC_RC, 0);
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0)) {
S
Sujith 已提交
1494
		DPRINTF(ah->ah_sc, ATH_DBG_RESET,
S
Sujith 已提交
1495
			"RTC stuck in MAC reset\n");
S
Sujith 已提交
1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	ath9k_hw_init_pll(ah, NULL);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1510
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1511 1512 1513 1514
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1515 1516
	REG_WRITE(ah, AR_RTC_RESET, 0);
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1517 1518 1519 1520 1521

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
			   AR_RTC_STATUS_ON)) {
S
Sujith 已提交
1522
		DPRINTF(ah->ah_sc, ATH_DBG_RESET, "RTC not waking up\n");
S
Sujith 已提交
1523
		return false;
1524 1525
	}

S
Sujith 已提交
1526 1527 1528 1529 1530
	ath9k_hw_read_revisions(ah);

	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1531
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546
{
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
		break;
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
		break;
	default:
		return false;
	}
1547 1548
}

1549
static void ath9k_hw_set_regs(struct ath_hw *ah, struct ath9k_channel *chan,
S
Sujith 已提交
1550
			      enum ath9k_ht_macmode macmode)
1551
{
S
Sujith 已提交
1552
	u32 phymode;
1553
	u32 enableDacFifo = 0;
1554

1555 1556 1557 1558
	if (AR_SREV_9285_10_OR_LATER(ah))
		enableDacFifo = (REG_READ(ah, AR_PHY_TURBO) &
					 AR_PHY_FC_ENABLE_DAC_FIFO);

S
Sujith 已提交
1559
	phymode = AR_PHY_FC_HT_EN | AR_PHY_FC_SHORT_GI_40
1560
		| AR_PHY_FC_SINGLE_HT_LTF1 | AR_PHY_FC_WALSH | enableDacFifo;
S
Sujith 已提交
1561 1562 1563

	if (IS_CHAN_HT40(chan)) {
		phymode |= AR_PHY_FC_DYN2040_EN;
1564

S
Sujith 已提交
1565 1566 1567
		if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
		    (chan->chanmode == CHANNEL_G_HT40PLUS))
			phymode |= AR_PHY_FC_DYN2040_PRI_CH;
1568

1569
		if (ah->extprotspacing == ATH9K_HT_EXTPROTSPACING_25)
S
Sujith 已提交
1570
			phymode |= AR_PHY_FC_DYN2040_EXT_CH;
1571
	}
S
Sujith 已提交
1572 1573 1574
	REG_WRITE(ah, AR_PHY_TURBO, phymode);

	ath9k_hw_set11nmac2040(ah, macmode);
1575

S
Sujith 已提交
1576 1577
	REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
	REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
1578 1579
}

1580
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1581
				struct ath9k_channel *chan)
1582
{
S
Sujith 已提交
1583 1584
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;
1585

S
Sujith 已提交
1586 1587
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
		return false;
1588

1589
	ah->chip_fullsleep = false;
S
Sujith 已提交
1590 1591
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1592

S
Sujith 已提交
1593
	return true;
1594 1595
}

1596
static bool ath9k_hw_channel_change(struct ath_hw *ah,
S
Sujith 已提交
1597 1598
				    struct ath9k_channel *chan,
				    enum ath9k_ht_macmode macmode)
1599
{
1600
	struct ieee80211_channel *channel = chan->chan;
1601 1602 1603 1604 1605
	u32 synthDelay, qnum;

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
			DPRINTF(ah->ah_sc, ATH_DBG_QUEUE,
S
Sujith 已提交
1606
				"Transmit frames pending on queue %d\n", qnum);
1607 1608 1609 1610 1611 1612 1613
			return false;
		}
	}

	REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
	if (!ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
			   AR_PHY_RFBUS_GRANT_EN)) {
S
Sujith 已提交
1614 1615
		DPRINTF(ah->ah_sc, ATH_DBG_REG_IO,
			"Could not kill baseband RX\n");
1616 1617 1618 1619 1620 1621 1622 1623
		return false;
	}

	ath9k_hw_set_regs(ah, chan, macmode);

	if (AR_SREV_9280_10_OR_LATER(ah)) {
		if (!(ath9k_hw_ar9280_set_channel(ah, chan))) {
			DPRINTF(ah->ah_sc, ATH_DBG_CHANNEL,
S
Sujith 已提交
1624
				"failed to set channel\n");
1625 1626 1627 1628 1629
			return false;
		}
	} else {
		if (!(ath9k_hw_set_channel(ah, chan))) {
			DPRINTF(ah->ah_sc, ATH_DBG_CHANNEL,
S
Sujith 已提交
1630
				"failed to set channel\n");
1631 1632 1633 1634
			return false;
		}
	}

S
Sujith 已提交
1635 1636 1637 1638 1639 1640
	if (ah->eep_ops->set_txpower(ah, chan,
			     ath9k_regd_get_ctl(ah, chan),
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
				 (u32) ah->regulatory.power_limit)) != 0) {
1641
		DPRINTF(ah->ah_sc, ATH_DBG_EEPROM,
S
Sujith 已提交
1642
			"error init'ing transmit power\n");
1643 1644 1645 1646
		return false;
	}

	synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
1647
	if (IS_CHAN_B(chan))
1648 1649 1650 1651 1652 1653 1654 1655
		synthDelay = (4 * synthDelay) / 22;
	else
		synthDelay /= 10;

	udelay(synthDelay + BASE_ACTIVATE_DELAY);

	REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);

S
Sujith 已提交
1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

	if (AR_SREV_9280_10_OR_LATER(ah))
		ath9k_hw_9280_spur_mitigate(ah, chan);
	else
		ath9k_hw_spur_mitigate(ah, chan);

	if (!chan->oneTimeCalsDone)
		chan->oneTimeCalsDone = true;

	return true;
}

1670
static void ath9k_hw_9280_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan)
S
Sujith 已提交
1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703
{
	int bb_spur = AR_NO_SPUR;
	int freq;
	int bin, cur_bin;
	int bb_spur_off, spur_subchannel_sd;
	int spur_freq_sd;
	int spur_delta_phase;
	int denominator;
	int upper, lower, cur_vit_mask;
	int tmp, newVal;
	int i;
	int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
			  AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
	};
	int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
			 AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
	};
	int inc[4] = { 0, 100, 0, 0 };
	struct chan_centers centers;

	int8_t mask_m[123];
	int8_t mask_p[123];
	int8_t mask_amt;
	int tmp_mask;
	int cur_bb_spur;
	bool is2GHz = IS_CHAN_2GHZ(chan);

	memset(&mask_m, 0, sizeof(int8_t) * 123);
	memset(&mask_p, 0, sizeof(int8_t) * 123);

	ath9k_hw_get_channel_centers(ah, chan, &centers);
	freq = centers.synth_center;

1704
	ah->config.spurmode = SPUR_ENABLE_EEPROM;
S
Sujith 已提交
1705
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
S
Sujith 已提交
1706
		cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
S
Sujith 已提交
1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816

		if (is2GHz)
			cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_2GHZ;
		else
			cur_bb_spur = (cur_bb_spur / 10) + AR_BASE_FREQ_5GHZ;

		if (AR_NO_SPUR == cur_bb_spur)
			break;
		cur_bb_spur = cur_bb_spur - freq;

		if (IS_CHAN_HT40(chan)) {
			if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT40) &&
			    (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT40)) {
				bb_spur = cur_bb_spur;
				break;
			}
		} else if ((cur_bb_spur > -AR_SPUR_FEEQ_BOUND_HT20) &&
			   (cur_bb_spur < AR_SPUR_FEEQ_BOUND_HT20)) {
			bb_spur = cur_bb_spur;
			break;
		}
	}

	if (AR_NO_SPUR == bb_spur) {
		REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
			    AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
		return;
	} else {
		REG_CLR_BIT(ah, AR_PHY_FORCE_CLKEN_CCK,
			    AR_PHY_FORCE_CLKEN_CCK_MRC_MUX);
	}

	bin = bb_spur * 320;

	tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));

	newVal = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
			AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
			AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
			AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
	REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), newVal);

	newVal = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
		  AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
		  AR_PHY_SPUR_REG_MASK_RATE_SELECT |
		  AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
		  SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
	REG_WRITE(ah, AR_PHY_SPUR_REG, newVal);

	if (IS_CHAN_HT40(chan)) {
		if (bb_spur < 0) {
			spur_subchannel_sd = 1;
			bb_spur_off = bb_spur + 10;
		} else {
			spur_subchannel_sd = 0;
			bb_spur_off = bb_spur - 10;
		}
	} else {
		spur_subchannel_sd = 0;
		bb_spur_off = bb_spur;
	}

	if (IS_CHAN_HT40(chan))
		spur_delta_phase =
			((bb_spur * 262144) /
			 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;
	else
		spur_delta_phase =
			((bb_spur * 524288) /
			 10) & AR_PHY_TIMING11_SPUR_DELTA_PHASE;

	denominator = IS_CHAN_2GHZ(chan) ? 44 : 40;
	spur_freq_sd = ((bb_spur_off * 2048) / denominator) & 0x3ff;

	newVal = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
		  SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
		  SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
	REG_WRITE(ah, AR_PHY_TIMING11, newVal);

	newVal = spur_subchannel_sd << AR_PHY_SFCORR_SPUR_SUBCHNL_SD_S;
	REG_WRITE(ah, AR_PHY_SFCORR_EXT, newVal);

	cur_bin = -6000;
	upper = bin + 100;
	lower = bin - 100;

	for (i = 0; i < 4; i++) {
		int pilot_mask = 0;
		int chan_mask = 0;
		int bp = 0;
		for (bp = 0; bp < 30; bp++) {
			if ((cur_bin > lower) && (cur_bin < upper)) {
				pilot_mask = pilot_mask | 0x1 << bp;
				chan_mask = chan_mask | 0x1 << bp;
			}
			cur_bin += 100;
		}
		cur_bin += inc[i];
		REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
		REG_WRITE(ah, chan_mask_reg[i], chan_mask);
	}

	cur_vit_mask = 6100;
	upper = bin + 120;
	lower = bin - 120;

	for (i = 0; i < 123; i++) {
		if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {

			/* workaround for gcc bug #37014 */
L
Luis R. Rodriguez 已提交
1817
			volatile int tmp_v = abs(cur_vit_mask - bin);
S
Sujith 已提交
1818

L
Luis R. Rodriguez 已提交
1819
			if (tmp_v < 75)
S
Sujith 已提交
1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884
				mask_amt = 1;
			else
				mask_amt = 0;
			if (cur_vit_mask < 0)
				mask_m[abs(cur_vit_mask / 100)] = mask_amt;
			else
				mask_p[cur_vit_mask / 100] = mask_amt;
		}
		cur_vit_mask -= 100;
	}

	tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
		| (mask_m[48] << 26) | (mask_m[49] << 24)
		| (mask_m[50] << 22) | (mask_m[51] << 20)
		| (mask_m[52] << 18) | (mask_m[53] << 16)
		| (mask_m[54] << 14) | (mask_m[55] << 12)
		| (mask_m[56] << 10) | (mask_m[57] << 8)
		| (mask_m[58] << 6) | (mask_m[59] << 4)
		| (mask_m[60] << 2) | (mask_m[61] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
	REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);

	tmp_mask = (mask_m[31] << 28)
		| (mask_m[32] << 26) | (mask_m[33] << 24)
		| (mask_m[34] << 22) | (mask_m[35] << 20)
		| (mask_m[36] << 18) | (mask_m[37] << 16)
		| (mask_m[48] << 14) | (mask_m[39] << 12)
		| (mask_m[40] << 10) | (mask_m[41] << 8)
		| (mask_m[42] << 6) | (mask_m[43] << 4)
		| (mask_m[44] << 2) | (mask_m[45] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);

	tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
		| (mask_m[18] << 26) | (mask_m[18] << 24)
		| (mask_m[20] << 22) | (mask_m[20] << 20)
		| (mask_m[22] << 18) | (mask_m[22] << 16)
		| (mask_m[24] << 14) | (mask_m[24] << 12)
		| (mask_m[25] << 10) | (mask_m[26] << 8)
		| (mask_m[27] << 6) | (mask_m[28] << 4)
		| (mask_m[29] << 2) | (mask_m[30] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);

	tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
		| (mask_m[2] << 26) | (mask_m[3] << 24)
		| (mask_m[4] << 22) | (mask_m[5] << 20)
		| (mask_m[6] << 18) | (mask_m[7] << 16)
		| (mask_m[8] << 14) | (mask_m[9] << 12)
		| (mask_m[10] << 10) | (mask_m[11] << 8)
		| (mask_m[12] << 6) | (mask_m[13] << 4)
		| (mask_m[14] << 2) | (mask_m[15] << 0);
	REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);

	tmp_mask = (mask_p[15] << 28)
		| (mask_p[14] << 26) | (mask_p[13] << 24)
		| (mask_p[12] << 22) | (mask_p[11] << 20)
		| (mask_p[10] << 18) | (mask_p[9] << 16)
		| (mask_p[8] << 14) | (mask_p[7] << 12)
		| (mask_p[6] << 10) | (mask_p[5] << 8)
		| (mask_p[4] << 6) | (mask_p[3] << 4)
		| (mask_p[2] << 2) | (mask_p[1] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
1885

S
Sujith 已提交
1886 1887 1888 1889 1890 1891 1892 1893 1894 1895
	tmp_mask = (mask_p[30] << 28)
		| (mask_p[29] << 26) | (mask_p[28] << 24)
		| (mask_p[27] << 22) | (mask_p[26] << 20)
		| (mask_p[25] << 18) | (mask_p[24] << 16)
		| (mask_p[23] << 14) | (mask_p[22] << 12)
		| (mask_p[21] << 10) | (mask_p[20] << 8)
		| (mask_p[19] << 6) | (mask_p[18] << 4)
		| (mask_p[17] << 2) | (mask_p[16] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
1896

S
Sujith 已提交
1897 1898 1899 1900 1901 1902 1903 1904 1905 1906
	tmp_mask = (mask_p[45] << 28)
		| (mask_p[44] << 26) | (mask_p[43] << 24)
		| (mask_p[42] << 22) | (mask_p[41] << 20)
		| (mask_p[40] << 18) | (mask_p[39] << 16)
		| (mask_p[38] << 14) | (mask_p[37] << 12)
		| (mask_p[36] << 10) | (mask_p[35] << 8)
		| (mask_p[34] << 6) | (mask_p[33] << 4)
		| (mask_p[32] << 2) | (mask_p[31] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
1907

S
Sujith 已提交
1908 1909 1910 1911 1912 1913 1914 1915 1916 1917
	tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
		| (mask_p[59] << 26) | (mask_p[58] << 24)
		| (mask_p[57] << 22) | (mask_p[56] << 20)
		| (mask_p[55] << 18) | (mask_p[54] << 16)
		| (mask_p[53] << 14) | (mask_p[52] << 12)
		| (mask_p[51] << 10) | (mask_p[50] << 8)
		| (mask_p[49] << 6) | (mask_p[48] << 4)
		| (mask_p[47] << 2) | (mask_p[46] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
1918 1919
}

1920
static void ath9k_hw_spur_mitigate(struct ath_hw *ah, struct ath9k_channel *chan)
1921
{
S
Sujith 已提交
1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936
	int bb_spur = AR_NO_SPUR;
	int bin, cur_bin;
	int spur_freq_sd;
	int spur_delta_phase;
	int denominator;
	int upper, lower, cur_vit_mask;
	int tmp, new;
	int i;
	int pilot_mask_reg[4] = { AR_PHY_TIMING7, AR_PHY_TIMING8,
			  AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
	};
	int chan_mask_reg[4] = { AR_PHY_TIMING9, AR_PHY_TIMING10,
			 AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
	};
	int inc[4] = { 0, 100, 0, 0 };
1937

S
Sujith 已提交
1938 1939 1940 1941 1942 1943
	int8_t mask_m[123];
	int8_t mask_p[123];
	int8_t mask_amt;
	int tmp_mask;
	int cur_bb_spur;
	bool is2GHz = IS_CHAN_2GHZ(chan);
1944

S
Sujith 已提交
1945 1946
	memset(&mask_m, 0, sizeof(int8_t) * 123);
	memset(&mask_p, 0, sizeof(int8_t) * 123);
1947

S
Sujith 已提交
1948
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
S
Sujith 已提交
1949
		cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
S
Sujith 已提交
1950 1951 1952 1953 1954 1955 1956 1957
		if (AR_NO_SPUR == cur_bb_spur)
			break;
		cur_bb_spur = cur_bb_spur - (chan->channel * 10);
		if ((cur_bb_spur > -95) && (cur_bb_spur < 95)) {
			bb_spur = cur_bb_spur;
			break;
		}
	}
1958

S
Sujith 已提交
1959 1960
	if (AR_NO_SPUR == bb_spur)
		return;
1961

S
Sujith 已提交
1962
	bin = bb_spur * 32;
1963

S
Sujith 已提交
1964 1965 1966 1967 1968
	tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
	new = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
		     AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
		     AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
		     AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
1969

S
Sujith 已提交
1970
	REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), new);
1971

S
Sujith 已提交
1972 1973 1974 1975 1976 1977
	new = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
	       AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
	       AR_PHY_SPUR_REG_MASK_RATE_SELECT |
	       AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
	       SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
	REG_WRITE(ah, AR_PHY_SPUR_REG, new);
1978

S
Sujith 已提交
1979 1980
	spur_delta_phase = ((bb_spur * 524288) / 100) &
		AR_PHY_TIMING11_SPUR_DELTA_PHASE;
1981

S
Sujith 已提交
1982 1983
	denominator = IS_CHAN_2GHZ(chan) ? 440 : 400;
	spur_freq_sd = ((bb_spur * 2048) / denominator) & 0x3ff;
1984

S
Sujith 已提交
1985 1986 1987 1988
	new = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
	       SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
	       SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
	REG_WRITE(ah, AR_PHY_TIMING11, new);
1989

S
Sujith 已提交
1990 1991 1992
	cur_bin = -6000;
	upper = bin + 100;
	lower = bin - 100;
1993

S
Sujith 已提交
1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007
	for (i = 0; i < 4; i++) {
		int pilot_mask = 0;
		int chan_mask = 0;
		int bp = 0;
		for (bp = 0; bp < 30; bp++) {
			if ((cur_bin > lower) && (cur_bin < upper)) {
				pilot_mask = pilot_mask | 0x1 << bp;
				chan_mask = chan_mask | 0x1 << bp;
			}
			cur_bin += 100;
		}
		cur_bin += inc[i];
		REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
		REG_WRITE(ah, chan_mask_reg[i], chan_mask);
2008 2009
	}

S
Sujith 已提交
2010 2011 2012
	cur_vit_mask = 6100;
	upper = bin + 120;
	lower = bin - 120;
2013

S
Sujith 已提交
2014 2015
	for (i = 0; i < 123; i++) {
		if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {
2016

S
Sujith 已提交
2017
			/* workaround for gcc bug #37014 */
L
Luis R. Rodriguez 已提交
2018
			volatile int tmp_v = abs(cur_vit_mask - bin);
2019

L
Luis R. Rodriguez 已提交
2020
			if (tmp_v < 75)
S
Sujith 已提交
2021 2022 2023 2024 2025 2026 2027 2028 2029
				mask_amt = 1;
			else
				mask_amt = 0;
			if (cur_vit_mask < 0)
				mask_m[abs(cur_vit_mask / 100)] = mask_amt;
			else
				mask_p[cur_vit_mask / 100] = mask_amt;
		}
		cur_vit_mask -= 100;
2030 2031
	}

S
Sujith 已提交
2032 2033 2034 2035 2036 2037 2038 2039 2040 2041
	tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
		| (mask_m[48] << 26) | (mask_m[49] << 24)
		| (mask_m[50] << 22) | (mask_m[51] << 20)
		| (mask_m[52] << 18) | (mask_m[53] << 16)
		| (mask_m[54] << 14) | (mask_m[55] << 12)
		| (mask_m[56] << 10) | (mask_m[57] << 8)
		| (mask_m[58] << 6) | (mask_m[59] << 4)
		| (mask_m[60] << 2) | (mask_m[61] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
	REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);
2042

S
Sujith 已提交
2043 2044 2045 2046 2047 2048 2049 2050 2051 2052
	tmp_mask = (mask_m[31] << 28)
		| (mask_m[32] << 26) | (mask_m[33] << 24)
		| (mask_m[34] << 22) | (mask_m[35] << 20)
		| (mask_m[36] << 18) | (mask_m[37] << 16)
		| (mask_m[48] << 14) | (mask_m[39] << 12)
		| (mask_m[40] << 10) | (mask_m[41] << 8)
		| (mask_m[42] << 6) | (mask_m[43] << 4)
		| (mask_m[44] << 2) | (mask_m[45] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);
2053

S
Sujith 已提交
2054 2055 2056 2057 2058 2059 2060 2061 2062 2063
	tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
		| (mask_m[18] << 26) | (mask_m[18] << 24)
		| (mask_m[20] << 22) | (mask_m[20] << 20)
		| (mask_m[22] << 18) | (mask_m[22] << 16)
		| (mask_m[24] << 14) | (mask_m[24] << 12)
		| (mask_m[25] << 10) | (mask_m[26] << 8)
		| (mask_m[27] << 6) | (mask_m[28] << 4)
		| (mask_m[29] << 2) | (mask_m[30] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);
2064

S
Sujith 已提交
2065 2066 2067 2068 2069 2070 2071 2072 2073 2074
	tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
		| (mask_m[2] << 26) | (mask_m[3] << 24)
		| (mask_m[4] << 22) | (mask_m[5] << 20)
		| (mask_m[6] << 18) | (mask_m[7] << 16)
		| (mask_m[8] << 14) | (mask_m[9] << 12)
		| (mask_m[10] << 10) | (mask_m[11] << 8)
		| (mask_m[12] << 6) | (mask_m[13] << 4)
		| (mask_m[14] << 2) | (mask_m[15] << 0);
	REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);
2075

S
Sujith 已提交
2076 2077 2078 2079 2080 2081 2082 2083 2084 2085
	tmp_mask = (mask_p[15] << 28)
		| (mask_p[14] << 26) | (mask_p[13] << 24)
		| (mask_p[12] << 22) | (mask_p[11] << 20)
		| (mask_p[10] << 18) | (mask_p[9] << 16)
		| (mask_p[8] << 14) | (mask_p[7] << 12)
		| (mask_p[6] << 10) | (mask_p[5] << 8)
		| (mask_p[4] << 6) | (mask_p[3] << 4)
		| (mask_p[2] << 2) | (mask_p[1] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
2086

S
Sujith 已提交
2087 2088 2089 2090 2091 2092 2093 2094 2095 2096
	tmp_mask = (mask_p[30] << 28)
		| (mask_p[29] << 26) | (mask_p[28] << 24)
		| (mask_p[27] << 22) | (mask_p[26] << 20)
		| (mask_p[25] << 18) | (mask_p[24] << 16)
		| (mask_p[23] << 14) | (mask_p[22] << 12)
		| (mask_p[21] << 10) | (mask_p[20] << 8)
		| (mask_p[19] << 6) | (mask_p[18] << 4)
		| (mask_p[17] << 2) | (mask_p[16] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
2097

S
Sujith 已提交
2098 2099 2100 2101 2102 2103 2104 2105 2106 2107
	tmp_mask = (mask_p[45] << 28)
		| (mask_p[44] << 26) | (mask_p[43] << 24)
		| (mask_p[42] << 22) | (mask_p[41] << 20)
		| (mask_p[40] << 18) | (mask_p[39] << 16)
		| (mask_p[38] << 14) | (mask_p[37] << 12)
		| (mask_p[36] << 10) | (mask_p[35] << 8)
		| (mask_p[34] << 6) | (mask_p[33] << 4)
		| (mask_p[32] << 2) | (mask_p[31] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
2108

S
Sujith 已提交
2109 2110 2111 2112 2113 2114 2115 2116 2117 2118
	tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
		| (mask_p[59] << 26) | (mask_p[58] << 24)
		| (mask_p[57] << 22) | (mask_p[56] << 20)
		| (mask_p[55] << 18) | (mask_p[54] << 16)
		| (mask_p[53] << 14) | (mask_p[52] << 12)
		| (mask_p[51] << 10) | (mask_p[50] << 8)
		| (mask_p[49] << 6) | (mask_p[48] << 4)
		| (mask_p[47] << 2) | (mask_p[46] << 0);
	REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
	REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
2119 2120
}

2121
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
2122
		    bool bChannelChange)
2123 2124
{
	u32 saveLedState;
2125
	struct ath_softc *sc = ah->ah_sc;
2126
	struct ath9k_channel *curchan = ah->curchan;
2127 2128
	u32 saveDefAntenna;
	u32 macStaId1;
2129
	int i, rx_chainmask, r;
2130

2131 2132 2133
	ah->extprotspacing = sc->ht_extprotspacing;
	ah->txchainmask = sc->tx_chainmask;
	ah->rxchainmask = sc->rx_chainmask;
2134

2135
	if (AR_SREV_9285(ah)) {
2136 2137
		ah->txchainmask &= 0x1;
		ah->rxchainmask &= 0x1;
2138
	} else if (AR_SREV_9280(ah)) {
2139 2140
		ah->txchainmask &= 0x3;
		ah->rxchainmask &= 0x3;
2141 2142
	}

2143 2144
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
		return -EIO;
2145 2146 2147 2148 2149

	if (curchan)
		ath9k_hw_getnf(ah, curchan);

	if (bChannelChange &&
2150 2151 2152
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
2153
	    ((chan->channelFlags & CHANNEL_ALL) ==
2154
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
2155
	    (!AR_SREV_9280(ah) || (!IS_CHAN_A_5MHZ_SPACED(chan) &&
2156
				   !IS_CHAN_A_5MHZ_SPACED(ah->curchan)))) {
2157

2158
		if (ath9k_hw_channel_change(ah, chan, sc->tx_chan_width)) {
2159
			ath9k_hw_loadnf(ah, ah->curchan);
2160
			ath9k_hw_start_nfcal(ah);
2161
			return 0;
2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

	if (!ath9k_hw_chip_reset(ah, chan)) {
S
Sujith 已提交
2178
		DPRINTF(ah->ah_sc, ATH_DBG_RESET, "chip reset failed\n");
2179
		return -EINVAL;
2180 2181
	}

2182 2183
	if (AR_SREV_9280_10_OR_LATER(ah))
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
2184

2185 2186 2187
	r = ath9k_hw_process_ini(ah, chan, sc->tx_chan_width);
	if (r)
		return r;
2188

2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

2206 2207 2208 2209 2210 2211 2212 2213
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

	if (AR_SREV_9280_10_OR_LATER(ah))
		ath9k_hw_9280_spur_mitigate(ah, chan);
	else
		ath9k_hw_spur_mitigate(ah, chan);

S
Sujith 已提交
2214
	if (!ah->eep_ops->set_board_values(ah, chan)) {
2215
		DPRINTF(ah->ah_sc, ATH_DBG_EEPROM,
S
Sujith 已提交
2216
			"error setting board options\n");
2217
		return -EIO;
2218 2219 2220 2221
	}

	ath9k_hw_decrease_chain_power(ah, chan);

S
Sujith 已提交
2222 2223
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(ah->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(ah->macaddr + 4)
2224 2225
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
2226
		  | (ah->config.
2227
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
2228 2229
		  | ah->sta_id1_defaults);
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2230

S
Sujith 已提交
2231 2232
	REG_WRITE(ah, AR_BSSMSKL, get_unaligned_le32(sc->bssidmask));
	REG_WRITE(ah, AR_BSSMSKU, get_unaligned_le16(sc->bssidmask + 4));
2233 2234 2235

	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);

S
Sujith 已提交
2236 2237 2238
	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(sc->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(sc->curbssid + 4) |
		  ((sc->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2239 2240 2241 2242 2243 2244

	REG_WRITE(ah, AR_ISR, ~0);

	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

	if (AR_SREV_9280_10_OR_LATER(ah)) {
2245 2246
		if (!(ath9k_hw_ar9280_set_channel(ah, chan)))
			return -EIO;
2247
	} else {
2248 2249
		if (!(ath9k_hw_set_channel(ah, chan)))
			return -EIO;
2250 2251 2252 2253 2254
	}

	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

2255 2256
	ah->intr_txqs = 0;
	for (i = 0; i < ah->caps.total_queues; i++)
2257 2258
		ath9k_hw_resettxqueue(ah, i);

2259
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
2260 2261
	ath9k_hw_init_qos(ah);

2262
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
2263
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
2264 2265
		ath9k_enable_rfkill(ah);
#endif
2266 2267 2268 2269 2270 2271 2272 2273 2274
	ath9k_hw_init_user_settings(ah);

	REG_WRITE(ah, AR_STA_ID1,
		  REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

2275
	if (ah->intr_mitigation) {
2276 2277 2278 2279 2280 2281 2282

		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

	ath9k_hw_init_bb(ah, chan);

2283 2284
	if (!ath9k_hw_init_cal(ah, chan))
		return -EIO;;
2285

2286
	rx_chainmask = ah->rxchainmask;
2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298
	if ((rx_chainmask == 0x5) || (rx_chainmask == 0x3)) {
		REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
		REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
	}

	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
			DPRINTF(ah->ah_sc, ATH_DBG_RESET,
S
Sujith 已提交
2299
				"CFG Byte Swap Set 0x%x\n", mask);
2300 2301 2302 2303 2304
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
			DPRINTF(ah->ah_sc, ATH_DBG_RESET,
S
Sujith 已提交
2305
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
2306 2307 2308 2309 2310 2311 2312
		}
	} else {
#ifdef __BIG_ENDIAN
		REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
#endif
	}

2313
	return 0;
2314 2315
}

S
Sujith 已提交
2316 2317 2318
/************************/
/* Key Cache Management */
/************************/
2319

2320
bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry)
2321
{
S
Sujith 已提交
2322
	u32 keyType;
2323

2324
	if (entry >= ah->caps.keycache_size) {
S
Sujith 已提交
2325
		DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
S
Sujith 已提交
2326
			"entry %u out of range\n", entry);
2327 2328 2329
		return false;
	}

S
Sujith 已提交
2330
	keyType = REG_READ(ah, AR_KEYTABLE_TYPE(entry));
2331

S
Sujith 已提交
2332 2333 2334 2335 2336 2337 2338 2339
	REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), AR_KEYTABLE_TYPE_CLR);
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), 0);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), 0);
2340

S
Sujith 已提交
2341 2342
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
2343

S
Sujith 已提交
2344 2345 2346 2347
		REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
2348 2349 2350

	}

2351
	if (ah->curchan == NULL)
S
Sujith 已提交
2352
		return true;
2353 2354 2355 2356

	return true;
}

2357
bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac)
2358
{
S
Sujith 已提交
2359
	u32 macHi, macLo;
2360

2361
	if (entry >= ah->caps.keycache_size) {
S
Sujith 已提交
2362
		DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
S
Sujith 已提交
2363
			"entry %u out of range\n", entry);
S
Sujith 已提交
2364
		return false;
2365 2366
	}

S
Sujith 已提交
2367 2368 2369 2370 2371 2372 2373 2374 2375
	if (mac != NULL) {
		macHi = (mac[5] << 8) | mac[4];
		macLo = (mac[3] << 24) |
			(mac[2] << 16) |
			(mac[1] << 8) |
			mac[0];
		macLo >>= 1;
		macLo |= (macHi & 1) << 31;
		macHi >>= 1;
2376
	} else {
S
Sujith 已提交
2377
		macLo = macHi = 0;
2378
	}
S
Sujith 已提交
2379 2380
	REG_WRITE(ah, AR_KEYTABLE_MAC0(entry), macLo);
	REG_WRITE(ah, AR_KEYTABLE_MAC1(entry), macHi | AR_KEYTABLE_VALID);
2381

S
Sujith 已提交
2382
	return true;
2383 2384
}

2385
bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
S
Sujith 已提交
2386 2387
				 const struct ath9k_keyval *k,
				 const u8 *mac, int xorKey)
2388
{
2389
	const struct ath9k_hw_capabilities *pCap = &ah->caps;
S
Sujith 已提交
2390 2391 2392 2393 2394
	u32 key0, key1, key2, key3, key4;
	u32 keyType;
	u32 xorMask = xorKey ?
		(ATH9K_KEY_XOR << 24 | ATH9K_KEY_XOR << 16 | ATH9K_KEY_XOR << 8
		 | ATH9K_KEY_XOR) : 0;
2395

S
Sujith 已提交
2396 2397
	if (entry >= pCap->keycache_size) {
		DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
S
Sujith 已提交
2398
			"entry %u out of range\n", entry);
S
Sujith 已提交
2399
		return false;
2400 2401
	}

S
Sujith 已提交
2402 2403 2404 2405 2406 2407 2408
	switch (k->kv_type) {
	case ATH9K_CIPHER_AES_OCB:
		keyType = AR_KEYTABLE_TYPE_AES;
		break;
	case ATH9K_CIPHER_AES_CCM:
		if (!(pCap->hw_caps & ATH9K_HW_CAP_CIPHER_AESCCM)) {
			DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
S
Sujith 已提交
2409
				"AES-CCM not supported by mac rev 0x%x\n",
2410
				ah->hw_version.macRev);
S
Sujith 已提交
2411 2412 2413 2414 2415 2416 2417 2418 2419
			return false;
		}
		keyType = AR_KEYTABLE_TYPE_CCM;
		break;
	case ATH9K_CIPHER_TKIP:
		keyType = AR_KEYTABLE_TYPE_TKIP;
		if (ATH9K_IS_MIC_ENABLED(ah)
		    && entry + 64 >= pCap->keycache_size) {
			DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
S
Sujith 已提交
2420
				"entry %u inappropriate for TKIP\n", entry);
S
Sujith 已提交
2421 2422 2423 2424 2425 2426
			return false;
		}
		break;
	case ATH9K_CIPHER_WEP:
		if (k->kv_len < LEN_WEP40) {
			DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
S
Sujith 已提交
2427
				"WEP key length %u too small\n", k->kv_len);
S
Sujith 已提交
2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441
			return false;
		}
		if (k->kv_len <= LEN_WEP40)
			keyType = AR_KEYTABLE_TYPE_40;
		else if (k->kv_len <= LEN_WEP104)
			keyType = AR_KEYTABLE_TYPE_104;
		else
			keyType = AR_KEYTABLE_TYPE_128;
		break;
	case ATH9K_CIPHER_CLR:
		keyType = AR_KEYTABLE_TYPE_CLR;
		break;
	default:
		DPRINTF(ah->ah_sc, ATH_DBG_KEYCACHE,
S
Sujith 已提交
2442
			"cipher %u not supported\n", k->kv_type);
S
Sujith 已提交
2443
		return false;
2444 2445
	}

S
Sujith 已提交
2446 2447 2448 2449 2450 2451 2452
	key0 = get_unaligned_le32(k->kv_val + 0) ^ xorMask;
	key1 = (get_unaligned_le16(k->kv_val + 4) ^ xorMask) & 0xffff;
	key2 = get_unaligned_le32(k->kv_val + 6) ^ xorMask;
	key3 = (get_unaligned_le16(k->kv_val + 10) ^ xorMask) & 0xffff;
	key4 = get_unaligned_le32(k->kv_val + 12) ^ xorMask;
	if (k->kv_len <= LEN_WEP104)
		key4 &= 0xff;
2453

S
Sujith 已提交
2454 2455
	if (keyType == AR_KEYTABLE_TYPE_TKIP && ATH9K_IS_MIC_ENABLED(ah)) {
		u16 micentry = entry + 64;
2456

S
Sujith 已提交
2457 2458 2459 2460 2461 2462 2463
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), ~key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), ~key1);
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
		(void) ath9k_hw_keysetmac(ah, entry, mac);
2464

2465
		if (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) {
S
Sujith 已提交
2466
			u32 mic0, mic1, mic2, mic3, mic4;
2467

S
Sujith 已提交
2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
			mic1 = get_unaligned_le16(k->kv_txmic + 2) & 0xffff;
			mic3 = get_unaligned_le16(k->kv_txmic + 0) & 0xffff;
			mic4 = get_unaligned_le32(k->kv_txmic + 4);
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), mic1);
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), mic3);
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), mic4);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
2480

S
Sujith 已提交
2481 2482
		} else {
			u32 mic0, mic2;
2483

S
Sujith 已提交
2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504
			mic0 = get_unaligned_le32(k->kv_mic + 0);
			mic2 = get_unaligned_le32(k->kv_mic + 4);
			REG_WRITE(ah, AR_KEYTABLE_KEY0(micentry), mic0);
			REG_WRITE(ah, AR_KEYTABLE_KEY1(micentry), 0);
			REG_WRITE(ah, AR_KEYTABLE_KEY2(micentry), mic2);
			REG_WRITE(ah, AR_KEYTABLE_KEY3(micentry), 0);
			REG_WRITE(ah, AR_KEYTABLE_KEY4(micentry), 0);
			REG_WRITE(ah, AR_KEYTABLE_TYPE(micentry),
				  AR_KEYTABLE_TYPE_CLR);
		}
		REG_WRITE(ah, AR_KEYTABLE_MAC0(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_MAC1(micentry), 0);
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
	} else {
		REG_WRITE(ah, AR_KEYTABLE_KEY0(entry), key0);
		REG_WRITE(ah, AR_KEYTABLE_KEY1(entry), key1);
		REG_WRITE(ah, AR_KEYTABLE_KEY2(entry), key2);
		REG_WRITE(ah, AR_KEYTABLE_KEY3(entry), key3);
		REG_WRITE(ah, AR_KEYTABLE_KEY4(entry), key4);
		REG_WRITE(ah, AR_KEYTABLE_TYPE(entry), keyType);
2505

S
Sujith 已提交
2506 2507
		(void) ath9k_hw_keysetmac(ah, entry, mac);
	}
2508

2509
	if (ah->curchan == NULL)
S
Sujith 已提交
2510
		return true;
2511 2512 2513 2514

	return true;
}

2515
bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry)
2516
{
2517
	if (entry < ah->caps.keycache_size) {
S
Sujith 已提交
2518 2519 2520 2521 2522
		u32 val = REG_READ(ah, AR_KEYTABLE_MAC1(entry));
		if (val & AR_KEYTABLE_VALID)
			return true;
	}
	return false;
2523 2524
}

S
Sujith 已提交
2525 2526 2527 2528
/******************************/
/* Power Management (Chipset) */
/******************************/

2529
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
2530
{
S
Sujith 已提交
2531 2532 2533 2534 2535 2536
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		if (!AR_SREV_9100(ah))
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2537

2538
		REG_CLR_BIT(ah, (AR_RTC_RESET),
S
Sujith 已提交
2539 2540
			    AR_RTC_RESET_EN);
	}
2541 2542
}

2543
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
2544
{
S
Sujith 已提交
2545 2546
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
2547
		struct ath9k_hw_capabilities *pCap = &ah->caps;
2548

S
Sujith 已提交
2549 2550 2551 2552 2553 2554
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2555 2556 2557 2558
		}
	}
}

2559
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
2560
{
S
Sujith 已提交
2561 2562
	u32 val;
	int i;
2563

S
Sujith 已提交
2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
2575

S
Sujith 已提交
2576 2577 2578
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
2579

S
Sujith 已提交
2580 2581 2582 2583 2584 2585 2586
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2587
		}
S
Sujith 已提交
2588 2589
		if (i == 0) {
			DPRINTF(ah->ah_sc, ATH_DBG_POWER_MGMT,
S
Sujith 已提交
2590
				"Failed to wakeup in %uus\n", POWER_UP_TIME / 20);
S
Sujith 已提交
2591
			return false;
2592 2593 2594
		}
	}

S
Sujith 已提交
2595
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2596

S
Sujith 已提交
2597
	return true;
2598 2599
}

2600
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
2601
{
2602
	int status = true, setChip = true;
S
Sujith 已提交
2603 2604 2605 2606 2607 2608 2609
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

S
Sujith 已提交
2610
	DPRINTF(ah->ah_sc, ATH_DBG_POWER_MGMT, "%s -> %s (%s)\n",
2611
		modes[ah->power_mode], modes[mode],
S
Sujith 已提交
2612 2613 2614 2615 2616 2617 2618 2619
		setChip ? "set chip " : "");

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
2620
		ah->chip_fullsleep = true;
S
Sujith 已提交
2621 2622 2623 2624
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
2625
	default:
S
Sujith 已提交
2626
		DPRINTF(ah->ah_sc, ATH_DBG_POWER_MGMT,
S
Sujith 已提交
2627
			"Unknown power mode %u\n", mode);
2628 2629
		return false;
	}
2630
	ah->power_mode = mode;
S
Sujith 已提交
2631 2632

	return status;
2633 2634
}

2635 2636 2637 2638 2639 2640 2641 2642 2643
/*
 * Helper for ASPM support.
 *
 * Disable PLL when in L0s as well as receiver clock when in L1.
 * This power saving option must be enabled through the SerDes.
 *
 * Programming the SerDes must go through the same 288 bit serial shift
 * register as the other analog registers.  Hence the 9 writes.
 */
2644
void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore)
2645
{
S
Sujith 已提交
2646
	u8 i;
2647

2648
	if (ah->is_pciexpress != true)
S
Sujith 已提交
2649
		return;
2650

2651
	/* Do not touch SerDes registers */
2652
	if (ah->config.pcie_powersave_enable == 2)
S
Sujith 已提交
2653 2654
		return;

2655
	/* Nothing to do on restore for 11N */
S
Sujith 已提交
2656 2657 2658 2659
	if (restore)
		return;

	if (AR_SREV_9280_20_OR_LATER(ah)) {
2660 2661 2662 2663 2664
		/*
		 * AR9280 2.0 or later chips use SerDes values from the
		 * initvals.h initialized depending on chipset during
		 * ath9k_hw_do_attach()
		 */
2665 2666 2667
		for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
			REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
				  INI_RA(&ah->iniPcieSerdes, i, 1));
2668
		}
S
Sujith 已提交
2669
	} else if (AR_SREV_9280(ah) &&
2670
		   (ah->hw_version.macRev == AR_SREV_REVISION_9280_10)) {
S
Sujith 已提交
2671 2672 2673
		REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fd00);
		REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);

2674
		/* RX shut off when elecidle is asserted */
S
Sujith 已提交
2675 2676 2677 2678
		REG_WRITE(ah, AR_PCIE_SERDES, 0xa8000019);
		REG_WRITE(ah, AR_PCIE_SERDES, 0x13160820);
		REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980560);

2679
		/* Shut off CLKREQ active in L1 */
2680
		if (ah->config.pcie_clock_req)
S
Sujith 已提交
2681 2682 2683 2684 2685 2686 2687 2688
			REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffc);
		else
			REG_WRITE(ah, AR_PCIE_SERDES, 0x401deffd);

		REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
		REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
		REG_WRITE(ah, AR_PCIE_SERDES, 0x00043007);

2689
		/* Load the new settings */
S
Sujith 已提交
2690 2691 2692 2693 2694
		REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);

	} else {
		REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
		REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
2695 2696

		/* RX shut off when elecidle is asserted */
S
Sujith 已提交
2697 2698 2699
		REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
		REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
		REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
2700 2701 2702 2703 2704

		/*
		 * Ignore ah->ah_config.pcie_clock_req setting for
		 * pre-AR9280 11n
		 */
S
Sujith 已提交
2705
		REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
2706

S
Sujith 已提交
2707 2708 2709
		REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
		REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
		REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
2710 2711

		/* Load the new settings */
S
Sujith 已提交
2712
		REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
2713 2714
	}

2715 2716
	udelay(1000);

2717
	/* set bit 19 to allow forcing of pcie core into L1 state */
S
Sujith 已提交
2718 2719
	REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);

2720
	/* Several PCIe massages to ensure proper behaviour */
2721 2722
	if (ah->config.pcie_waen) {
		REG_WRITE(ah, AR_WA, ah->config.pcie_waen);
S
Sujith 已提交
2723
	} else {
2724 2725
		if (AR_SREV_9285(ah))
			REG_WRITE(ah, AR_WA, AR9285_WA_DEFAULT);
2726 2727 2728 2729
		/*
		 * On AR9280 chips bit 22 of 0x4004 needs to be set to
		 * otherwise card may disappear.
		 */
2730 2731
		else if (AR_SREV_9280(ah))
			REG_WRITE(ah, AR_WA, AR9280_WA_DEFAULT);
S
Sujith 已提交
2732
		else
2733
			REG_WRITE(ah, AR_WA, AR_WA_DEFAULT);
S
Sujith 已提交
2734
	}
2735 2736
}

S
Sujith 已提交
2737 2738 2739 2740
/**********************/
/* Interrupt Handling */
/**********************/

2741
bool ath9k_hw_intrpend(struct ath_hw *ah)
2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759
{
	u32 host_isr;

	if (AR_SREV_9100(ah))
		return true;

	host_isr = REG_READ(ah, AR_INTR_ASYNC_CAUSE);
	if ((host_isr & AR_INTR_MAC_IRQ) && (host_isr != AR_INTR_SPURIOUS))
		return true;

	host_isr = REG_READ(ah, AR_INTR_SYNC_CAUSE);
	if ((host_isr & AR_INTR_SYNC_DEFAULT)
	    && (host_isr != AR_INTR_SPURIOUS))
		return true;

	return false;
}

2760
bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked)
2761 2762 2763
{
	u32 isr = 0;
	u32 mask2 = 0;
2764
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775
	u32 sync_cause = 0;
	bool fatal_int = false;

	if (!AR_SREV_9100(ah)) {
		if (REG_READ(ah, AR_INTR_ASYNC_CAUSE) & AR_INTR_MAC_IRQ) {
			if ((REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M)
			    == AR_RTC_STATUS_ON) {
				isr = REG_READ(ah, AR_ISR);
			}
		}

S
Sujith 已提交
2776 2777
		sync_cause = REG_READ(ah, AR_INTR_SYNC_CAUSE) &
			AR_INTR_SYNC_DEFAULT;
2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813

		*masked = 0;

		if (!isr && !sync_cause)
			return false;
	} else {
		*masked = 0;
		isr = REG_READ(ah, AR_ISR);
	}

	if (isr) {
		if (isr & AR_ISR_BCNMISC) {
			u32 isr2;
			isr2 = REG_READ(ah, AR_ISR_S2);
			if (isr2 & AR_ISR_S2_TIM)
				mask2 |= ATH9K_INT_TIM;
			if (isr2 & AR_ISR_S2_DTIM)
				mask2 |= ATH9K_INT_DTIM;
			if (isr2 & AR_ISR_S2_DTIMSYNC)
				mask2 |= ATH9K_INT_DTIMSYNC;
			if (isr2 & (AR_ISR_S2_CABEND))
				mask2 |= ATH9K_INT_CABEND;
			if (isr2 & AR_ISR_S2_GTT)
				mask2 |= ATH9K_INT_GTT;
			if (isr2 & AR_ISR_S2_CST)
				mask2 |= ATH9K_INT_CST;
		}

		isr = REG_READ(ah, AR_ISR_RAC);
		if (isr == 0xffffffff) {
			*masked = 0;
			return false;
		}

		*masked = isr & ATH9K_INT_COMMON;

2814
		if (ah->intr_mitigation) {
2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828
			if (isr & (AR_ISR_RXMINTR | AR_ISR_RXINTM))
				*masked |= ATH9K_INT_RX;
		}

		if (isr & (AR_ISR_RXOK | AR_ISR_RXERR))
			*masked |= ATH9K_INT_RX;
		if (isr &
		    (AR_ISR_TXOK | AR_ISR_TXDESC | AR_ISR_TXERR |
		     AR_ISR_TXEOL)) {
			u32 s0_s, s1_s;

			*masked |= ATH9K_INT_TX;

			s0_s = REG_READ(ah, AR_ISR_S0_S);
2829 2830
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXOK);
			ah->intr_txqs |= MS(s0_s, AR_ISR_S0_QCU_TXDESC);
2831 2832

			s1_s = REG_READ(ah, AR_ISR_S1_S);
2833 2834
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXERR);
			ah->intr_txqs |= MS(s1_s, AR_ISR_S1_QCU_TXEOL);
2835 2836 2837 2838
		}

		if (isr & AR_ISR_RXORN) {
			DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT,
S
Sujith 已提交
2839
				"receive FIFO overrun interrupt\n");
2840 2841 2842
		}

		if (!AR_SREV_9100(ah)) {
2843
			if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2844 2845 2846 2847 2848 2849 2850 2851
				u32 isr5 = REG_READ(ah, AR_ISR_S5_S);
				if (isr5 & AR_ISR_S5_TIM_TIMER)
					*masked |= ATH9K_INT_TIM_TIMER;
			}
		}

		*masked |= mask2;
	}
S
Sujith 已提交
2852

2853 2854
	if (AR_SREV_9100(ah))
		return true;
S
Sujith 已提交
2855

2856 2857 2858 2859 2860 2861 2862 2863 2864
	if (sync_cause) {
		fatal_int =
			(sync_cause &
			 (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR))
			? true : false;

		if (fatal_int) {
			if (sync_cause & AR_INTR_SYNC_HOST1_FATAL) {
				DPRINTF(ah->ah_sc, ATH_DBG_ANY,
S
Sujith 已提交
2865
					"received PCI FATAL interrupt\n");
2866 2867 2868
			}
			if (sync_cause & AR_INTR_SYNC_HOST1_PERR) {
				DPRINTF(ah->ah_sc, ATH_DBG_ANY,
S
Sujith 已提交
2869
					"received PCI PERR interrupt\n");
2870 2871 2872 2873
			}
		}
		if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT) {
			DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT,
S
Sujith 已提交
2874
				"AR_INTR_SYNC_RADM_CPL_TIMEOUT\n");
2875 2876 2877 2878 2879 2880
			REG_WRITE(ah, AR_RC, AR_RC_HOSTIF);
			REG_WRITE(ah, AR_RC, 0);
			*masked |= ATH9K_INT_FATAL;
		}
		if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT) {
			DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT,
S
Sujith 已提交
2881
				"AR_INTR_SYNC_LOCAL_TIMEOUT\n");
2882 2883 2884 2885 2886
		}

		REG_WRITE(ah, AR_INTR_SYNC_CAUSE_CLR, sync_cause);
		(void) REG_READ(ah, AR_INTR_SYNC_CAUSE_CLR);
	}
S
Sujith 已提交
2887

2888 2889 2890
	return true;
}

2891
enum ath9k_int ath9k_hw_intrget(struct ath_hw *ah)
2892
{
2893
	return ah->mask_reg;
2894 2895
}

2896
enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints)
2897
{
2898
	u32 omask = ah->mask_reg;
2899
	u32 mask, mask2;
2900
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2901

S
Sujith 已提交
2902
	DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "0x%x => 0x%x\n", omask, ints);
2903 2904

	if (omask & ATH9K_INT_GLOBAL) {
S
Sujith 已提交
2905
		DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "disable IER\n");
2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920
		REG_WRITE(ah, AR_IER, AR_IER_DISABLE);
		(void) REG_READ(ah, AR_IER);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_ASYNC_ENABLE);

			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
			(void) REG_READ(ah, AR_INTR_SYNC_ENABLE);
		}
	}

	mask = ints & ATH9K_INT_COMMON;
	mask2 = 0;

	if (ints & ATH9K_INT_TX) {
2921
		if (ah->txok_interrupt_mask)
2922
			mask |= AR_IMR_TXOK;
2923
		if (ah->txdesc_interrupt_mask)
2924
			mask |= AR_IMR_TXDESC;
2925
		if (ah->txerr_interrupt_mask)
2926
			mask |= AR_IMR_TXERR;
2927
		if (ah->txeol_interrupt_mask)
2928 2929 2930 2931
			mask |= AR_IMR_TXEOL;
	}
	if (ints & ATH9K_INT_RX) {
		mask |= AR_IMR_RXERR;
2932
		if (ah->intr_mitigation)
2933 2934 2935
			mask |= AR_IMR_RXMINTR | AR_IMR_RXINTM;
		else
			mask |= AR_IMR_RXOK | AR_IMR_RXDESC;
2936
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP))
2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959
			mask |= AR_IMR_GENTMR;
	}

	if (ints & (ATH9K_INT_BMISC)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_TIM)
			mask2 |= AR_IMR_S2_TIM;
		if (ints & ATH9K_INT_DTIM)
			mask2 |= AR_IMR_S2_DTIM;
		if (ints & ATH9K_INT_DTIMSYNC)
			mask2 |= AR_IMR_S2_DTIMSYNC;
		if (ints & ATH9K_INT_CABEND)
			mask2 |= (AR_IMR_S2_CABEND);
	}

	if (ints & (ATH9K_INT_GTT | ATH9K_INT_CST)) {
		mask |= AR_IMR_BCNMISC;
		if (ints & ATH9K_INT_GTT)
			mask2 |= AR_IMR_S2_GTT;
		if (ints & ATH9K_INT_CST)
			mask2 |= AR_IMR_S2_CST;
	}

S
Sujith 已提交
2960
	DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "new IMR 0x%x\n", mask);
2961 2962 2963 2964 2965 2966 2967 2968 2969
	REG_WRITE(ah, AR_IMR, mask);
	mask = REG_READ(ah, AR_IMR_S2) & ~(AR_IMR_S2_TIM |
					   AR_IMR_S2_DTIM |
					   AR_IMR_S2_DTIMSYNC |
					   AR_IMR_S2_CABEND |
					   AR_IMR_S2_CABTO |
					   AR_IMR_S2_TSFOOR |
					   AR_IMR_S2_GTT | AR_IMR_S2_CST);
	REG_WRITE(ah, AR_IMR_S2, mask | mask2);
2970
	ah->mask_reg = ints;
2971

2972
	if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2973 2974 2975 2976 2977 2978 2979
		if (ints & ATH9K_INT_TIM_TIMER)
			REG_SET_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
		else
			REG_CLR_BIT(ah, AR_IMR_S5, AR_IMR_S5_TIM_TIMER);
	}

	if (ints & ATH9K_INT_GLOBAL) {
S
Sujith 已提交
2980
		DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "enable IER\n");
2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999
		REG_WRITE(ah, AR_IER, AR_IER_ENABLE);
		if (!AR_SREV_9100(ah)) {
			REG_WRITE(ah, AR_INTR_ASYNC_ENABLE,
				  AR_INTR_MAC_IRQ);
			REG_WRITE(ah, AR_INTR_ASYNC_MASK, AR_INTR_MAC_IRQ);


			REG_WRITE(ah, AR_INTR_SYNC_ENABLE,
				  AR_INTR_SYNC_DEFAULT);
			REG_WRITE(ah, AR_INTR_SYNC_MASK,
				  AR_INTR_SYNC_DEFAULT);
		}
		DPRINTF(ah->ah_sc, ATH_DBG_INTERRUPT, "AR_IMR 0x%x IER 0x%x\n",
			 REG_READ(ah, AR_IMR), REG_READ(ah, AR_IER));
	}

	return omask;
}

S
Sujith 已提交
3000 3001 3002 3003
/*******************/
/* Beacon Handling */
/*******************/

3004
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
3005 3006 3007
{
	int flags = 0;

3008
	ah->beacon_interval = beacon_period;
3009

3010
	switch (ah->opmode) {
3011 3012
	case NL80211_IFTYPE_STATION:
	case NL80211_IFTYPE_MONITOR:
3013 3014 3015 3016 3017
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
		REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
		flags |= AR_TBTT_TIMER_EN;
		break;
3018
	case NL80211_IFTYPE_ADHOC:
3019 3020 3021 3022
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
		REG_WRITE(ah, AR_NEXT_NDP_TIMER,
			  TU_TO_USEC(next_beacon +
3023 3024
				     (ah->atim_window ? ah->
				      atim_window : 1)));
3025
		flags |= AR_NDP_TIMER_EN;
3026
	case NL80211_IFTYPE_AP:
3027 3028 3029
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
			  TU_TO_USEC(next_beacon -
3030
				     ah->config.
3031
				     dma_beacon_response_time));
3032 3033
		REG_WRITE(ah, AR_NEXT_SWBA,
			  TU_TO_USEC(next_beacon -
3034
				     ah->config.
3035
				     sw_beacon_response_time));
3036 3037 3038
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
3039 3040 3041
	default:
		DPRINTF(ah->ah_sc, ATH_DBG_BEACON,
			"%s: unsupported opmode: %d\n",
3042
			__func__, ah->opmode);
3043 3044
		return;
		break;
3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060
	}

	REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
	REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));

	beacon_period &= ~ATH9K_BEACON_ENA;
	if (beacon_period & ATH9K_BEACON_RESET_TSF) {
		beacon_period &= ~ATH9K_BEACON_RESET_TSF;
		ath9k_hw_reset_tsf(ah);
	}

	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}

3061
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
3062
				    const struct ath9k_beacon_state *bs)
3063 3064
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
3065
	struct ath9k_hw_capabilities *pCap = &ah->caps;
3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090

	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

S
Sujith 已提交
3091 3092 3093 3094
	DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	DPRINTF(ah->ah_sc, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
3095

S
Sujith 已提交
3096 3097 3098
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
3099

S
Sujith 已提交
3100 3101 3102
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
3103

S
Sujith 已提交
3104 3105 3106 3107
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
3108

S
Sujith 已提交
3109 3110
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
3111

S
Sujith 已提交
3112 3113
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
3114

S
Sujith 已提交
3115 3116 3117
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
3118 3119 3120

}

S
Sujith 已提交
3121 3122 3123 3124
/*******************/
/* HW Capabilities */
/*******************/

3125
bool ath9k_hw_fill_cap_info(struct ath_hw *ah)
3126
{
3127
	struct ath9k_hw_capabilities *pCap = &ah->caps;
S
Sujith 已提交
3128
	u16 capField = 0, eeval;
3129

S
Sujith 已提交
3130
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
3131
	ah->regulatory.current_rd = eeval;
3132

S
Sujith 已提交
3133
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
3134 3135
	if (AR_SREV_9285_10_OR_LATER(ah))
		eeval |= AR9285_RDEXT_DEFAULT;
3136
	ah->regulatory.current_rd_ext = eeval;
3137

S
Sujith 已提交
3138
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
3139

3140
	if (ah->opmode != NL80211_IFTYPE_AP &&
3141
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
3142 3143 3144 3145 3146
		if (ah->regulatory.current_rd == 0x64 ||
		    ah->regulatory.current_rd == 0x65)
			ah->regulatory.current_rd += 5;
		else if (ah->regulatory.current_rd == 0x41)
			ah->regulatory.current_rd = 0x43;
S
Sujith 已提交
3147
		DPRINTF(ah->ah_sc, ATH_DBG_REGULATORY,
3148
			"regdomain mapped to 0x%x\n", ah->regulatory.current_rd);
S
Sujith 已提交
3149
	}
3150

S
Sujith 已提交
3151
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
S
Sujith 已提交
3152
	bitmap_zero(pCap->wireless_modes, ATH9K_MODE_MAX);
3153

S
Sujith 已提交
3154 3155
	if (eeval & AR5416_OPFLAGS_11A) {
		set_bit(ATH9K_MODE_11A, pCap->wireless_modes);
3156
		if (ah->config.ht_enable) {
S
Sujith 已提交
3157 3158 3159 3160 3161 3162 3163 3164 3165
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT20))
				set_bit(ATH9K_MODE_11NA_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_5G_HT40)) {
				set_bit(ATH9K_MODE_11NA_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NA_HT40MINUS,
					pCap->wireless_modes);
			}
3166 3167 3168
		}
	}

S
Sujith 已提交
3169 3170 3171
	if (eeval & AR5416_OPFLAGS_11G) {
		set_bit(ATH9K_MODE_11B, pCap->wireless_modes);
		set_bit(ATH9K_MODE_11G, pCap->wireless_modes);
3172
		if (ah->config.ht_enable) {
S
Sujith 已提交
3173 3174 3175 3176 3177 3178 3179 3180 3181 3182
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT20))
				set_bit(ATH9K_MODE_11NG_HT20,
					pCap->wireless_modes);
			if (!(eeval & AR5416_OPFLAGS_N_2G_HT40)) {
				set_bit(ATH9K_MODE_11NG_HT40PLUS,
					pCap->wireless_modes);
				set_bit(ATH9K_MODE_11NG_HT40MINUS,
					pCap->wireless_modes);
			}
		}
3183
	}
S
Sujith 已提交
3184

S
Sujith 已提交
3185
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
3186
	if ((ah->is_pciexpress)
S
Sujith 已提交
3187 3188
	    || (eeval & AR5416_OPFLAGS_11A)) {
		pCap->rx_chainmask =
S
Sujith 已提交
3189
			ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
3190
	} else {
S
Sujith 已提交
3191 3192
		pCap->rx_chainmask =
			(ath9k_hw_gpio_get(ah, 0)) ? 0x5 : 0x7;
3193 3194
	}

3195
	if (!(AR_SREV_9280(ah) && (ah->hw_version.macRev == 0)))
3196
		ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
3197

S
Sujith 已提交
3198 3199
	pCap->low_2ghz_chan = 2312;
	pCap->high_2ghz_chan = 2732;
3200

S
Sujith 已提交
3201 3202
	pCap->low_5ghz_chan = 4920;
	pCap->high_5ghz_chan = 6100;
3203

S
Sujith 已提交
3204 3205 3206
	pCap->hw_caps &= ~ATH9K_HW_CAP_CIPHER_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_CIPHER_AESCCM;
3207

S
Sujith 已提交
3208 3209 3210
	pCap->hw_caps &= ~ATH9K_HW_CAP_MIC_CKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_TKIP;
	pCap->hw_caps |= ATH9K_HW_CAP_MIC_AESCCM;
3211

S
Sujith 已提交
3212
	pCap->hw_caps |= ATH9K_HW_CAP_CHAN_SPREAD;
3213

3214
	if (ah->config.ht_enable)
S
Sujith 已提交
3215 3216 3217
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
3218

S
Sujith 已提交
3219 3220 3221 3222
	pCap->hw_caps |= ATH9K_HW_CAP_GTT;
	pCap->hw_caps |= ATH9K_HW_CAP_VEOL;
	pCap->hw_caps |= ATH9K_HW_CAP_BSSIDMASK;
	pCap->hw_caps &= ~ATH9K_HW_CAP_MCAST_KEYSEARCH;
3223

S
Sujith 已提交
3224 3225 3226 3227 3228
	if (capField & AR_EEPROM_EEPCAP_MAXQCU)
		pCap->total_queues =
			MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
	else
		pCap->total_queues = ATH9K_NUM_TX_QUEUES;
3229

S
Sujith 已提交
3230 3231 3232 3233 3234
	if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
		pCap->keycache_size =
			1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
	else
		pCap->keycache_size = AR_KEYTABLE_SIZE;
3235

S
Sujith 已提交
3236 3237 3238
	pCap->hw_caps |= ATH9K_HW_CAP_FASTCC;
	pCap->num_mr_retries = 4;
	pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
3239

3240 3241 3242
	if (AR_SREV_9285_10_OR_LATER(ah))
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
	else if (AR_SREV_9280_10_OR_LATER(ah))
S
Sujith 已提交
3243 3244 3245
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
3246

S
Sujith 已提交
3247 3248 3249 3250 3251 3252
	if (AR_SREV_9280_10_OR_LATER(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_WOW;
		pCap->hw_caps |= ATH9K_HW_CAP_WOW_MATCHPATTERN_EXACT;
	} else {
		pCap->hw_caps &= ~ATH9K_HW_CAP_WOW;
		pCap->hw_caps &= ~ATH9K_HW_CAP_WOW_MATCHPATTERN_EXACT;
3253 3254
	}

S
Sujith 已提交
3255 3256 3257 3258 3259
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
3260 3261
	}

S
Sujith 已提交
3262 3263
	pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;

3264
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
3265 3266 3267 3268 3269 3270
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
3271 3272

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
3273
	}
S
Sujith 已提交
3274
#endif
3275

3276 3277 3278 3279 3280
	if ((ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI) ||
	    (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE) ||
	    (ah->hw_version.macVersion == AR_SREV_VERSION_9160) ||
	    (ah->hw_version.macVersion == AR_SREV_VERSION_9100) ||
	    (ah->hw_version.macVersion == AR_SREV_VERSION_9280))
S
Sujith 已提交
3281
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
3282
	else
S
Sujith 已提交
3283
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
3284

3285
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
3286 3287 3288
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
3289

3290
	if (ah->regulatory.current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
S
Sujith 已提交
3291 3292 3293 3294 3295
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
			AR_EEPROM_EEREGCAP_EN_KK_U2 |
			AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
3296
	} else {
S
Sujith 已提交
3297 3298 3299
		pCap->reg_cap =
			AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
			AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
3300 3301
	}

S
Sujith 已提交
3302 3303 3304
	pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;

	pCap->num_antcfg_5ghz =
S
Sujith 已提交
3305
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
S
Sujith 已提交
3306
	pCap->num_antcfg_2ghz =
S
Sujith 已提交
3307
		ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
3308

3309
	if (AR_SREV_9280_10_OR_LATER(ah) && btcoex_enable) {
3310
		pCap->hw_caps |= ATH9K_HW_CAP_BT_COEX;
3311 3312
		ah->btactive_gpio = 6;
		ah->wlanactive_gpio = 5;
3313 3314
	}

S
Sujith 已提交
3315
	return true;
3316 3317
}

3318
bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
3319
			    u32 capability, u32 *result)
3320
{
3321
	const struct ath9k_hw_capabilities *pCap = &ah->caps;
3322

S
Sujith 已提交
3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340
	switch (type) {
	case ATH9K_CAP_CIPHER:
		switch (capability) {
		case ATH9K_CIPHER_AES_CCM:
		case ATH9K_CIPHER_AES_OCB:
		case ATH9K_CIPHER_TKIP:
		case ATH9K_CIPHER_WEP:
		case ATH9K_CIPHER_MIC:
		case ATH9K_CIPHER_CLR:
			return true;
		default:
			return false;
		}
	case ATH9K_CAP_TKIP_MIC:
		switch (capability) {
		case 0:
			return true;
		case 1:
3341
			return (ah->sta_id1_defaults &
S
Sujith 已提交
3342 3343 3344 3345
				AR_STA_ID1_CRPT_MIC_ENABLE) ? true :
			false;
		}
	case ATH9K_CAP_TKIP_SPLIT:
3346
		return (ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA) ?
S
Sujith 已提交
3347 3348 3349 3350
			false : true;
	case ATH9K_CAP_WME_TKIPMIC:
		return 0;
	case ATH9K_CAP_PHYCOUNTERS:
3351
		return ah->has_hw_phycounters ? 0 : -ENXIO;
S
Sujith 已提交
3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365
	case ATH9K_CAP_DIVERSITY:
		return (REG_READ(ah, AR_PHY_CCK_DETECT) &
			AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV) ?
			true : false;
	case ATH9K_CAP_PHYDIAG:
		return true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		switch (capability) {
		case 0:
			return true;
		case 1:
			if (REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_ADHOC) {
				return false;
			} else {
3366
				return (ah->sta_id1_defaults &
S
Sujith 已提交
3367 3368 3369 3370 3371 3372
					AR_STA_ID1_MCAST_KSRCH) ? true :
					false;
			}
		}
		return false;
	case ATH9K_CAP_TSF_ADJUST:
3373
		return (ah->misc_mode & AR_PCU_TX_ADD_TSF) ?
S
Sujith 已提交
3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388
			true : false;
	case ATH9K_CAP_RFSILENT:
		if (capability == 3)
			return false;
	case ATH9K_CAP_ANT_CFG_2GHZ:
		*result = pCap->num_antcfg_2ghz;
		return true;
	case ATH9K_CAP_ANT_CFG_5GHZ:
		*result = pCap->num_antcfg_5ghz;
		return true;
	case ATH9K_CAP_TXPOW:
		switch (capability) {
		case 0:
			return 0;
		case 1:
3389
			*result = ah->regulatory.power_limit;
S
Sujith 已提交
3390 3391
			return 0;
		case 2:
3392
			*result = ah->regulatory.max_power_level;
S
Sujith 已提交
3393 3394
			return 0;
		case 3:
3395
			*result = ah->regulatory.tp_scale;
S
Sujith 已提交
3396 3397 3398 3399 3400
			return 0;
		}
		return false;
	default:
		return false;
3401 3402 3403
	}
}

3404
bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
S
Sujith 已提交
3405
			    u32 capability, u32 setting, int *status)
3406
{
S
Sujith 已提交
3407
	u32 v;
3408

S
Sujith 已提交
3409 3410 3411
	switch (type) {
	case ATH9K_CAP_TKIP_MIC:
		if (setting)
3412
			ah->sta_id1_defaults |=
S
Sujith 已提交
3413 3414
				AR_STA_ID1_CRPT_MIC_ENABLE;
		else
3415
			ah->sta_id1_defaults &=
S
Sujith 已提交
3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427
				~AR_STA_ID1_CRPT_MIC_ENABLE;
		return true;
	case ATH9K_CAP_DIVERSITY:
		v = REG_READ(ah, AR_PHY_CCK_DETECT);
		if (setting)
			v |= AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
		else
			v &= ~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
		REG_WRITE(ah, AR_PHY_CCK_DETECT, v);
		return true;
	case ATH9K_CAP_MCAST_KEYSRCH:
		if (setting)
3428
			ah->sta_id1_defaults |= AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
3429
		else
3430
			ah->sta_id1_defaults &= ~AR_STA_ID1_MCAST_KSRCH;
S
Sujith 已提交
3431 3432 3433
		return true;
	case ATH9K_CAP_TSF_ADJUST:
		if (setting)
3434
			ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
3435
		else
3436
			ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
3437 3438 3439
		return true;
	default:
		return false;
3440 3441 3442
	}
}

S
Sujith 已提交
3443 3444 3445
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
3446

3447
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
3448 3449 3450 3451
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
3452

S
Sujith 已提交
3453 3454 3455 3456 3457 3458
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
3459

S
Sujith 已提交
3460
	gpio_shift = (gpio % 6) * 5;
3461

S
Sujith 已提交
3462 3463 3464 3465
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
3466
	} else {
S
Sujith 已提交
3467 3468 3469 3470 3471
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
3472 3473 3474
	}
}

3475
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
3476
{
S
Sujith 已提交
3477
	u32 gpio_shift;
3478

3479
	ASSERT(gpio < ah->caps.num_gpio_pins);
3480

S
Sujith 已提交
3481
	gpio_shift = gpio << 1;
3482

S
Sujith 已提交
3483 3484 3485 3486
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3487 3488
}

3489
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
3490
{
3491 3492 3493
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

3494
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
3495
		return 0xffffffff;
3496

3497 3498 3499 3500 3501 3502
	if (AR_SREV_9285_10_OR_LATER(ah))
		return MS_REG_READ(AR9285, gpio) != 0;
	else if (AR_SREV_9280_10_OR_LATER(ah))
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
3503 3504
}

3505
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
3506
			 u32 ah_signal_type)
3507
{
S
Sujith 已提交
3508
	u32 gpio_shift;
3509

S
Sujith 已提交
3510
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
3511

S
Sujith 已提交
3512
	gpio_shift = 2 * gpio;
3513

S
Sujith 已提交
3514 3515 3516 3517
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
3518 3519
}

3520
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
3521
{
S
Sujith 已提交
3522 3523
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
3524 3525
}

3526
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
3527
void ath9k_enable_rfkill(struct ath_hw *ah)
3528
{
S
Sujith 已提交
3529 3530
	REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
		    AR_GPIO_INPUT_EN_VAL_RFSILENT_BB);
3531

S
Sujith 已提交
3532 3533 3534
	REG_CLR_BIT(ah, AR_GPIO_INPUT_MUX2,
		    AR_GPIO_INPUT_MUX2_RFSILENT);

3535
	ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
S
Sujith 已提交
3536
	REG_SET_BIT(ah, AR_PHY_TEST, RFSILENT_BB);
3537
}
S
Sujith 已提交
3538
#endif
3539

3540
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
3541
{
S
Sujith 已提交
3542
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
3543 3544
}

3545
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
3546
{
S
Sujith 已提交
3547
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
3548 3549
}

3550
bool ath9k_hw_setantennaswitch(struct ath_hw *ah,
S
Sujith 已提交
3551 3552 3553 3554 3555
			       enum ath9k_ant_setting settings,
			       struct ath9k_channel *chan,
			       u8 *tx_chainmask,
			       u8 *rx_chainmask,
			       u8 *antenna_cfgd)
3556
{
S
Sujith 已提交
3557
	static u8 tx_chainmask_cfg, rx_chainmask_cfg;
3558

S
Sujith 已提交
3559 3560
	if (AR_SREV_9280(ah)) {
		if (!tx_chainmask_cfg) {
3561

S
Sujith 已提交
3562 3563 3564
			tx_chainmask_cfg = *tx_chainmask;
			rx_chainmask_cfg = *rx_chainmask;
		}
3565

S
Sujith 已提交
3566 3567 3568 3569 3570 3571 3572
		switch (settings) {
		case ATH9K_ANT_FIXED_A:
			*tx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
			*rx_chainmask = ATH9K_ANTENNA0_CHAINMASK;
			*antenna_cfgd = true;
			break;
		case ATH9K_ANT_FIXED_B:
3573
			if (ah->caps.tx_chainmask >
S
Sujith 已提交
3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588
			    ATH9K_ANTENNA1_CHAINMASK) {
				*tx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
			}
			*rx_chainmask = ATH9K_ANTENNA1_CHAINMASK;
			*antenna_cfgd = true;
			break;
		case ATH9K_ANT_VARIABLE:
			*tx_chainmask = tx_chainmask_cfg;
			*rx_chainmask = rx_chainmask_cfg;
			*antenna_cfgd = true;
			break;
		default:
			break;
		}
	} else {
3589
		ah->diversity_control = settings;
3590 3591
	}

S
Sujith 已提交
3592
	return true;
3593 3594
}

S
Sujith 已提交
3595 3596 3597 3598
/*********************/
/* General Operation */
/*********************/

3599
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
3600
{
S
Sujith 已提交
3601 3602
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
3603

S
Sujith 已提交
3604 3605 3606 3607
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
3608

S
Sujith 已提交
3609
	return bits;
3610 3611
}

3612
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
3613
{
S
Sujith 已提交
3614
	u32 phybits;
3615

S
Sujith 已提交
3616 3617 3618 3619 3620 3621 3622
	REG_WRITE(ah, AR_RX_FILTER, (bits & 0xffff) | AR_RX_COMPR_BAR);
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
3623

S
Sujith 已提交
3624 3625 3626 3627 3628 3629 3630
	if (phybits)
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
	else
		REG_WRITE(ah, AR_RXCFG,
			  REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
}
3631

3632
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
3633 3634 3635
{
	return ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM);
}
3636

3637
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
3638 3639 3640
{
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
		return false;
3641

S
Sujith 已提交
3642
	return ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD);
3643 3644
}

3645
bool ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit)
3646
{
3647
	struct ath9k_channel *chan = ah->curchan;
3648
	struct ieee80211_channel *channel = chan->chan;
3649

3650
	ah->regulatory.power_limit = min(limit, (u32) MAX_RATE_POWER);
3651

S
Sujith 已提交
3652 3653 3654 3655 3656 3657
	if (ah->eep_ops->set_txpower(ah, chan,
			     ath9k_regd_get_ctl(ah, chan),
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
				 (u32) ah->regulatory.power_limit)) != 0)
3658
		return false;
S
Sujith 已提交
3659

3660 3661 3662
	return true;
}

3663
void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac)
3664
{
S
Sujith 已提交
3665
	memcpy(ah->macaddr, mac, ETH_ALEN);
3666 3667
}

3668
void ath9k_hw_setopmode(struct ath_hw *ah)
3669
{
3670
	ath9k_hw_set_operating_mode(ah, ah->opmode);
3671 3672
}

3673
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
3674
{
S
Sujith 已提交
3675 3676
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
3677 3678
}

S
Sujith 已提交
3679
void ath9k_hw_setbssidmask(struct ath_softc *sc)
3680
{
S
Sujith 已提交
3681 3682
	REG_WRITE(sc->sc_ah, AR_BSSMSKL, get_unaligned_le32(sc->bssidmask));
	REG_WRITE(sc->sc_ah, AR_BSSMSKU, get_unaligned_le16(sc->bssidmask + 4));
3683 3684
}

S
Sujith 已提交
3685
void ath9k_hw_write_associd(struct ath_softc *sc)
3686
{
S
Sujith 已提交
3687 3688 3689
	REG_WRITE(sc->sc_ah, AR_BSS_ID0, get_unaligned_le32(sc->curbssid));
	REG_WRITE(sc->sc_ah, AR_BSS_ID1, get_unaligned_le16(sc->curbssid + 4) |
		  ((sc->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
3690 3691
}

3692
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
3693
{
S
Sujith 已提交
3694
	u64 tsf;
3695

S
Sujith 已提交
3696 3697
	tsf = REG_READ(ah, AR_TSF_U32);
	tsf = (tsf << 32) | REG_READ(ah, AR_TSF_L32);
3698

S
Sujith 已提交
3699 3700
	return tsf;
}
3701

3702
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
3703 3704 3705 3706 3707 3708
{
	REG_WRITE(ah, AR_TSF_L32, 0x00000000);
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
}

3709
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
3710 3711
{
	int count;
3712

S
Sujith 已提交
3713 3714 3715 3716 3717
	count = 0;
	while (REG_READ(ah, AR_SLP32_MODE) & AR_SLP32_TSF_WRITE_STATUS) {
		count++;
		if (count > 10) {
			DPRINTF(ah->ah_sc, ATH_DBG_RESET,
S
Sujith 已提交
3718
				"AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
S
Sujith 已提交
3719
			break;
3720
		}
S
Sujith 已提交
3721 3722 3723 3724
		udelay(10);
	}
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
3725

3726
bool ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
3727 3728
{
	if (setting)
3729
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
3730
	else
3731
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
3732

S
Sujith 已提交
3733 3734
	return true;
}
3735

3736
bool ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
S
Sujith 已提交
3737 3738
{
	if (us < ATH9K_SLOT_TIME_9 || us > ath9k_hw_mac_to_usec(ah, 0xffff)) {
S
Sujith 已提交
3739
		DPRINTF(ah->ah_sc, ATH_DBG_RESET, "bad slot time %u\n", us);
3740
		ah->slottime = (u32) -1;
S
Sujith 已提交
3741 3742 3743
		return false;
	} else {
		REG_WRITE(ah, AR_D_GBL_IFS_SLOT, ath9k_hw_mac_to_clks(ah, us));
3744
		ah->slottime = us;
S
Sujith 已提交
3745
		return true;
3746
	}
S
Sujith 已提交
3747 3748
}

3749
void ath9k_hw_set11nmac2040(struct ath_hw *ah, enum ath9k_ht_macmode mode)
S
Sujith 已提交
3750 3751 3752 3753
{
	u32 macmode;

	if (mode == ATH9K_HT_MACMODE_2040 &&
3754
	    !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
3755 3756 3757
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
3758

S
Sujith 已提交
3759
	REG_WRITE(ah, AR_2040_MODE, macmode);
3760
}
3761 3762 3763 3764 3765

/***************************/
/*  Bluetooth Coexistence  */
/***************************/

3766
void ath9k_hw_btcoex_enable(struct ath_hw *ah)
3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778
{
	/* connect bt_active to baseband */
	REG_CLR_BIT(ah, AR_GPIO_INPUT_EN_VAL,
			(AR_GPIO_INPUT_EN_VAL_BT_PRIORITY_DEF |
			 AR_GPIO_INPUT_EN_VAL_BT_FREQUENCY_DEF));

	REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
			AR_GPIO_INPUT_EN_VAL_BT_ACTIVE_BB);

	/* Set input mux for bt_active to gpio pin */
	REG_RMW_FIELD(ah, AR_GPIO_INPUT_MUX1,
			AR_GPIO_INPUT_MUX1_BT_ACTIVE,
3779
			ah->btactive_gpio);
3780 3781

	/* Configure the desired gpio port for input */
3782
	ath9k_hw_cfg_gpio_input(ah, ah->btactive_gpio);
3783 3784

	/* Configure the desired GPIO port for TX_FRAME output */
3785
	ath9k_hw_cfg_output(ah, ah->wlanactive_gpio,
3786 3787
			    AR_GPIO_OUTPUT_MUX_AS_TX_FRAME);
}