exceptions-64s.S 43.7 KB
Newer Older
1 2 3 4 5 6 7
/*
 * This file contains the 64-bit "server" PowerPC variant
 * of the low level exception handling including exception
 * vectors, exception return, part of the slb and stab
 * handling and other fixed offset specific things.
 *
 * This file is meant to be #included from head_64.S due to
L
Lucas De Marchi 已提交
8
 * position dependent assembly.
9 10 11 12 13 14
 *
 * Most of this originates from head_64.S and thus has the same
 * copyright history.
 *
 */

15
#include <asm/hw_irq.h>
16
#include <asm/exception-64s.h>
17
#include <asm/ptrace.h>
18

19 20 21
/*
 * We layout physical memory as follows:
 * 0x0000 - 0x00ff : Secondary processor spin code
22 23 24 25
 * 0x0100 - 0x17ff : pSeries Interrupt prologs
 * 0x1800 - 0x4000 : interrupt support common interrupt prologs
 * 0x4000 - 0x5fff : pSeries interrupts with IR=1,DR=1
 * 0x6000 - 0x6fff : more interrupt support including for IR=1,DR=1
26
 * 0x7000 - 0x7fff : FWNMI data area
27 28
 * 0x8000 - 0x8fff : Initial (CPU0) segment table
 * 0x9000 -        : Early init and support code
29
 */
30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58
	/* Syscall routine is used twice, in reloc-off and reloc-on paths */
#define SYSCALL_PSERIES_1 					\
BEGIN_FTR_SECTION						\
	cmpdi	r0,0x1ebe ; 					\
	beq-	1f ;						\
END_FTR_SECTION_IFSET(CPU_FTR_REAL_LE)				\
	mr	r9,r13 ;					\
	GET_PACA(r13) ;						\
	mfspr	r11,SPRN_SRR0 ;					\
0:

#define SYSCALL_PSERIES_2_RFID 					\
	mfspr	r12,SPRN_SRR1 ;					\
	ld	r10,PACAKBASE(r13) ; 				\
	LOAD_HANDLER(r10, system_call_entry) ; 			\
	mtspr	SPRN_SRR0,r10 ; 				\
	ld	r10,PACAKMSR(r13) ;				\
	mtspr	SPRN_SRR1,r10 ; 				\
	rfid ; 							\
	b	. ;	/* prevent speculative execution */

#define SYSCALL_PSERIES_3					\
	/* Fast LE/BE switch system call */			\
1:	mfspr	r12,SPRN_SRR1 ;					\
	xori	r12,r12,MSR_LE ;				\
	mtspr	SPRN_SRR1,r12 ;					\
	rfid ;		/* return to userspace */		\
	b	. ;	/* prevent speculative execution */

59 60 61 62 63 64 65 66 67 68
#if defined(CONFIG_RELOCATABLE)
	/*
	 * We can't branch directly; in the direct case we use LR
	 * and system_call_entry restores LR.  (We thus need to move
	 * LR to r10 in the RFID case too.)
	 */
#define SYSCALL_PSERIES_2_DIRECT				\
	mflr	r10 ;						\
	ld	r12,PACAKBASE(r13) ; 				\
	LOAD_HANDLER(r12, system_call_entry_direct) ;		\
69
	mtctr	r12 ;						\
70 71 72 73 74
	mfspr	r12,SPRN_SRR1 ;					\
	/* Re-use of r13... No spare regs to do this */	\
	li	r13,MSR_RI ;					\
	mtmsrd 	r13,1 ;						\
	GET_PACA(r13) ;	/* get r13 back */			\
75
	bctr ;
76 77 78 79 80 81 82 83
#else
	/* We can branch directly */
#define SYSCALL_PSERIES_2_DIRECT				\
	mfspr	r12,SPRN_SRR1 ;					\
	li	r10,MSR_RI ;					\
	mtmsrd 	r10,1 ;			/* Set RI (EE=0) */	\
	b	system_call_entry_direct ;
#endif
84 85 86 87 88 89 90 91 92 93 94 95 96

/*
 * This is the start of the interrupt handlers for pSeries
 * This code runs with relocation off.
 * Code from here to __end_interrupts gets copied down to real
 * address 0x100 when we are running a relocatable kernel.
 * Therefore any relative branches in this section must only
 * branch to labels in this section.
 */
	. = 0x100
	.globl __start_interrupts
__start_interrupts:

97 98
	.globl system_reset_pSeries;
system_reset_pSeries:
99
	HMT_MEDIUM_PPR_DISCARD
100 101 102 103 104 105 106 107 108
	SET_SCRATCH0(r13)
#ifdef CONFIG_PPC_P7_NAP
BEGIN_FTR_SECTION
	/* Running native on arch 2.06 or later, check if we are
	 * waking up from nap. We only handle no state loss and
	 * supervisor state loss. We do -not- handle hypervisor
	 * state loss at this time.
	 */
	mfspr	r13,SPRN_SRR1
109 110 111 112 113
	rlwinm.	r13,r13,47-31,30,31
	beq	9f

	/* waking up from powersave (nap) state */
	cmpwi	cr1,r13,2
114 115
	/* Total loss of HV state is fatal, we could try to use the
	 * PIR to locate a PACA, then use an emergency stack etc...
116 117
	 * OPAL v3 based powernv platforms have new idle states
	 * which fall in this catagory.
118
	 */
119
	bgt	cr1,8f
120 121
	GET_PACA(r13)

122
#ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
123 124 125 126 127 128 129
	li	r0,KVM_HWTHREAD_IN_KERNEL
	stb	r0,HSTATE_HWTHREAD_STATE(r13)
	/* Order setting hwthread_state vs. testing hwthread_req */
	sync
	lbz	r0,HSTATE_HWTHREAD_REQ(r13)
	cmpwi	r0,0
	beq	1f
130 131 132 133 134
	b	kvm_start_guest
1:
#endif

	beq	cr1,2f
135 136
	b	power7_wakeup_noloss
2:	b	power7_wakeup_loss
137 138 139

	/* Fast Sleep wakeup on PowerNV */
8:	GET_PACA(r13)
140
	b 	power7_wakeup_tb_loss
141

142
9:
143
END_FTR_SECTION_IFSET(CPU_FTR_HVMODE | CPU_FTR_ARCH_206)
144
#endif /* CONFIG_PPC_P7_NAP */
145 146
	EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, system_reset_common, EXC_STD,
				 NOTEST, 0x100)
147 148

	. = 0x200
149 150 151 152 153
machine_check_pSeries_1:
	/* This is moved out of line as it can be patched by FW, but
	 * some code path might still want to branch into the original
	 * vector
	 */
154 155
	HMT_MEDIUM_PPR_DISCARD
	SET_SCRATCH0(r13)		/* save r13 */
156 157 158 159 160 161 162 163 164
#ifdef CONFIG_PPC_P7_NAP
BEGIN_FTR_SECTION
	/* Running native on arch 2.06 or later, check if we are
	 * waking up from nap. We only handle no state loss and
	 * supervisor state loss. We do -not- handle hypervisor
	 * state loss at this time.
	 */
	mfspr	r13,SPRN_SRR1
	rlwinm.	r13,r13,47-31,30,31
165
	OPT_GET_SPR(r13, SPRN_CFAR, CPU_FTR_CFAR)
166 167
	beq	9f

168 169
	mfspr	r13,SPRN_SRR1
	rlwinm.	r13,r13,47-31,30,31
170 171 172
	/* waking up from powersave (nap) state */
	cmpwi	cr1,r13,2
	/* Total loss of HV state is fatal. let's just stay stuck here */
173
	OPT_GET_SPR(r13, SPRN_CFAR, CPU_FTR_CFAR)
174 175
	bgt	cr1,.
9:
176
	OPT_SET_SPR(r13, SPRN_CFAR, CPU_FTR_CFAR)
177 178
END_FTR_SECTION_IFSET(CPU_FTR_HVMODE | CPU_FTR_ARCH_206)
#endif /* CONFIG_PPC_P7_NAP */
179
	EXCEPTION_PROLOG_0(PACA_EXMC)
180 181 182
BEGIN_FTR_SECTION
	b	machine_check_pSeries_early
FTR_SECTION_ELSE
183
	b	machine_check_pSeries_0
184
ALT_FTR_SECTION_END_IFSET(CPU_FTR_HVMODE)
185 186 187 188

	. = 0x300
	.globl data_access_pSeries
data_access_pSeries:
189
	HMT_MEDIUM_PPR_DISCARD
190
	SET_SCRATCH0(r13)
191
	EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, data_access_common, EXC_STD,
192
				 KVMTEST, 0x300)
193 194 195 196

	. = 0x380
	.globl data_access_slb_pSeries
data_access_slb_pSeries:
197
	HMT_MEDIUM_PPR_DISCARD
198
	SET_SCRATCH0(r13)
199
	EXCEPTION_PROLOG_0(PACA_EXSLB)
200
	EXCEPTION_PROLOG_1(PACA_EXSLB, KVMTEST, 0x380)
201 202 203 204 205 206 207
	std	r3,PACA_EXSLB+EX_R3(r13)
	mfspr	r3,SPRN_DAR
#ifdef __DISABLED__
	/* Keep that around for when we re-implement dynamic VSIDs */
	cmpdi	r3,0
	bge	slb_miss_user_pseries
#endif /* __DISABLED__ */
208
	mfspr	r12,SPRN_SRR1
209
#ifndef CONFIG_RELOCATABLE
210
	b	slb_miss_realmode
211 212
#else
	/*
213
	 * We can't just use a direct branch to slb_miss_realmode
214 215 216 217 218
	 * because the distance from here to there depends on where
	 * the kernel ends up being put.
	 */
	mfctr	r11
	ld	r10,PACAKBASE(r13)
219
	LOAD_HANDLER(r10, slb_miss_realmode)
220 221 222 223
	mtctr	r10
	bctr
#endif

224
	STD_EXCEPTION_PSERIES(0x400, 0x400, instruction_access)
225 226 227 228

	. = 0x480
	.globl instruction_access_slb_pSeries
instruction_access_slb_pSeries:
229
	HMT_MEDIUM_PPR_DISCARD
230
	SET_SCRATCH0(r13)
231
	EXCEPTION_PROLOG_0(PACA_EXSLB)
232
	EXCEPTION_PROLOG_1(PACA_EXSLB, KVMTEST_PR, 0x480)
233 234 235 236 237 238 239
	std	r3,PACA_EXSLB+EX_R3(r13)
	mfspr	r3,SPRN_SRR0		/* SRR0 is faulting address */
#ifdef __DISABLED__
	/* Keep that around for when we re-implement dynamic VSIDs */
	cmpdi	r3,0
	bge	slb_miss_user_pseries
#endif /* __DISABLED__ */
240
	mfspr	r12,SPRN_SRR1
241
#ifndef CONFIG_RELOCATABLE
242
	b	slb_miss_realmode
243 244 245
#else
	mfctr	r11
	ld	r10,PACAKBASE(r13)
246
	LOAD_HANDLER(r10, slb_miss_realmode)
247 248 249 250
	mtctr	r10
	bctr
#endif

251 252 253
	/* We open code these as we can't have a ". = x" (even with
	 * x = "." within a feature section
	 */
254
	. = 0x500;
255 256
	.globl hardware_interrupt_pSeries;
	.globl hardware_interrupt_hv;
257
hardware_interrupt_pSeries:
258
hardware_interrupt_hv:
259
	HMT_MEDIUM_PPR_DISCARD
260
	BEGIN_FTR_SECTION
261 262 263
		_MASKABLE_EXCEPTION_PSERIES(0x502, hardware_interrupt,
					    EXC_HV, SOFTEN_TEST_HV)
		KVM_HANDLER(PACA_EXGEN, EXC_HV, 0x502)
264 265
	FTR_SECTION_ELSE
		_MASKABLE_EXCEPTION_PSERIES(0x500, hardware_interrupt,
266
					    EXC_STD, SOFTEN_TEST_HV_201)
267
		KVM_HANDLER(PACA_EXGEN, EXC_STD, 0x500)
268
	ALT_FTR_SECTION_END_IFSET(CPU_FTR_HVMODE | CPU_FTR_ARCH_206)
269

270
	STD_EXCEPTION_PSERIES(0x600, 0x600, alignment)
271
	KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0x600)
272

273
	STD_EXCEPTION_PSERIES(0x700, 0x700, program_check)
274
	KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0x700)
275

276
	STD_EXCEPTION_PSERIES(0x800, 0x800, fp_unavailable)
277
	KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0x800)
278

279 280 281 282 283
	. = 0x900
	.globl decrementer_pSeries
decrementer_pSeries:
	_MASKABLE_EXCEPTION_PSERIES(0x900, decrementer, EXC_STD, SOFTEN_TEST_PR)

284
	STD_EXCEPTION_HV(0x980, 0x982, hdecrementer)
285

286
	MASKABLE_EXCEPTION_PSERIES(0xa00, 0xa00, doorbell_super)
287
	KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0xa00)
288

289
	STD_EXCEPTION_PSERIES(0xb00, 0xb00, trap_0b)
290
	KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0xb00)
291 292 293 294 295

	. = 0xc00
	.globl	system_call_pSeries
system_call_pSeries:
	HMT_MEDIUM
296 297 298 299 300 301 302 303 304
#ifdef CONFIG_KVM_BOOK3S_64_HANDLER
	SET_SCRATCH0(r13)
	GET_PACA(r13)
	std	r9,PACA_EXGEN+EX_R9(r13)
	std	r10,PACA_EXGEN+EX_R10(r13)
	mfcr	r9
	KVMTEST(0xc00)
	GET_SCRATCH0(r13)
#endif
305 306 307
	SYSCALL_PSERIES_1
	SYSCALL_PSERIES_2_RFID
	SYSCALL_PSERIES_3
308 309
	KVM_HANDLER(PACA_EXGEN, EXC_STD, 0xc00)

310
	STD_EXCEPTION_PSERIES(0xd00, 0xd00, single_step)
311
	KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0xd00)
312 313 314 315 316

	/* At 0xe??? we have a bunch of hypervisor exceptions, we branch
	 * out of line to handle them
	 */
	. = 0xe00
317
hv_data_storage_trampoline:
318 319
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
320
	b	h_data_storage_hv
321

322
	. = 0xe20
323
hv_instr_storage_trampoline:
324 325
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
326
	b	h_instr_storage_hv
327

328
	. = 0xe40
329
emulation_assist_trampoline:
330 331
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
332
	b	emulation_assist_hv
333

334
	. = 0xe60
335
hv_exception_trampoline:
336 337
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
338
	b	hmi_exception_hv
339

340
	. = 0xe80
341
hv_doorbell_trampoline:
342 343
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
344
	b	h_doorbell_hv
345 346 347 348 349 350 351

	/* We need to deal with the Altivec unavailable exception
	 * here which is at 0xf20, thus in the middle of the
	 * prolog code of the PerformanceMonitor one. A little
	 * trickery is thus necessary
	 */
	. = 0xf00
352
performance_monitor_pseries_trampoline:
353 354
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
355 356 357
	b	performance_monitor_pSeries

	. = 0xf20
358
altivec_unavailable_pseries_trampoline:
359 360
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
361 362 363
	b	altivec_unavailable_pSeries

	. = 0xf40
364
vsx_unavailable_pseries_trampoline:
365 366
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
367 368
	b	vsx_unavailable_pSeries

369
	. = 0xf60
370
facility_unavailable_trampoline:
371 372
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
373
	b	facility_unavailable_pSeries
374

375
	. = 0xf80
376
hv_facility_unavailable_trampoline:
377 378 379 380
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
	b	facility_unavailable_hv

381
#ifdef CONFIG_CBE_RAS
382
	STD_EXCEPTION_HV(0x1200, 0x1202, cbe_system_error)
383
	KVM_HANDLER_SKIP(PACA_EXGEN, EXC_HV, 0x1202)
384
#endif /* CONFIG_CBE_RAS */
385

386
	STD_EXCEPTION_PSERIES(0x1300, 0x1300, instruction_breakpoint)
387
	KVM_HANDLER_PR_SKIP(PACA_EXGEN, EXC_STD, 0x1300)
388

389
	. = 0x1500
M
Michael Neuling 已提交
390
	.global denorm_exception_hv
391
denorm_exception_hv:
392
	HMT_MEDIUM_PPR_DISCARD
393
	mtspr	SPRN_SPRG_HSCRATCH0,r13
394
	EXCEPTION_PROLOG_0(PACA_EXGEN)
395
	EXCEPTION_PROLOG_1(PACA_EXGEN, NOTEST, 0x1500)
396 397 398 399 400 401 402 403 404

#ifdef CONFIG_PPC_DENORMALISATION
	mfspr	r10,SPRN_HSRR1
	mfspr	r11,SPRN_HSRR0		/* save HSRR0 */
	andis.	r10,r10,(HSRR1_DENORM)@h /* denorm? */
	addi	r11,r11,-4		/* HSRR0 is next instruction */
	bne+	denorm_assist
#endif

405
	KVMTEST(0x1500)
406 407 408
	EXCEPTION_PROLOG_PSERIES_1(denorm_common, EXC_HV)
	KVM_HANDLER_SKIP(PACA_EXGEN, EXC_STD, 0x1500)

409
#ifdef CONFIG_CBE_RAS
410
	STD_EXCEPTION_HV(0x1600, 0x1602, cbe_maintenance)
411
	KVM_HANDLER_SKIP(PACA_EXGEN, EXC_HV, 0x1602)
412
#endif /* CONFIG_CBE_RAS */
413

414
	STD_EXCEPTION_PSERIES(0x1700, 0x1700, altivec_assist)
415
	KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0x1700)
416

417
#ifdef CONFIG_CBE_RAS
418
	STD_EXCEPTION_HV(0x1800, 0x1802, cbe_thermal)
419
	KVM_HANDLER_SKIP(PACA_EXGEN, EXC_HV, 0x1802)
420 421
#else
	. = 0x1800
422 423 424
#endif /* CONFIG_CBE_RAS */


425 426
/*** Out of line interrupts support ***/

427
	.align	7
428
	/* moved from 0x200 */
429 430 431 432 433 434 435 436 437
machine_check_pSeries_early:
BEGIN_FTR_SECTION
	EXCEPTION_PROLOG_1(PACA_EXMC, NOTEST, 0x200)
	/*
	 * Register contents:
	 * R13		= PACA
	 * R9		= CR
	 * Original R9 to R13 is saved on PACA_EXMC
	 *
438 439 440
	 * Switch to mc_emergency stack and handle re-entrancy (we limit
	 * the nested MCE upto level 4 to avoid stack overflow).
	 * Save MCE registers srr1, srr0, dar and dsisr and then set ME=1
441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462
	 *
	 * We use paca->in_mce to check whether this is the first entry or
	 * nested machine check. We increment paca->in_mce to track nested
	 * machine checks.
	 *
	 * If this is the first entry then set stack pointer to
	 * paca->mc_emergency_sp, otherwise r1 is already pointing to
	 * stack frame on mc_emergency stack.
	 *
	 * NOTE: We are here with MSR_ME=0 (off), which means we risk a
	 * checkstop if we get another machine check exception before we do
	 * rfid with MSR_ME=1.
	 */
	mr	r11,r1			/* Save r1 */
	lhz	r10,PACA_IN_MCE(r13)
	cmpwi	r10,0			/* Are we in nested machine check */
	bne	0f			/* Yes, we are. */
	/* First machine check entry */
	ld	r1,PACAMCEMERGSP(r13)	/* Use MC emergency stack */
0:	subi	r1,r1,INT_FRAME_SIZE	/* alloc stack frame */
	addi	r10,r10,1		/* increment paca->in_mce */
	sth	r10,PACA_IN_MCE(r13)
463 464 465
	/* Limit nested MCE to level 4 to avoid stack overflow */
	cmpwi	r10,4
	bgt	2f			/* Check if we hit limit of 4 */
466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483
	std	r11,GPR1(r1)		/* Save r1 on the stack. */
	std	r11,0(r1)		/* make stack chain pointer */
	mfspr	r11,SPRN_SRR0		/* Save SRR0 */
	std	r11,_NIP(r1)
	mfspr	r11,SPRN_SRR1		/* Save SRR1 */
	std	r11,_MSR(r1)
	mfspr	r11,SPRN_DAR		/* Save DAR */
	std	r11,_DAR(r1)
	mfspr	r11,SPRN_DSISR		/* Save DSISR */
	std	r11,_DSISR(r1)
	std	r9,_CCR(r1)		/* Save CR in stackframe */
	/* Save r9 through r13 from EXMC save area to stack frame. */
	EXCEPTION_PROLOG_COMMON_2(PACA_EXMC)
	mfmsr	r11			/* get MSR value */
	ori	r11,r11,MSR_ME		/* turn on ME bit */
	ori	r11,r11,MSR_RI		/* turn on RI bit */
	ld	r12,PACAKBASE(r13)	/* get high part of &label */
	LOAD_HANDLER(r12, machine_check_handle_early)
484
1:	mtspr	SPRN_SRR0,r12
485 486 487
	mtspr	SPRN_SRR1,r11
	rfid
	b	.	/* prevent speculative execution */
488 489 490 491 492 493 494 495 496 497 498 499 500
2:
	/* Stack overflow. Stay on emergency stack and panic.
	 * Keep the ME bit off while panic-ing, so that if we hit
	 * another machine check we checkstop.
	 */
	addi	r1,r1,INT_FRAME_SIZE	/* go back to previous stack frame */
	ld	r11,PACAKMSR(r13)
	ld	r12,PACAKBASE(r13)
	LOAD_HANDLER(r12, unrecover_mce)
	li	r10,MSR_ME
	andc	r11,r11,r10		/* Turn off MSR_ME */
	b	1b
	b	.	/* prevent speculative execution */
501 502
END_FTR_SECTION_IFSET(CPU_FTR_HVMODE)

503 504 505
machine_check_pSeries:
	.globl machine_check_fwnmi
machine_check_fwnmi:
506
	HMT_MEDIUM_PPR_DISCARD
507
	SET_SCRATCH0(r13)		/* save r13 */
508 509 510 511
	EXCEPTION_PROLOG_0(PACA_EXMC)
machine_check_pSeries_0:
	EXCEPTION_PROLOG_1(PACA_EXMC, KVMTEST, 0x200)
	EXCEPTION_PROLOG_PSERIES_1(machine_check_common, EXC_STD)
512
	KVM_HANDLER_SKIP(PACA_EXMC, EXC_STD, 0x200)
513 514
	KVM_HANDLER_SKIP(PACA_EXGEN, EXC_STD, 0x300)
	KVM_HANDLER_SKIP(PACA_EXSLB, EXC_STD, 0x380)
515 516 517
	KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0x400)
	KVM_HANDLER_PR(PACA_EXSLB, EXC_STD, 0x480)
	KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0x900)
518 519
	KVM_HANDLER(PACA_EXGEN, EXC_HV, 0x982)

520 521 522 523 524 525 526 527 528 529 530 531
#ifdef CONFIG_PPC_DENORMALISATION
denorm_assist:
BEGIN_FTR_SECTION
/*
 * To denormalise we need to move a copy of the register to itself.
 * For POWER6 do that here for all FP regs.
 */
	mfmsr	r10
	ori	r10,r10,(MSR_FP|MSR_FE0|MSR_FE1)
	xori	r10,r10,(MSR_FE0|MSR_FE1)
	mtmsrd	r10
	sync
532 533 534 535 536 537 538 539

#define FMR2(n)  fmr (n), (n) ; fmr n+1, n+1
#define FMR4(n)  FMR2(n) ; FMR2(n+2)
#define FMR8(n)  FMR4(n) ; FMR4(n+4)
#define FMR16(n) FMR8(n) ; FMR8(n+8)
#define FMR32(n) FMR16(n) ; FMR16(n+16)
	FMR32(0)

540 541 542 543 544 545 546 547 548
FTR_SECTION_ELSE
/*
 * To denormalise we need to move a copy of the register to itself.
 * For POWER7 do that here for the first 32 VSX registers only.
 */
	mfmsr	r10
	oris	r10,r10,MSR_VSX@h
	mtmsrd	r10
	sync
549 550 551 552 553 554 555 556

#define XVCPSGNDP2(n) XVCPSGNDP(n,n,n) ; XVCPSGNDP(n+1,n+1,n+1)
#define XVCPSGNDP4(n) XVCPSGNDP2(n) ; XVCPSGNDP2(n+2)
#define XVCPSGNDP8(n) XVCPSGNDP4(n) ; XVCPSGNDP4(n+4)
#define XVCPSGNDP16(n) XVCPSGNDP8(n) ; XVCPSGNDP8(n+8)
#define XVCPSGNDP32(n) XVCPSGNDP16(n) ; XVCPSGNDP16(n+16)
	XVCPSGNDP32(0)

557
ALT_FTR_SECTION_END_IFCLR(CPU_FTR_ARCH_206)
558 559 560 561 562 563 564 565 566 567

BEGIN_FTR_SECTION
	b	denorm_done
END_FTR_SECTION_IFCLR(CPU_FTR_ARCH_207S)
/*
 * To denormalise we need to move a copy of the register to itself.
 * For POWER8 we need to do that for all 64 VSX registers
 */
	XVCPSGNDP32(32)
denorm_done:
568 569 570
	mtspr	SPRN_HSRR0,r11
	mtcrf	0x80,r9
	ld	r9,PACA_EXGEN+EX_R9(r13)
571
	RESTORE_PPR_PACA(PACA_EXGEN, r10)
572 573 574 575
BEGIN_FTR_SECTION
	ld	r10,PACA_EXGEN+EX_CFAR(r13)
	mtspr	SPRN_CFAR,r10
END_FTR_SECTION_IFSET(CPU_FTR_CFAR)
576 577 578 579 580 581 582 583
	ld	r10,PACA_EXGEN+EX_R10(r13)
	ld	r11,PACA_EXGEN+EX_R11(r13)
	ld	r12,PACA_EXGEN+EX_R12(r13)
	ld	r13,PACA_EXGEN+EX_R13(r13)
	HRFID
	b	.
#endif

584
	.align	7
585
	/* moved from 0xe00 */
586
	STD_EXCEPTION_HV_OOL(0xe02, h_data_storage)
587
	KVM_HANDLER_SKIP(PACA_EXGEN, EXC_HV, 0xe02)
588
	STD_EXCEPTION_HV_OOL(0xe22, h_instr_storage)
589
	KVM_HANDLER(PACA_EXGEN, EXC_HV, 0xe22)
590
	STD_EXCEPTION_HV_OOL(0xe42, emulation_assist)
591
	KVM_HANDLER(PACA_EXGEN, EXC_HV, 0xe42)
592
	STD_EXCEPTION_HV_OOL(0xe62, hmi_exception) /* need to flush cache ? */
593
	KVM_HANDLER(PACA_EXGEN, EXC_HV, 0xe62)
594
	MASKABLE_EXCEPTION_HV_OOL(0xe82, h_doorbell)
595
	KVM_HANDLER(PACA_EXGEN, EXC_HV, 0xe82)
596 597

	/* moved from 0xf00 */
598
	STD_EXCEPTION_PSERIES_OOL(0xf00, performance_monitor)
599
	KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0xf00)
600
	STD_EXCEPTION_PSERIES_OOL(0xf20, altivec_unavailable)
601
	KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0xf20)
602
	STD_EXCEPTION_PSERIES_OOL(0xf40, vsx_unavailable)
603
	KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0xf40)
604
	STD_EXCEPTION_PSERIES_OOL(0xf60, facility_unavailable)
605
	KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0xf60)
606 607
	STD_EXCEPTION_HV_OOL(0xf82, facility_unavailable)
	KVM_HANDLER(PACA_EXGEN, EXC_HV, 0xf82)
608 609

/*
610 611 612 613 614 615
 * An interrupt came in while soft-disabled. We set paca->irq_happened, then:
 * - If it was a decrementer interrupt, we bump the dec to max and and return.
 * - If it was a doorbell we return immediately since doorbells are edge
 *   triggered and won't automatically refire.
 * - else we hard disable and return.
 * This is called with r10 containing the value to OR to the paca field.
616
 */
617 618 619 620 621 622
#define MASKED_INTERRUPT(_H)				\
masked_##_H##interrupt:					\
	std	r11,PACA_EXGEN+EX_R11(r13);		\
	lbz	r11,PACAIRQHAPPENED(r13);		\
	or	r11,r11,r10;				\
	stb	r11,PACAIRQHAPPENED(r13);		\
623 624
	cmpwi	r10,PACA_IRQ_DEC;			\
	bne	1f;					\
625 626 627 628
	lis	r10,0x7fff;				\
	ori	r10,r10,0xffff;				\
	mtspr	SPRN_DEC,r10;				\
	b	2f;					\
629 630 631
1:	cmpwi	r10,PACA_IRQ_DBELL;			\
	beq	2f;					\
	mfspr	r10,SPRN_##_H##SRR1;			\
632 633 634 635 636 637 638 639 640
	rldicl	r10,r10,48,1; /* clear MSR_EE */	\
	rotldi	r10,r10,16;				\
	mtspr	SPRN_##_H##SRR1,r10;			\
2:	mtcrf	0x80,r9;				\
	ld	r9,PACA_EXGEN+EX_R9(r13);		\
	ld	r10,PACA_EXGEN+EX_R10(r13);		\
	ld	r11,PACA_EXGEN+EX_R11(r13);		\
	GET_SCRATCH0(r13);				\
	##_H##rfid;					\
641
	b	.
642 643 644
	
	MASKED_INTERRUPT()
	MASKED_INTERRUPT(H)
645

646 647
/*
 * Called from arch_local_irq_enable when an interrupt needs
648 649
 * to be resent. r3 contains 0x500, 0x900, 0xa00 or 0xe80 to indicate
 * which kind of interrupt. MSR:EE is already off. We generate a
650 651 652 653 654 655 656 657 658 659 660 661 662 663 664
 * stackframe like if a real interrupt had happened.
 *
 * Note: While MSR:EE is off, we need to make sure that _MSR
 * in the generated frame has EE set to 1 or the exception
 * handler will not properly re-enable them.
 */
_GLOBAL(__replay_interrupt)
	/* We are going to jump to the exception common code which
	 * will retrieve various register values from the PACA which
	 * we don't give a damn about, so we don't bother storing them.
	 */
	mfmsr	r12
	mflr	r11
	mfcr	r9
	ori	r12,r12,MSR_EE
665 666 667 668 669 670 671 672 673 674 675 676
	cmpwi	r3,0x900
	beq	decrementer_common
	cmpwi	r3,0x500
	beq	hardware_interrupt_common
BEGIN_FTR_SECTION
	cmpwi	r3,0xe80
	beq	h_doorbell_common
FTR_SECTION_ELSE
	cmpwi	r3,0xa00
	beq	doorbell_super_common
ALT_FTR_SECTION_END_IFSET(CPU_FTR_HVMODE)
	blr
677

678 679 680 681 682 683 684
#ifdef CONFIG_PPC_PSERIES
/*
 * Vectors for the FWNMI option.  Share common code.
 */
	.globl system_reset_fwnmi
      .align 7
system_reset_fwnmi:
685
	HMT_MEDIUM_PPR_DISCARD
686
	SET_SCRATCH0(r13)		/* save r13 */
687 688
	EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, system_reset_common, EXC_STD,
				 NOTEST, 0x100)
689 690 691 692 693 694 695 696 697 698 699 700 701

#endif /* CONFIG_PPC_PSERIES */

#ifdef __DISABLED__
/*
 * This is used for when the SLB miss handler has to go virtual,
 * which doesn't happen for now anymore but will once we re-implement
 * dynamic VSIDs for shared page tables
 */
slb_miss_user_pseries:
	std	r10,PACA_EXGEN+EX_R10(r13)
	std	r11,PACA_EXGEN+EX_R11(r13)
	std	r12,PACA_EXGEN+EX_R12(r13)
702
	GET_SCRATCH0(r10)
703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719
	ld	r11,PACA_EXSLB+EX_R9(r13)
	ld	r12,PACA_EXSLB+EX_R3(r13)
	std	r10,PACA_EXGEN+EX_R13(r13)
	std	r11,PACA_EXGEN+EX_R9(r13)
	std	r12,PACA_EXGEN+EX_R3(r13)
	clrrdi	r12,r13,32
	mfmsr	r10
	mfspr	r11,SRR0			/* save SRR0 */
	ori	r12,r12,slb_miss_user_common@l	/* virt addr of handler */
	ori	r10,r10,MSR_IR|MSR_DR|MSR_RI
	mtspr	SRR0,r12
	mfspr	r12,SRR1			/* and SRR1 */
	mtspr	SRR1,r10
	rfid
	b	.				/* prevent spec. execution */
#endif /* __DISABLED__ */

720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745
#ifdef CONFIG_KVM_BOOK3S_64_HANDLER
kvmppc_skip_interrupt:
	/*
	 * Here all GPRs are unchanged from when the interrupt happened
	 * except for r13, which is saved in SPRG_SCRATCH0.
	 */
	mfspr	r13, SPRN_SRR0
	addi	r13, r13, 4
	mtspr	SPRN_SRR0, r13
	GET_SCRATCH0(r13)
	rfid
	b	.

kvmppc_skip_Hinterrupt:
	/*
	 * Here all GPRs are unchanged from when the interrupt happened
	 * except for r13, which is saved in SPRG_SCRATCH0.
	 */
	mfspr	r13, SPRN_HSRR0
	addi	r13, r13, 4
	mtspr	SPRN_HSRR0, r13
	GET_SCRATCH0(r13)
	hrfid
	b	.
#endif

746 747 748 749
/*
 * Code from here down to __end_handlers is invoked from the
 * exception prologs above.  Because the prologs assemble the
 * addresses of these handlers using the LOAD_HANDLER macro,
750 751
 * which uses an ori instruction, these handlers must be in
 * the first 64k of the kernel image.
752 753 754 755
 */

/*** Common interrupt handlers ***/

756
	STD_EXCEPTION_COMMON(0x100, system_reset, system_reset_exception)
757

758
	STD_EXCEPTION_COMMON_ASYNC(0x500, hardware_interrupt, do_IRQ)
759 760
	STD_EXCEPTION_COMMON_ASYNC(0x900, decrementer, timer_interrupt)
	STD_EXCEPTION_COMMON(0x980, hdecrementer, hdec_interrupt)
761
#ifdef CONFIG_PPC_DOORBELL
762
	STD_EXCEPTION_COMMON_ASYNC(0xa00, doorbell_super, doorbell_exception)
763
#else
764
	STD_EXCEPTION_COMMON_ASYNC(0xa00, doorbell_super, unknown_exception)
765
#endif
766 767 768 769 770
	STD_EXCEPTION_COMMON(0xb00, trap_0b, unknown_exception)
	STD_EXCEPTION_COMMON(0xd00, single_step, single_step_exception)
	STD_EXCEPTION_COMMON(0xe00, trap_0e, unknown_exception)
	STD_EXCEPTION_COMMON(0xe40, emulation_assist, emulation_assist_interrupt)
	STD_EXCEPTION_COMMON(0xe60, hmi_exception, unknown_exception)
771
#ifdef CONFIG_PPC_DOORBELL
772
	STD_EXCEPTION_COMMON_ASYNC(0xe80, h_doorbell, doorbell_exception)
773
#else
774
	STD_EXCEPTION_COMMON_ASYNC(0xe80, h_doorbell, unknown_exception)
775
#endif
776 777 778
	STD_EXCEPTION_COMMON_ASYNC(0xf00, performance_monitor, performance_monitor_exception)
	STD_EXCEPTION_COMMON(0x1300, instruction_breakpoint, instruction_breakpoint_exception)
	STD_EXCEPTION_COMMON(0x1502, denorm, unknown_exception)
779
#ifdef CONFIG_ALTIVEC
780
	STD_EXCEPTION_COMMON(0x1700, altivec_assist, altivec_assist_exception)
781
#else
782
	STD_EXCEPTION_COMMON(0x1700, altivec_assist, unknown_exception)
783 784
#endif
#ifdef CONFIG_CBE_RAS
785 786 787
	STD_EXCEPTION_COMMON(0x1200, cbe_system_error, cbe_system_error_exception)
	STD_EXCEPTION_COMMON(0x1600, cbe_maintenance, cbe_maintenance_exception)
	STD_EXCEPTION_COMMON(0x1800, cbe_thermal, cbe_thermal_exception)
788 789
#endif /* CONFIG_CBE_RAS */

790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809
	/*
	 * Relocation-on interrupts: A subset of the interrupts can be delivered
	 * with IR=1/DR=1, if AIL==2 and MSR.HV won't be changed by delivering
	 * it.  Addresses are the same as the original interrupt addresses, but
	 * offset by 0xc000000000004000.
	 * It's impossible to receive interrupts below 0x300 via this mechanism.
	 * KVM: None of these traps are from the guest ; anything that escalated
	 * to HV=1 from HV=0 is delivered via real mode handlers.
	 */

	/*
	 * This uses the standard macro, since the original 0x300 vector
	 * only has extra guff for STAB-based processors -- which never
	 * come here.
	 */
	STD_RELON_EXCEPTION_PSERIES(0x4300, 0x300, data_access)
	. = 0x4380
	.globl data_access_slb_relon_pSeries
data_access_slb_relon_pSeries:
	SET_SCRATCH0(r13)
810
	EXCEPTION_PROLOG_0(PACA_EXSLB)
811 812 813 814 815
	EXCEPTION_PROLOG_1(PACA_EXSLB, NOTEST, 0x380)
	std	r3,PACA_EXSLB+EX_R3(r13)
	mfspr	r3,SPRN_DAR
	mfspr	r12,SPRN_SRR1
#ifndef CONFIG_RELOCATABLE
816
	b	slb_miss_realmode
817 818
#else
	/*
819
	 * We can't just use a direct branch to slb_miss_realmode
820 821 822 823 824
	 * because the distance from here to there depends on where
	 * the kernel ends up being put.
	 */
	mfctr	r11
	ld	r10,PACAKBASE(r13)
825
	LOAD_HANDLER(r10, slb_miss_realmode)
826 827 828 829 830 831 832 833 834
	mtctr	r10
	bctr
#endif

	STD_RELON_EXCEPTION_PSERIES(0x4400, 0x400, instruction_access)
	. = 0x4480
	.globl instruction_access_slb_relon_pSeries
instruction_access_slb_relon_pSeries:
	SET_SCRATCH0(r13)
835
	EXCEPTION_PROLOG_0(PACA_EXSLB)
836 837 838 839 840
	EXCEPTION_PROLOG_1(PACA_EXSLB, NOTEST, 0x480)
	std	r3,PACA_EXSLB+EX_R3(r13)
	mfspr	r3,SPRN_SRR0		/* SRR0 is faulting address */
	mfspr	r12,SPRN_SRR1
#ifndef CONFIG_RELOCATABLE
841
	b	slb_miss_realmode
842 843 844
#else
	mfctr	r11
	ld	r10,PACAKBASE(r13)
845
	LOAD_HANDLER(r10, slb_miss_realmode)
846 847 848 849 850 851 852 853 854 855 856 857 858
	mtctr	r10
	bctr
#endif

	. = 0x4500
	.globl hardware_interrupt_relon_pSeries;
	.globl hardware_interrupt_relon_hv;
hardware_interrupt_relon_pSeries:
hardware_interrupt_relon_hv:
	BEGIN_FTR_SECTION
		_MASKABLE_RELON_EXCEPTION_PSERIES(0x502, hardware_interrupt, EXC_HV, SOFTEN_TEST_HV)
	FTR_SECTION_ELSE
		_MASKABLE_RELON_EXCEPTION_PSERIES(0x500, hardware_interrupt, EXC_STD, SOFTEN_TEST_PR)
859
	ALT_FTR_SECTION_END_IFSET(CPU_FTR_HVMODE)
860 861 862 863 864
	STD_RELON_EXCEPTION_PSERIES(0x4600, 0x600, alignment)
	STD_RELON_EXCEPTION_PSERIES(0x4700, 0x700, program_check)
	STD_RELON_EXCEPTION_PSERIES(0x4800, 0x800, fp_unavailable)
	MASKABLE_RELON_EXCEPTION_PSERIES(0x4900, 0x900, decrementer)
	STD_RELON_EXCEPTION_HV(0x4980, 0x982, hdecrementer)
865
	MASKABLE_RELON_EXCEPTION_PSERIES(0x4a00, 0xa00, doorbell_super)
866 867 868 869 870 871 872 873 874 875 876 877 878
	STD_RELON_EXCEPTION_PSERIES(0x4b00, 0xb00, trap_0b)

	. = 0x4c00
	.globl system_call_relon_pSeries
system_call_relon_pSeries:
	HMT_MEDIUM
	SYSCALL_PSERIES_1
	SYSCALL_PSERIES_2_DIRECT
	SYSCALL_PSERIES_3

	STD_RELON_EXCEPTION_PSERIES(0x4d00, 0xd00, single_step)

	. = 0x4e00
879
	b	.	/* Can't happen, see v2.07 Book III-S section 6.5 */
880 881

	. = 0x4e20
882
	b	.	/* Can't happen, see v2.07 Book III-S section 6.5 */
883 884

	. = 0x4e40
885
emulation_assist_relon_trampoline:
886 887
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
888 889 890
	b	emulation_assist_relon_hv

	. = 0x4e60
891
	b	.	/* Can't happen, see v2.07 Book III-S section 6.5 */
892

893
	. = 0x4e80
894
h_doorbell_relon_trampoline:
895 896
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
897
	b	h_doorbell_relon_hv
898 899

	. = 0x4f00
900
performance_monitor_relon_pseries_trampoline:
901 902
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
903 904 905
	b	performance_monitor_relon_pSeries

	. = 0x4f20
906
altivec_unavailable_relon_pseries_trampoline:
907 908
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
909 910 911
	b	altivec_unavailable_relon_pSeries

	. = 0x4f40
912
vsx_unavailable_relon_pseries_trampoline:
913 914
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
915 916
	b	vsx_unavailable_relon_pSeries

917
	. = 0x4f60
918
facility_unavailable_relon_trampoline:
919 920
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
921
	b	facility_unavailable_relon_pSeries
922

923
	. = 0x4f80
924
hv_facility_unavailable_relon_trampoline:
925 926
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
927
	b	hv_facility_unavailable_relon_hv
928

929 930 931 932 933 934 935 936 937 938 939 940
	STD_RELON_EXCEPTION_PSERIES(0x5300, 0x1300, instruction_breakpoint)
#ifdef CONFIG_PPC_DENORMALISATION
	. = 0x5500
	b	denorm_exception_hv
#endif
	STD_RELON_EXCEPTION_PSERIES(0x5700, 0x1700, altivec_assist)

	/* Other future vectors */
	.align	7
	.globl	__end_interrupts
__end_interrupts:

941
	.align	7
942 943 944 945 946 947 948
system_call_entry_direct:
#if defined(CONFIG_RELOCATABLE)
	/* The first level prologue may have used LR to get here, saving
	 * orig in r10.  To save hacking/ifdeffing common code, restore here.
	 */
	mtlr	r10
#endif
949 950 951
system_call_entry:
	b	system_call_common

952
ppc64_runlatch_on_trampoline:
953
	b	__ppc64_runlatch_on
954

955 956 957 958 959 960 961 962 963 964 965 966 967
/*
 * Here r13 points to the paca, r9 contains the saved CR,
 * SRR0 and SRR1 are saved in r11 and r12,
 * r9 - r13 are saved in paca->exgen.
 */
	.align	7
	.globl data_access_common
data_access_common:
	mfspr	r10,SPRN_DAR
	std	r10,PACA_EXGEN+EX_DAR(r13)
	mfspr	r10,SPRN_DSISR
	stw	r10,PACA_EXGEN+EX_DSISR(r13)
	EXCEPTION_PROLOG_COMMON(0x300, PACA_EXGEN)
968 969
	DISABLE_INTS
	ld	r12,_MSR(r1)
970 971 972
	ld	r3,PACA_EXGEN+EX_DAR(r13)
	lwz	r4,PACA_EXGEN+EX_DSISR(r13)
	li	r5,0x300
973
	b	do_hash_page		/* Try to handle as hpte fault */
974

975
	.align  7
976
	.globl  h_data_storage_common
977
h_data_storage_common:
978 979 980 981 982
	mfspr   r10,SPRN_HDAR
	std     r10,PACA_EXGEN+EX_DAR(r13)
	mfspr   r10,SPRN_HDSISR
	stw     r10,PACA_EXGEN+EX_DSISR(r13)
	EXCEPTION_PROLOG_COMMON(0xe00, PACA_EXGEN)
983
	bl      save_nvgprs
984
	DISABLE_INTS
985
	addi    r3,r1,STACK_FRAME_OVERHEAD
986 987
	bl      unknown_exception
	b       ret_from_except
988

989 990 991 992
	.align	7
	.globl instruction_access_common
instruction_access_common:
	EXCEPTION_PROLOG_COMMON(0x400, PACA_EXGEN)
993 994
	DISABLE_INTS
	ld	r12,_MSR(r1)
995 996 997
	ld	r3,_NIP(r1)
	andis.	r4,r12,0x5820
	li	r5,0x400
998
	b	do_hash_page		/* Try to handle as hpte fault */
999

1000
	STD_EXCEPTION_COMMON(0xe20, h_instr_storage, unknown_exception)
1001

1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014
/*
 * Here is the common SLB miss user that is used when going to virtual
 * mode for SLB misses, that is currently not used
 */
#ifdef __DISABLED__
	.align	7
	.globl	slb_miss_user_common
slb_miss_user_common:
	mflr	r10
	std	r3,PACA_EXGEN+EX_DAR(r13)
	stw	r9,PACA_EXGEN+EX_CCR(r13)
	std	r10,PACA_EXGEN+EX_LR(r13)
	std	r11,PACA_EXGEN+EX_SRR0(r13)
1015
	bl	slb_allocate_user
1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057

	ld	r10,PACA_EXGEN+EX_LR(r13)
	ld	r3,PACA_EXGEN+EX_R3(r13)
	lwz	r9,PACA_EXGEN+EX_CCR(r13)
	ld	r11,PACA_EXGEN+EX_SRR0(r13)
	mtlr	r10
	beq-	slb_miss_fault

	andi.	r10,r12,MSR_RI		/* check for unrecoverable exception */
	beq-	unrecov_user_slb
	mfmsr	r10

.machine push
.machine "power4"
	mtcrf	0x80,r9
.machine pop

	clrrdi	r10,r10,2		/* clear RI before setting SRR0/1 */
	mtmsrd	r10,1

	mtspr	SRR0,r11
	mtspr	SRR1,r12

	ld	r9,PACA_EXGEN+EX_R9(r13)
	ld	r10,PACA_EXGEN+EX_R10(r13)
	ld	r11,PACA_EXGEN+EX_R11(r13)
	ld	r12,PACA_EXGEN+EX_R12(r13)
	ld	r13,PACA_EXGEN+EX_R13(r13)
	rfid
	b	.

slb_miss_fault:
	EXCEPTION_PROLOG_COMMON(0x380, PACA_EXGEN)
	ld	r4,PACA_EXGEN+EX_DAR(r13)
	li	r5,0
	std	r4,_DAR(r1)
	std	r5,_DSISR(r1)
	b	handle_page_fault

unrecov_user_slb:
	EXCEPTION_PROLOG_COMMON(0x4200, PACA_EXGEN)
	DISABLE_INTS
1058
	bl	save_nvgprs
1059
1:	addi	r3,r1,STACK_FRAME_OVERHEAD
1060
	bl	unrecoverable_exception
1061 1062 1063 1064 1065
	b	1b

#endif /* __DISABLED__ */


1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084
	/*
	 * Machine check is different because we use a different
	 * save area: PACA_EXMC instead of PACA_EXGEN.
	 */
	.align	7
	.globl machine_check_common
machine_check_common:

	mfspr	r10,SPRN_DAR
	std	r10,PACA_EXGEN+EX_DAR(r13)
	mfspr	r10,SPRN_DSISR
	stw	r10,PACA_EXGEN+EX_DSISR(r13)
	EXCEPTION_PROLOG_COMMON(0x200, PACA_EXMC)
	FINISH_NAP
	DISABLE_INTS
	ld	r3,PACA_EXGEN+EX_DAR(r13)
	lwz	r4,PACA_EXGEN+EX_DSISR(r13)
	std	r3,_DAR(r1)
	std	r4,_DSISR(r1)
1085
	bl	save_nvgprs
1086
	addi	r3,r1,STACK_FRAME_OVERHEAD
1087 1088
	bl	machine_check_exception
	b	ret_from_except
1089

1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101
	.align	7
	.globl alignment_common
alignment_common:
	mfspr	r10,SPRN_DAR
	std	r10,PACA_EXGEN+EX_DAR(r13)
	mfspr	r10,SPRN_DSISR
	stw	r10,PACA_EXGEN+EX_DSISR(r13)
	EXCEPTION_PROLOG_COMMON(0x600, PACA_EXGEN)
	ld	r3,PACA_EXGEN+EX_DAR(r13)
	lwz	r4,PACA_EXGEN+EX_DSISR(r13)
	std	r3,_DAR(r1)
	std	r4,_DSISR(r1)
1102
	bl	save_nvgprs
1103
	DISABLE_INTS
1104
	addi	r3,r1,STACK_FRAME_OVERHEAD
1105 1106
	bl	alignment_exception
	b	ret_from_except
1107 1108 1109 1110 1111

	.align	7
	.globl program_check_common
program_check_common:
	EXCEPTION_PROLOG_COMMON(0x700, PACA_EXGEN)
1112
	bl	save_nvgprs
1113
	DISABLE_INTS
1114
	addi	r3,r1,STACK_FRAME_OVERHEAD
1115 1116
	bl	program_check_exception
	b	ret_from_except
1117 1118 1119 1120 1121 1122

	.align	7
	.globl fp_unavailable_common
fp_unavailable_common:
	EXCEPTION_PROLOG_COMMON(0x800, PACA_EXGEN)
	bne	1f			/* if from user, just load it up */
1123
	bl	save_nvgprs
1124
	DISABLE_INTS
1125
	addi	r3,r1,STACK_FRAME_OVERHEAD
1126
	bl	kernel_fp_unavailable_exception
1127
	BUG_OPCODE
1128 1129 1130 1131 1132 1133 1134 1135 1136 1137
1:
#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
BEGIN_FTR_SECTION
	/* Test if 2 TM state bits are zero.  If non-zero (ie. userspace was in
	 * transaction), go do TM stuff
	 */
	rldicl.	r0, r12, (64-MSR_TS_LG), (64-2)
	bne-	2f
END_FTR_SECTION_IFSET(CPU_FTR_TM)
#endif
1138
	bl	load_up_fpu
1139
	b	fast_exception_return
1140 1141
#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
2:	/* User process was in a transaction */
1142
	bl	save_nvgprs
1143 1144
	DISABLE_INTS
	addi	r3,r1,STACK_FRAME_OVERHEAD
1145 1146
	bl	fp_unavailable_tm
	b	ret_from_except
1147
#endif
1148 1149 1150 1151 1152 1153 1154
	.align	7
	.globl altivec_unavailable_common
altivec_unavailable_common:
	EXCEPTION_PROLOG_COMMON(0xf20, PACA_EXGEN)
#ifdef CONFIG_ALTIVEC
BEGIN_FTR_SECTION
	beq	1f
1155 1156 1157 1158 1159 1160 1161 1162 1163
#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  BEGIN_FTR_SECTION_NESTED(69)
	/* Test if 2 TM state bits are zero.  If non-zero (ie. userspace was in
	 * transaction), go do TM stuff
	 */
	rldicl.	r0, r12, (64-MSR_TS_LG), (64-2)
	bne-	2f
  END_FTR_SECTION_NESTED(CPU_FTR_TM, CPU_FTR_TM, 69)
#endif
1164
	bl	load_up_altivec
1165
	b	fast_exception_return
1166 1167
#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
2:	/* User process was in a transaction */
1168
	bl	save_nvgprs
1169 1170
	DISABLE_INTS
	addi	r3,r1,STACK_FRAME_OVERHEAD
1171 1172
	bl	altivec_unavailable_tm
	b	ret_from_except
1173
#endif
1174 1175 1176
1:
END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
#endif
1177
	bl	save_nvgprs
1178
	DISABLE_INTS
1179
	addi	r3,r1,STACK_FRAME_OVERHEAD
1180 1181
	bl	altivec_unavailable_exception
	b	ret_from_except
1182 1183 1184 1185 1186 1187 1188

	.align	7
	.globl vsx_unavailable_common
vsx_unavailable_common:
	EXCEPTION_PROLOG_COMMON(0xf40, PACA_EXGEN)
#ifdef CONFIG_VSX
BEGIN_FTR_SECTION
1189
	beq	1f
1190 1191 1192 1193 1194 1195 1196 1197 1198
#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  BEGIN_FTR_SECTION_NESTED(69)
	/* Test if 2 TM state bits are zero.  If non-zero (ie. userspace was in
	 * transaction), go do TM stuff
	 */
	rldicl.	r0, r12, (64-MSR_TS_LG), (64-2)
	bne-	2f
  END_FTR_SECTION_NESTED(CPU_FTR_TM, CPU_FTR_TM, 69)
#endif
1199
	b	load_up_vsx
1200 1201
#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
2:	/* User process was in a transaction */
1202
	bl	save_nvgprs
1203 1204
	DISABLE_INTS
	addi	r3,r1,STACK_FRAME_OVERHEAD
1205 1206
	bl	vsx_unavailable_tm
	b	ret_from_except
1207
#endif
1208 1209 1210
1:
END_FTR_SECTION_IFSET(CPU_FTR_VSX)
#endif
1211
	bl	save_nvgprs
1212
	DISABLE_INTS
1213
	addi	r3,r1,STACK_FRAME_OVERHEAD
1214 1215
	bl	vsx_unavailable_exception
	b	ret_from_except
1216

1217 1218
	STD_EXCEPTION_COMMON(0xf60, facility_unavailable, facility_unavailable_exception)
	STD_EXCEPTION_COMMON(0xf80, hv_facility_unavailable, facility_unavailable_exception)
1219

1220 1221 1222 1223
	.align	7
	.globl	__end_handlers
__end_handlers:

1224
	/* Equivalents to the above handlers for relocation-on interrupt vectors */
1225 1226
	STD_RELON_EXCEPTION_HV_OOL(0xe40, emulation_assist)
	MASKABLE_RELON_EXCEPTION_HV_OOL(0xe80, h_doorbell)
1227

1228 1229 1230
	STD_RELON_EXCEPTION_PSERIES_OOL(0xf00, performance_monitor)
	STD_RELON_EXCEPTION_PSERIES_OOL(0xf20, altivec_unavailable)
	STD_RELON_EXCEPTION_PSERIES_OOL(0xf40, vsx_unavailable)
1231
	STD_RELON_EXCEPTION_PSERIES_OOL(0xf60, facility_unavailable)
1232
	STD_RELON_EXCEPTION_HV_OOL(0xf80, hv_facility_unavailable)
1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266

#if defined(CONFIG_PPC_PSERIES) || defined(CONFIG_PPC_POWERNV)
/*
 * Data area reserved for FWNMI option.
 * This address (0x7000) is fixed by the RPA.
 */
	.= 0x7000
	.globl fwnmi_data_area
fwnmi_data_area:

	/* pseries and powernv need to keep the whole page from
	 * 0x7000 to 0x8000 free for use by the firmware
	 */
	. = 0x8000
#endif /* defined(CONFIG_PPC_PSERIES) || defined(CONFIG_PPC_POWERNV) */

#ifdef CONFIG_PPC_POWERNV
_GLOBAL(opal_mc_secondary_handler)
	HMT_MEDIUM_PPR_DISCARD
	SET_SCRATCH0(r13)
	GET_PACA(r13)
	clrldi	r3,r3,2
	tovirt(r3,r3)
	std	r3,PACA_OPAL_MC_EVT(r13)
	ld	r13,OPAL_MC_SRR0(r3)
	mtspr	SPRN_SRR0,r13
	ld	r13,OPAL_MC_SRR1(r3)
	mtspr	SPRN_SRR1,r13
	ld	r3,OPAL_MC_GPR3(r3)
	GET_SCRATCH0(r13)
	b	machine_check_pSeries
#endif /* CONFIG_PPC_POWERNV */


1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306
#define MACHINE_CHECK_HANDLER_WINDUP			\
	/* Clear MSR_RI before setting SRR0 and SRR1. */\
	li	r0,MSR_RI;				\
	mfmsr	r9;		/* get MSR value */	\
	andc	r9,r9,r0;				\
	mtmsrd	r9,1;		/* Clear MSR_RI */	\
	/* Move original SRR0 and SRR1 into the respective regs */	\
	ld	r9,_MSR(r1);				\
	mtspr	SPRN_SRR1,r9;				\
	ld	r3,_NIP(r1);				\
	mtspr	SPRN_SRR0,r3;				\
	ld	r9,_CTR(r1);				\
	mtctr	r9;					\
	ld	r9,_XER(r1);				\
	mtxer	r9;					\
	ld	r9,_LINK(r1);				\
	mtlr	r9;					\
	REST_GPR(0, r1);				\
	REST_8GPRS(2, r1);				\
	REST_GPR(10, r1);				\
	ld	r11,_CCR(r1);				\
	mtcr	r11;					\
	/* Decrement paca->in_mce. */			\
	lhz	r12,PACA_IN_MCE(r13);			\
	subi	r12,r12,1;				\
	sth	r12,PACA_IN_MCE(r13);			\
	REST_GPR(11, r1);				\
	REST_2GPRS(12, r1);				\
	/* restore original r1. */			\
	ld	r1,GPR1(r1)

	/*
	 * Handle machine check early in real mode. We come here with
	 * ME=1, MMU (IR=0 and DR=0) off and using MC emergency stack.
	 */
	.align	7
	.globl machine_check_handle_early
machine_check_handle_early:
	std	r0,GPR0(r1)	/* Save r0 */
	EXCEPTION_PROLOG_COMMON_3(0x200)
1307
	bl	save_nvgprs
1308
	addi	r3,r1,STACK_FRAME_OVERHEAD
1309
	bl	machine_check_early
1310
	std	r3,RESULT(r1)	/* Save result */
1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329
	ld	r12,_MSR(r1)
#ifdef	CONFIG_PPC_P7_NAP
	/*
	 * Check if thread was in power saving mode. We come here when any
	 * of the following is true:
	 * a. thread wasn't in power saving mode
	 * b. thread was in power saving mode with no state loss or
	 *    supervisor state loss
	 *
	 * Go back to nap again if (b) is true.
	 */
	rlwinm.	r11,r12,47-31,30,31	/* Was it in power saving mode? */
	beq	4f			/* No, it wasn;t */
	/* Thread was in power saving mode. Go back to nap again. */
	cmpwi	r11,2
	bne	3f
	/* Supervisor state loss */
	li	r0,1
	stb	r0,PACA_NAPSTATELOST(r13)
1330
3:	bl	machine_check_queue_event
1331 1332 1333
	MACHINE_CHECK_HANDLER_WINDUP
	GET_PACA(r13)
	ld	r1,PACAR1(r13)
1334
	b	power7_enter_nap_mode
1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364
4:
#endif
	/*
	 * Check if we are coming from hypervisor userspace. If yes then we
	 * continue in host kernel in V mode to deliver the MC event.
	 */
	rldicl.	r11,r12,4,63		/* See if MC hit while in HV mode. */
	beq	5f
	andi.	r11,r12,MSR_PR		/* See if coming from user. */
	bne	9f			/* continue in V mode if we are. */

5:
#ifdef CONFIG_KVM_BOOK3S_64_HV
	/*
	 * We are coming from kernel context. Check if we are coming from
	 * guest. if yes, then we can continue. We will fall through
	 * do_kvm_200->kvmppc_interrupt to deliver the MC event to guest.
	 */
	lbz	r11,HSTATE_IN_GUEST(r13)
	cmpwi	r11,0			/* Check if coming from guest */
	bne	9f			/* continue if we are. */
#endif
	/*
	 * At this point we are not sure about what context we come from.
	 * Queue up the MCE event and return from the interrupt.
	 * But before that, check if this is an un-recoverable exception.
	 * If yes, then stay on emergency stack and panic.
	 */
	andi.	r11,r12,MSR_RI
	bne	2f
1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381
1:	mfspr	r11,SPRN_SRR0
	ld	r10,PACAKBASE(r13)
	LOAD_HANDLER(r10,unrecover_mce)
	mtspr	SPRN_SRR0,r10
	ld	r10,PACAKMSR(r13)
	/*
	 * We are going down. But there are chances that we might get hit by
	 * another MCE during panic path and we may run into unstable state
	 * with no way out. Hence, turn ME bit off while going down, so that
	 * when another MCE is hit during panic path, system will checkstop
	 * and hypervisor will get restarted cleanly by SP.
	 */
	li	r3,MSR_ME
	andc	r10,r10,r3		/* Turn off MSR_ME */
	mtspr	SPRN_SRR1,r10
	rfid
	b	.
1382
2:
1383 1384 1385 1386 1387 1388 1389 1390
	/*
	 * Check if we have successfully handled/recovered from error, if not
	 * then stay on emergency stack and panic.
	 */
	ld	r3,RESULT(r1)	/* Load result */
	cmpdi	r3,0		/* see if we handled MCE successfully */

	beq	1b		/* if !handled then panic */
1391 1392 1393 1394 1395
	/*
	 * Return from MC interrupt.
	 * Queue up the MCE event so that we can log it later, while
	 * returning from kernel or opal call.
	 */
1396
	bl	machine_check_queue_event
1397 1398 1399 1400 1401 1402 1403
	MACHINE_CHECK_HANDLER_WINDUP
	rfid
9:
	/* Deliver the machine check to host kernel in V mode. */
	MACHINE_CHECK_HANDLER_WINDUP
	b	machine_check_pSeries

1404 1405 1406
unrecover_mce:
	/* Invoke machine_check_exception to print MCE event and panic. */
	addi	r3,r1,STACK_FRAME_OVERHEAD
1407
	bl	machine_check_exception
1408 1409 1410 1411 1412
	/*
	 * We will not reach here. Even if we did, there is no way out. Call
	 * unrecoverable_exception and die.
	 */
1:	addi	r3,r1,STACK_FRAME_OVERHEAD
1413
	bl	unrecoverable_exception
1414
	b	1b
1415 1416 1417 1418 1419 1420 1421 1422
/*
 * r13 points to the PACA, r9 contains the saved CR,
 * r12 contain the saved SRR1, SRR0 is still ready for return
 * r3 has the faulting address
 * r9 - r13 are saved in paca->exslb.
 * r3 is saved in paca->slb_r3
 * We assume we aren't going to take any exceptions during this procedure.
 */
1423
slb_miss_realmode:
1424 1425 1426 1427 1428 1429 1430 1431
	mflr	r10
#ifdef CONFIG_RELOCATABLE
	mtctr	r11
#endif

	stw	r9,PACA_EXSLB+EX_CCR(r13)	/* save CR in exc. frame */
	std	r10,PACA_EXSLB+EX_LR(r13)	/* save LR */

1432
	bl	slb_allocate_realmode
1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471

	/* All done -- return from exception. */

	ld	r10,PACA_EXSLB+EX_LR(r13)
	ld	r3,PACA_EXSLB+EX_R3(r13)
	lwz	r9,PACA_EXSLB+EX_CCR(r13)	/* get saved CR */

	mtlr	r10

	andi.	r10,r12,MSR_RI	/* check for unrecoverable exception */
	beq-	2f

.machine	push
.machine	"power4"
	mtcrf	0x80,r9
	mtcrf	0x01,r9		/* slb_allocate uses cr0 and cr7 */
.machine	pop

	RESTORE_PPR_PACA(PACA_EXSLB, r9)
	ld	r9,PACA_EXSLB+EX_R9(r13)
	ld	r10,PACA_EXSLB+EX_R10(r13)
	ld	r11,PACA_EXSLB+EX_R11(r13)
	ld	r12,PACA_EXSLB+EX_R12(r13)
	ld	r13,PACA_EXSLB+EX_R13(r13)
	rfid
	b	.	/* prevent speculative execution */

2:	mfspr	r11,SPRN_SRR0
	ld	r10,PACAKBASE(r13)
	LOAD_HANDLER(r10,unrecov_slb)
	mtspr	SPRN_SRR0,r10
	ld	r10,PACAKMSR(r13)
	mtspr	SPRN_SRR1,r10
	rfid
	b	.

unrecov_slb:
	EXCEPTION_PROLOG_COMMON(0x4100, PACA_EXSLB)
	DISABLE_INTS
1472
	bl	save_nvgprs
1473
1:	addi	r3,r1,STACK_FRAME_OVERHEAD
1474
	bl	unrecoverable_exception
1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486
	b	1b


#ifdef CONFIG_PPC_970_NAP
power4_fixup_nap:
	andc	r9,r9,r10
	std	r9,TI_LOCAL_FLAGS(r11)
	ld	r10,_LINK(r1)		/* make idle task do the */
	std	r10,_NIP(r1)		/* equivalent of a blr */
	blr
#endif

1487 1488 1489 1490
/*
 * Hash table stuff
 */
	.align	7
1491
do_hash_page:
1492 1493 1494
	std	r3,_DAR(r1)
	std	r4,_DSISR(r1)

1495
	andis.	r0,r4,0xa410		/* weird error? */
1496
	bne-	handle_page_fault	/* if not, try to insert a HPTE */
1497 1498
	andis.  r0,r4,DSISR_DABRMATCH@h
	bne-    handle_dabr_fault
1499
	CURRENT_THREAD_INFO(r11, r1)
1500 1501 1502
	lwz	r0,TI_PREEMPT(r11)	/* If we're in an "NMI" */
	andis.	r0,r0,NMI_MASK@h	/* (i.e. an irq when soft-disabled) */
	bne	77f			/* then don't call hash_page now */
1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519
	/*
	 * We need to set the _PAGE_USER bit if MSR_PR is set or if we are
	 * accessing a userspace segment (even from the kernel). We assume
	 * kernel addresses always have the high bit set.
	 */
	rlwinm	r4,r4,32-25+9,31-9,31-9	/* DSISR_STORE -> _PAGE_RW */
	rotldi	r0,r3,15		/* Move high bit into MSR_PR posn */
	orc	r0,r12,r0		/* MSR_PR | ~high_bit */
	rlwimi	r4,r0,32-13,30,30	/* becomes _PAGE_USER access bit */
	ori	r4,r4,1			/* add _PAGE_PRESENT */
	rlwimi	r4,r5,22+2,31-2,31-2	/* Set _PAGE_EXEC if trap is 0x400 */

	/*
	 * r3 contains the faulting address
	 * r4 contains the required access permissions
	 * r5 contains the trap number
	 *
1520
	 * at return r3 = 0 for success, 1 for page fault, negative for error
1521
	 */
1522
	bl	hash_page		/* build HPTE if possible */
1523 1524
	cmpdi	r3,0			/* see if hash_page succeeded */

1525
	/* Success */
1526 1527
	beq	fast_exc_return_irq	/* Return from exception on success */

1528 1529
	/* Error */
	blt-	13f
1530

1531 1532 1533 1534 1535
/* Here we have a page fault that hash_page can't handle. */
handle_page_fault:
11:	ld	r4,_DAR(r1)
	ld	r5,_DSISR(r1)
	addi	r3,r1,STACK_FRAME_OVERHEAD
1536
	bl	do_page_fault
1537
	cmpdi	r3,0
1538
	beq+	12f
1539
	bl	save_nvgprs
1540 1541 1542
	mr	r5,r3
	addi	r3,r1,STACK_FRAME_OVERHEAD
	lwz	r4,_DAR(r1)
1543 1544
	bl	bad_page_fault
	b	ret_from_except
1545

1546 1547
/* We have a data breakpoint exception - handle it */
handle_dabr_fault:
1548
	bl	save_nvgprs
1549 1550 1551
	ld      r4,_DAR(r1)
	ld      r5,_DSISR(r1)
	addi    r3,r1,STACK_FRAME_OVERHEAD
1552 1553
	bl      do_break
12:	b       ret_from_except_lite
1554

1555 1556 1557 1558

/* We have a page fault that hash_page could handle but HV refused
 * the PTE insertion
 */
1559
13:	bl	save_nvgprs
1560 1561 1562
	mr	r5,r3
	addi	r3,r1,STACK_FRAME_OVERHEAD
	ld	r4,_DAR(r1)
1563 1564
	bl	low_hash_fault
	b	ret_from_except
1565

1566 1567 1568 1569 1570 1571 1572
/*
 * We come here as a result of a DSI at a point where we don't want
 * to call hash_page, such as when we are accessing memory (possibly
 * user memory) inside a PMU interrupt that occurred while interrupts
 * were soft-disabled.  We want to invoke the exception handler for
 * the access, or panic if there isn't a handler.
 */
1573
77:	bl	save_nvgprs
1574 1575 1576
	mr	r4,r3
	addi	r3,r1,STACK_FRAME_OVERHEAD
	li	r5,SIGSEGV
1577 1578
	bl	bad_page_fault
	b	ret_from_except
1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638

/*
 * Here we have detected that the kernel stack pointer is bad.
 * R9 contains the saved CR, r13 points to the paca,
 * r10 contains the (bad) kernel stack pointer,
 * r11 and r12 contain the saved SRR0 and SRR1.
 * We switch to using an emergency stack, save the registers there,
 * and call kernel_bad_stack(), which panics.
 */
bad_stack:
	ld	r1,PACAEMERGSP(r13)
	subi	r1,r1,64+INT_FRAME_SIZE
	std	r9,_CCR(r1)
	std	r10,GPR1(r1)
	std	r11,_NIP(r1)
	std	r12,_MSR(r1)
	mfspr	r11,SPRN_DAR
	mfspr	r12,SPRN_DSISR
	std	r11,_DAR(r1)
	std	r12,_DSISR(r1)
	mflr	r10
	mfctr	r11
	mfxer	r12
	std	r10,_LINK(r1)
	std	r11,_CTR(r1)
	std	r12,_XER(r1)
	SAVE_GPR(0,r1)
	SAVE_GPR(2,r1)
	ld	r10,EX_R3(r3)
	std	r10,GPR3(r1)
	SAVE_GPR(4,r1)
	SAVE_4GPRS(5,r1)
	ld	r9,EX_R9(r3)
	ld	r10,EX_R10(r3)
	SAVE_2GPRS(9,r1)
	ld	r9,EX_R11(r3)
	ld	r10,EX_R12(r3)
	ld	r11,EX_R13(r3)
	std	r9,GPR11(r1)
	std	r10,GPR12(r1)
	std	r11,GPR13(r1)
BEGIN_FTR_SECTION
	ld	r10,EX_CFAR(r3)
	std	r10,ORIG_GPR3(r1)
END_FTR_SECTION_IFSET(CPU_FTR_CFAR)
	SAVE_8GPRS(14,r1)
	SAVE_10GPRS(22,r1)
	lhz	r12,PACA_TRAP_SAVE(r13)
	std	r12,_TRAP(r1)
	addi	r11,r1,INT_FRAME_SIZE
	std	r11,0(r1)
	li	r12,0
	std	r12,0(r11)
	ld	r2,PACATOC(r13)
	ld	r11,exception_marker@toc(r2)
	std	r12,RESULT(r1)
	std	r11,STACK_FRAME_OVERHEAD-16(r1)
1:	addi	r3,r1,STACK_FRAME_OVERHEAD
	bl	kernel_bad_stack
	b	1b