exceptions-64s.S 47.6 KB
Newer Older
1 2 3 4 5 6 7
/*
 * This file contains the 64-bit "server" PowerPC variant
 * of the low level exception handling including exception
 * vectors, exception return, part of the slb and stab
 * handling and other fixed offset specific things.
 *
 * This file is meant to be #included from head_64.S due to
L
Lucas De Marchi 已提交
8
 * position dependent assembly.
9 10 11 12 13 14
 *
 * Most of this originates from head_64.S and thus has the same
 * copyright history.
 *
 */

15
#include <asm/hw_irq.h>
16
#include <asm/exception-64s.h>
17
#include <asm/ptrace.h>
18

19 20 21
/*
 * We layout physical memory as follows:
 * 0x0000 - 0x00ff : Secondary processor spin code
22 23 24 25
 * 0x0100 - 0x17ff : pSeries Interrupt prologs
 * 0x1800 - 0x4000 : interrupt support common interrupt prologs
 * 0x4000 - 0x5fff : pSeries interrupts with IR=1,DR=1
 * 0x6000 - 0x6fff : more interrupt support including for IR=1,DR=1
26
 * 0x7000 - 0x7fff : FWNMI data area
27 28
 * 0x8000 - 0x8fff : Initial (CPU0) segment table
 * 0x9000 -        : Early init and support code
29
 */
30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58
	/* Syscall routine is used twice, in reloc-off and reloc-on paths */
#define SYSCALL_PSERIES_1 					\
BEGIN_FTR_SECTION						\
	cmpdi	r0,0x1ebe ; 					\
	beq-	1f ;						\
END_FTR_SECTION_IFSET(CPU_FTR_REAL_LE)				\
	mr	r9,r13 ;					\
	GET_PACA(r13) ;						\
	mfspr	r11,SPRN_SRR0 ;					\
0:

#define SYSCALL_PSERIES_2_RFID 					\
	mfspr	r12,SPRN_SRR1 ;					\
	ld	r10,PACAKBASE(r13) ; 				\
	LOAD_HANDLER(r10, system_call_entry) ; 			\
	mtspr	SPRN_SRR0,r10 ; 				\
	ld	r10,PACAKMSR(r13) ;				\
	mtspr	SPRN_SRR1,r10 ; 				\
	rfid ; 							\
	b	. ;	/* prevent speculative execution */

#define SYSCALL_PSERIES_3					\
	/* Fast LE/BE switch system call */			\
1:	mfspr	r12,SPRN_SRR1 ;					\
	xori	r12,r12,MSR_LE ;				\
	mtspr	SPRN_SRR1,r12 ;					\
	rfid ;		/* return to userspace */		\
	b	. ;	/* prevent speculative execution */

59 60 61 62 63 64 65 66 67 68
#if defined(CONFIG_RELOCATABLE)
	/*
	 * We can't branch directly; in the direct case we use LR
	 * and system_call_entry restores LR.  (We thus need to move
	 * LR to r10 in the RFID case too.)
	 */
#define SYSCALL_PSERIES_2_DIRECT				\
	mflr	r10 ;						\
	ld	r12,PACAKBASE(r13) ; 				\
	LOAD_HANDLER(r12, system_call_entry_direct) ;		\
69
	mtctr	r12 ;						\
70 71 72 73 74
	mfspr	r12,SPRN_SRR1 ;					\
	/* Re-use of r13... No spare regs to do this */	\
	li	r13,MSR_RI ;					\
	mtmsrd 	r13,1 ;						\
	GET_PACA(r13) ;	/* get r13 back */			\
75
	bctr ;
76 77 78 79 80 81 82 83
#else
	/* We can branch directly */
#define SYSCALL_PSERIES_2_DIRECT				\
	mfspr	r12,SPRN_SRR1 ;					\
	li	r10,MSR_RI ;					\
	mtmsrd 	r10,1 ;			/* Set RI (EE=0) */	\
	b	system_call_entry_direct ;
#endif
84 85 86 87 88 89 90 91 92 93 94 95 96

/*
 * This is the start of the interrupt handlers for pSeries
 * This code runs with relocation off.
 * Code from here to __end_interrupts gets copied down to real
 * address 0x100 when we are running a relocatable kernel.
 * Therefore any relative branches in this section must only
 * branch to labels in this section.
 */
	. = 0x100
	.globl __start_interrupts
__start_interrupts:

97 98
	.globl system_reset_pSeries;
system_reset_pSeries:
99
	HMT_MEDIUM_PPR_DISCARD
100 101 102 103 104 105 106 107 108
	SET_SCRATCH0(r13)
#ifdef CONFIG_PPC_P7_NAP
BEGIN_FTR_SECTION
	/* Running native on arch 2.06 or later, check if we are
	 * waking up from nap. We only handle no state loss and
	 * supervisor state loss. We do -not- handle hypervisor
	 * state loss at this time.
	 */
	mfspr	r13,SPRN_SRR1
109 110 111 112 113
	rlwinm.	r13,r13,47-31,30,31
	beq	9f

	/* waking up from powersave (nap) state */
	cmpwi	cr1,r13,2
114 115
	/* Total loss of HV state is fatal, we could try to use the
	 * PIR to locate a PACA, then use an emergency stack etc...
116 117
	 * OPAL v3 based powernv platforms have new idle states
	 * which fall in this catagory.
118
	 */
119
	bgt	cr1,8f
120 121
	GET_PACA(r13)

122
#ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
123 124 125 126 127 128 129
	li	r0,KVM_HWTHREAD_IN_KERNEL
	stb	r0,HSTATE_HWTHREAD_STATE(r13)
	/* Order setting hwthread_state vs. testing hwthread_req */
	sync
	lbz	r0,HSTATE_HWTHREAD_REQ(r13)
	cmpwi	r0,0
	beq	1f
130 131 132 133 134
	b	kvm_start_guest
1:
#endif

	beq	cr1,2f
135 136
	b	power7_wakeup_noloss
2:	b	power7_wakeup_loss
137 138 139

	/* Fast Sleep wakeup on PowerNV */
8:	GET_PACA(r13)
140
	b 	power7_wakeup_tb_loss
141

142
9:
143
END_FTR_SECTION_IFSET(CPU_FTR_HVMODE | CPU_FTR_ARCH_206)
144
#endif /* CONFIG_PPC_P7_NAP */
145 146
	EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, system_reset_common, EXC_STD,
				 NOTEST, 0x100)
147 148

	. = 0x200
149 150 151 152 153
machine_check_pSeries_1:
	/* This is moved out of line as it can be patched by FW, but
	 * some code path might still want to branch into the original
	 * vector
	 */
154 155
	HMT_MEDIUM_PPR_DISCARD
	SET_SCRATCH0(r13)		/* save r13 */
156 157 158 159 160 161 162 163 164
#ifdef CONFIG_PPC_P7_NAP
BEGIN_FTR_SECTION
	/* Running native on arch 2.06 or later, check if we are
	 * waking up from nap. We only handle no state loss and
	 * supervisor state loss. We do -not- handle hypervisor
	 * state loss at this time.
	 */
	mfspr	r13,SPRN_SRR1
	rlwinm.	r13,r13,47-31,30,31
165
	OPT_GET_SPR(r13, SPRN_CFAR, CPU_FTR_CFAR)
166 167
	beq	9f

168 169
	mfspr	r13,SPRN_SRR1
	rlwinm.	r13,r13,47-31,30,31
170 171 172
	/* waking up from powersave (nap) state */
	cmpwi	cr1,r13,2
	/* Total loss of HV state is fatal. let's just stay stuck here */
173
	OPT_GET_SPR(r13, SPRN_CFAR, CPU_FTR_CFAR)
174 175
	bgt	cr1,.
9:
176
	OPT_SET_SPR(r13, SPRN_CFAR, CPU_FTR_CFAR)
177 178
END_FTR_SECTION_IFSET(CPU_FTR_HVMODE | CPU_FTR_ARCH_206)
#endif /* CONFIG_PPC_P7_NAP */
179
	EXCEPTION_PROLOG_0(PACA_EXMC)
180 181 182
BEGIN_FTR_SECTION
	b	machine_check_pSeries_early
FTR_SECTION_ELSE
183
	b	machine_check_pSeries_0
184
ALT_FTR_SECTION_END_IFSET(CPU_FTR_HVMODE)
185 186 187 188

	. = 0x300
	.globl data_access_pSeries
data_access_pSeries:
189
	HMT_MEDIUM_PPR_DISCARD
190
	SET_SCRATCH0(r13)
191
BEGIN_FTR_SECTION
192 193 194 195
	b	data_access_check_stab
data_access_not_stab:
END_MMU_FTR_SECTION_IFCLR(MMU_FTR_SLB)
	EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, data_access_common, EXC_STD,
196
				 KVMTEST, 0x300)
197 198 199 200

	. = 0x380
	.globl data_access_slb_pSeries
data_access_slb_pSeries:
201
	HMT_MEDIUM_PPR_DISCARD
202
	SET_SCRATCH0(r13)
203
	EXCEPTION_PROLOG_0(PACA_EXSLB)
204
	EXCEPTION_PROLOG_1(PACA_EXSLB, KVMTEST, 0x380)
205 206 207 208 209 210 211
	std	r3,PACA_EXSLB+EX_R3(r13)
	mfspr	r3,SPRN_DAR
#ifdef __DISABLED__
	/* Keep that around for when we re-implement dynamic VSIDs */
	cmpdi	r3,0
	bge	slb_miss_user_pseries
#endif /* __DISABLED__ */
212
	mfspr	r12,SPRN_SRR1
213
#ifndef CONFIG_RELOCATABLE
214
	b	slb_miss_realmode
215 216
#else
	/*
217
	 * We can't just use a direct branch to slb_miss_realmode
218 219 220 221 222
	 * because the distance from here to there depends on where
	 * the kernel ends up being put.
	 */
	mfctr	r11
	ld	r10,PACAKBASE(r13)
223
	LOAD_HANDLER(r10, slb_miss_realmode)
224 225 226 227
	mtctr	r10
	bctr
#endif

228
	STD_EXCEPTION_PSERIES(0x400, 0x400, instruction_access)
229 230 231 232

	. = 0x480
	.globl instruction_access_slb_pSeries
instruction_access_slb_pSeries:
233
	HMT_MEDIUM_PPR_DISCARD
234
	SET_SCRATCH0(r13)
235
	EXCEPTION_PROLOG_0(PACA_EXSLB)
236
	EXCEPTION_PROLOG_1(PACA_EXSLB, KVMTEST_PR, 0x480)
237 238 239 240 241 242 243
	std	r3,PACA_EXSLB+EX_R3(r13)
	mfspr	r3,SPRN_SRR0		/* SRR0 is faulting address */
#ifdef __DISABLED__
	/* Keep that around for when we re-implement dynamic VSIDs */
	cmpdi	r3,0
	bge	slb_miss_user_pseries
#endif /* __DISABLED__ */
244
	mfspr	r12,SPRN_SRR1
245
#ifndef CONFIG_RELOCATABLE
246
	b	slb_miss_realmode
247 248 249
#else
	mfctr	r11
	ld	r10,PACAKBASE(r13)
250
	LOAD_HANDLER(r10, slb_miss_realmode)
251 252 253 254
	mtctr	r10
	bctr
#endif

255 256 257
	/* We open code these as we can't have a ". = x" (even with
	 * x = "." within a feature section
	 */
258
	. = 0x500;
259 260
	.globl hardware_interrupt_pSeries;
	.globl hardware_interrupt_hv;
261
hardware_interrupt_pSeries:
262
hardware_interrupt_hv:
263
	HMT_MEDIUM_PPR_DISCARD
264
	BEGIN_FTR_SECTION
265 266 267
		_MASKABLE_EXCEPTION_PSERIES(0x502, hardware_interrupt,
					    EXC_HV, SOFTEN_TEST_HV)
		KVM_HANDLER(PACA_EXGEN, EXC_HV, 0x502)
268 269
	FTR_SECTION_ELSE
		_MASKABLE_EXCEPTION_PSERIES(0x500, hardware_interrupt,
270
					    EXC_STD, SOFTEN_TEST_HV_201)
271
		KVM_HANDLER(PACA_EXGEN, EXC_STD, 0x500)
272
	ALT_FTR_SECTION_END_IFSET(CPU_FTR_HVMODE | CPU_FTR_ARCH_206)
273

274
	STD_EXCEPTION_PSERIES(0x600, 0x600, alignment)
275
	KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0x600)
276

277
	STD_EXCEPTION_PSERIES(0x700, 0x700, program_check)
278
	KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0x700)
279

280
	STD_EXCEPTION_PSERIES(0x800, 0x800, fp_unavailable)
281
	KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0x800)
282

283 284 285 286 287
	. = 0x900
	.globl decrementer_pSeries
decrementer_pSeries:
	_MASKABLE_EXCEPTION_PSERIES(0x900, decrementer, EXC_STD, SOFTEN_TEST_PR)

288
	STD_EXCEPTION_HV(0x980, 0x982, hdecrementer)
289

290
	MASKABLE_EXCEPTION_PSERIES(0xa00, 0xa00, doorbell_super)
291
	KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0xa00)
292

293
	STD_EXCEPTION_PSERIES(0xb00, 0xb00, trap_0b)
294
	KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0xb00)
295 296 297 298 299

	. = 0xc00
	.globl	system_call_pSeries
system_call_pSeries:
	HMT_MEDIUM
300 301 302 303 304 305 306 307 308
#ifdef CONFIG_KVM_BOOK3S_64_HANDLER
	SET_SCRATCH0(r13)
	GET_PACA(r13)
	std	r9,PACA_EXGEN+EX_R9(r13)
	std	r10,PACA_EXGEN+EX_R10(r13)
	mfcr	r9
	KVMTEST(0xc00)
	GET_SCRATCH0(r13)
#endif
309 310 311
	SYSCALL_PSERIES_1
	SYSCALL_PSERIES_2_RFID
	SYSCALL_PSERIES_3
312 313
	KVM_HANDLER(PACA_EXGEN, EXC_STD, 0xc00)

314
	STD_EXCEPTION_PSERIES(0xd00, 0xd00, single_step)
315
	KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0xd00)
316 317 318 319 320

	/* At 0xe??? we have a bunch of hypervisor exceptions, we branch
	 * out of line to handle them
	 */
	. = 0xe00
321
hv_data_storage_trampoline:
322 323
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
324
	b	h_data_storage_hv
325

326
	. = 0xe20
327
hv_instr_storage_trampoline:
328 329
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
330
	b	h_instr_storage_hv
331

332
	. = 0xe40
333
emulation_assist_trampoline:
334 335
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
336
	b	emulation_assist_hv
337

338
	. = 0xe60
339
hv_exception_trampoline:
340 341
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
342
	b	hmi_exception_hv
343

344
	. = 0xe80
345
hv_doorbell_trampoline:
346 347
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
348
	b	h_doorbell_hv
349 350 351 352 353 354 355

	/* We need to deal with the Altivec unavailable exception
	 * here which is at 0xf20, thus in the middle of the
	 * prolog code of the PerformanceMonitor one. A little
	 * trickery is thus necessary
	 */
	. = 0xf00
356
performance_monitor_pseries_trampoline:
357 358
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
359 360 361
	b	performance_monitor_pSeries

	. = 0xf20
362
altivec_unavailable_pseries_trampoline:
363 364
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
365 366 367
	b	altivec_unavailable_pSeries

	. = 0xf40
368
vsx_unavailable_pseries_trampoline:
369 370
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
371 372
	b	vsx_unavailable_pSeries

373
	. = 0xf60
374
facility_unavailable_trampoline:
375 376
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
377
	b	facility_unavailable_pSeries
378

379
	. = 0xf80
380
hv_facility_unavailable_trampoline:
381 382 383 384
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
	b	facility_unavailable_hv

385
#ifdef CONFIG_CBE_RAS
386
	STD_EXCEPTION_HV(0x1200, 0x1202, cbe_system_error)
387
	KVM_HANDLER_SKIP(PACA_EXGEN, EXC_HV, 0x1202)
388
#endif /* CONFIG_CBE_RAS */
389

390
	STD_EXCEPTION_PSERIES(0x1300, 0x1300, instruction_breakpoint)
391
	KVM_HANDLER_PR_SKIP(PACA_EXGEN, EXC_STD, 0x1300)
392

393
	. = 0x1500
M
Michael Neuling 已提交
394
	.global denorm_exception_hv
395
denorm_exception_hv:
396
	HMT_MEDIUM_PPR_DISCARD
397
	mtspr	SPRN_SPRG_HSCRATCH0,r13
398
	EXCEPTION_PROLOG_0(PACA_EXGEN)
399
	EXCEPTION_PROLOG_1(PACA_EXGEN, NOTEST, 0x1500)
400 401 402 403 404 405 406 407 408

#ifdef CONFIG_PPC_DENORMALISATION
	mfspr	r10,SPRN_HSRR1
	mfspr	r11,SPRN_HSRR0		/* save HSRR0 */
	andis.	r10,r10,(HSRR1_DENORM)@h /* denorm? */
	addi	r11,r11,-4		/* HSRR0 is next instruction */
	bne+	denorm_assist
#endif

409
	KVMTEST(0x1500)
410 411 412
	EXCEPTION_PROLOG_PSERIES_1(denorm_common, EXC_HV)
	KVM_HANDLER_SKIP(PACA_EXGEN, EXC_STD, 0x1500)

413
#ifdef CONFIG_CBE_RAS
414
	STD_EXCEPTION_HV(0x1600, 0x1602, cbe_maintenance)
415
	KVM_HANDLER_SKIP(PACA_EXGEN, EXC_HV, 0x1602)
416
#endif /* CONFIG_CBE_RAS */
417

418
	STD_EXCEPTION_PSERIES(0x1700, 0x1700, altivec_assist)
419
	KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0x1700)
420

421
#ifdef CONFIG_CBE_RAS
422
	STD_EXCEPTION_HV(0x1800, 0x1802, cbe_thermal)
423
	KVM_HANDLER_SKIP(PACA_EXGEN, EXC_HV, 0x1802)
424 425
#else
	. = 0x1800
426 427 428
#endif /* CONFIG_CBE_RAS */


429 430
/*** Out of line interrupts support ***/

431
	.align	7
432
	/* moved from 0x200 */
433 434 435 436 437 438 439 440 441
machine_check_pSeries_early:
BEGIN_FTR_SECTION
	EXCEPTION_PROLOG_1(PACA_EXMC, NOTEST, 0x200)
	/*
	 * Register contents:
	 * R13		= PACA
	 * R9		= CR
	 * Original R9 to R13 is saved on PACA_EXMC
	 *
442 443 444
	 * Switch to mc_emergency stack and handle re-entrancy (we limit
	 * the nested MCE upto level 4 to avoid stack overflow).
	 * Save MCE registers srr1, srr0, dar and dsisr and then set ME=1
445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466
	 *
	 * We use paca->in_mce to check whether this is the first entry or
	 * nested machine check. We increment paca->in_mce to track nested
	 * machine checks.
	 *
	 * If this is the first entry then set stack pointer to
	 * paca->mc_emergency_sp, otherwise r1 is already pointing to
	 * stack frame on mc_emergency stack.
	 *
	 * NOTE: We are here with MSR_ME=0 (off), which means we risk a
	 * checkstop if we get another machine check exception before we do
	 * rfid with MSR_ME=1.
	 */
	mr	r11,r1			/* Save r1 */
	lhz	r10,PACA_IN_MCE(r13)
	cmpwi	r10,0			/* Are we in nested machine check */
	bne	0f			/* Yes, we are. */
	/* First machine check entry */
	ld	r1,PACAMCEMERGSP(r13)	/* Use MC emergency stack */
0:	subi	r1,r1,INT_FRAME_SIZE	/* alloc stack frame */
	addi	r10,r10,1		/* increment paca->in_mce */
	sth	r10,PACA_IN_MCE(r13)
467 468 469
	/* Limit nested MCE to level 4 to avoid stack overflow */
	cmpwi	r10,4
	bgt	2f			/* Check if we hit limit of 4 */
470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487
	std	r11,GPR1(r1)		/* Save r1 on the stack. */
	std	r11,0(r1)		/* make stack chain pointer */
	mfspr	r11,SPRN_SRR0		/* Save SRR0 */
	std	r11,_NIP(r1)
	mfspr	r11,SPRN_SRR1		/* Save SRR1 */
	std	r11,_MSR(r1)
	mfspr	r11,SPRN_DAR		/* Save DAR */
	std	r11,_DAR(r1)
	mfspr	r11,SPRN_DSISR		/* Save DSISR */
	std	r11,_DSISR(r1)
	std	r9,_CCR(r1)		/* Save CR in stackframe */
	/* Save r9 through r13 from EXMC save area to stack frame. */
	EXCEPTION_PROLOG_COMMON_2(PACA_EXMC)
	mfmsr	r11			/* get MSR value */
	ori	r11,r11,MSR_ME		/* turn on ME bit */
	ori	r11,r11,MSR_RI		/* turn on RI bit */
	ld	r12,PACAKBASE(r13)	/* get high part of &label */
	LOAD_HANDLER(r12, machine_check_handle_early)
488
1:	mtspr	SPRN_SRR0,r12
489 490 491
	mtspr	SPRN_SRR1,r11
	rfid
	b	.	/* prevent speculative execution */
492 493 494 495 496 497 498 499 500 501 502 503 504
2:
	/* Stack overflow. Stay on emergency stack and panic.
	 * Keep the ME bit off while panic-ing, so that if we hit
	 * another machine check we checkstop.
	 */
	addi	r1,r1,INT_FRAME_SIZE	/* go back to previous stack frame */
	ld	r11,PACAKMSR(r13)
	ld	r12,PACAKBASE(r13)
	LOAD_HANDLER(r12, unrecover_mce)
	li	r10,MSR_ME
	andc	r11,r11,r10		/* Turn off MSR_ME */
	b	1b
	b	.	/* prevent speculative execution */
505 506
END_FTR_SECTION_IFSET(CPU_FTR_HVMODE)

507 508 509
machine_check_pSeries:
	.globl machine_check_fwnmi
machine_check_fwnmi:
510
	HMT_MEDIUM_PPR_DISCARD
511
	SET_SCRATCH0(r13)		/* save r13 */
512 513 514 515
	EXCEPTION_PROLOG_0(PACA_EXMC)
machine_check_pSeries_0:
	EXCEPTION_PROLOG_1(PACA_EXMC, KVMTEST, 0x200)
	EXCEPTION_PROLOG_PSERIES_1(machine_check_common, EXC_STD)
516 517 518 519 520 521 522 523 524 525 526
	KVM_HANDLER_SKIP(PACA_EXMC, EXC_STD, 0x200)

	/* moved from 0x300 */
data_access_check_stab:
	GET_PACA(r13)
	std	r9,PACA_EXSLB+EX_R9(r13)
	std	r10,PACA_EXSLB+EX_R10(r13)
	mfspr	r10,SPRN_DAR
	mfspr	r9,SPRN_DSISR
	srdi	r10,r10,60
	rlwimi	r10,r9,16,0x20
527
#ifdef CONFIG_KVM_BOOK3S_PR_POSSIBLE
528
	lbz	r9,HSTATE_IN_GUEST(r13)
529 530 531 532 533 534 535 536 537 538 539 540 541 542
	rlwimi	r10,r9,8,0x300
#endif
	mfcr	r9
	cmpwi	r10,0x2c
	beq	do_stab_bolted_pSeries
	mtcrf	0x80,r9
	ld	r9,PACA_EXSLB+EX_R9(r13)
	ld	r10,PACA_EXSLB+EX_R10(r13)
	b	data_access_not_stab
do_stab_bolted_pSeries:
	std	r11,PACA_EXSLB+EX_R11(r13)
	std	r12,PACA_EXSLB+EX_R12(r13)
	GET_SCRATCH0(r10)
	std	r10,PACA_EXSLB+EX_R13(r13)
543
	EXCEPTION_PROLOG_PSERIES_1(do_stab_bolted, EXC_STD)
544

545 546
	KVM_HANDLER_SKIP(PACA_EXGEN, EXC_STD, 0x300)
	KVM_HANDLER_SKIP(PACA_EXSLB, EXC_STD, 0x380)
547 548 549
	KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0x400)
	KVM_HANDLER_PR(PACA_EXSLB, EXC_STD, 0x480)
	KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0x900)
550 551
	KVM_HANDLER(PACA_EXGEN, EXC_HV, 0x982)

552 553 554 555 556 557 558 559 560 561 562 563
#ifdef CONFIG_PPC_DENORMALISATION
denorm_assist:
BEGIN_FTR_SECTION
/*
 * To denormalise we need to move a copy of the register to itself.
 * For POWER6 do that here for all FP regs.
 */
	mfmsr	r10
	ori	r10,r10,(MSR_FP|MSR_FE0|MSR_FE1)
	xori	r10,r10,(MSR_FE0|MSR_FE1)
	mtmsrd	r10
	sync
564 565 566 567 568 569 570 571

#define FMR2(n)  fmr (n), (n) ; fmr n+1, n+1
#define FMR4(n)  FMR2(n) ; FMR2(n+2)
#define FMR8(n)  FMR4(n) ; FMR4(n+4)
#define FMR16(n) FMR8(n) ; FMR8(n+8)
#define FMR32(n) FMR16(n) ; FMR16(n+16)
	FMR32(0)

572 573 574 575 576 577 578 579 580
FTR_SECTION_ELSE
/*
 * To denormalise we need to move a copy of the register to itself.
 * For POWER7 do that here for the first 32 VSX registers only.
 */
	mfmsr	r10
	oris	r10,r10,MSR_VSX@h
	mtmsrd	r10
	sync
581 582 583 584 585 586 587 588

#define XVCPSGNDP2(n) XVCPSGNDP(n,n,n) ; XVCPSGNDP(n+1,n+1,n+1)
#define XVCPSGNDP4(n) XVCPSGNDP2(n) ; XVCPSGNDP2(n+2)
#define XVCPSGNDP8(n) XVCPSGNDP4(n) ; XVCPSGNDP4(n+4)
#define XVCPSGNDP16(n) XVCPSGNDP8(n) ; XVCPSGNDP8(n+8)
#define XVCPSGNDP32(n) XVCPSGNDP16(n) ; XVCPSGNDP16(n+16)
	XVCPSGNDP32(0)

589
ALT_FTR_SECTION_END_IFCLR(CPU_FTR_ARCH_206)
590 591 592 593 594 595 596 597 598 599

BEGIN_FTR_SECTION
	b	denorm_done
END_FTR_SECTION_IFCLR(CPU_FTR_ARCH_207S)
/*
 * To denormalise we need to move a copy of the register to itself.
 * For POWER8 we need to do that for all 64 VSX registers
 */
	XVCPSGNDP32(32)
denorm_done:
600 601 602
	mtspr	SPRN_HSRR0,r11
	mtcrf	0x80,r9
	ld	r9,PACA_EXGEN+EX_R9(r13)
603
	RESTORE_PPR_PACA(PACA_EXGEN, r10)
604 605 606 607
BEGIN_FTR_SECTION
	ld	r10,PACA_EXGEN+EX_CFAR(r13)
	mtspr	SPRN_CFAR,r10
END_FTR_SECTION_IFSET(CPU_FTR_CFAR)
608 609 610 611 612 613 614 615
	ld	r10,PACA_EXGEN+EX_R10(r13)
	ld	r11,PACA_EXGEN+EX_R11(r13)
	ld	r12,PACA_EXGEN+EX_R12(r13)
	ld	r13,PACA_EXGEN+EX_R13(r13)
	HRFID
	b	.
#endif

616
	.align	7
617
	/* moved from 0xe00 */
618
	STD_EXCEPTION_HV_OOL(0xe02, h_data_storage)
619
	KVM_HANDLER_SKIP(PACA_EXGEN, EXC_HV, 0xe02)
620
	STD_EXCEPTION_HV_OOL(0xe22, h_instr_storage)
621
	KVM_HANDLER(PACA_EXGEN, EXC_HV, 0xe22)
622
	STD_EXCEPTION_HV_OOL(0xe42, emulation_assist)
623
	KVM_HANDLER(PACA_EXGEN, EXC_HV, 0xe42)
624
	STD_EXCEPTION_HV_OOL(0xe62, hmi_exception) /* need to flush cache ? */
625
	KVM_HANDLER(PACA_EXGEN, EXC_HV, 0xe62)
626
	MASKABLE_EXCEPTION_HV_OOL(0xe82, h_doorbell)
627
	KVM_HANDLER(PACA_EXGEN, EXC_HV, 0xe82)
628 629

	/* moved from 0xf00 */
630
	STD_EXCEPTION_PSERIES_OOL(0xf00, performance_monitor)
631
	KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0xf00)
632
	STD_EXCEPTION_PSERIES_OOL(0xf20, altivec_unavailable)
633
	KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0xf20)
634
	STD_EXCEPTION_PSERIES_OOL(0xf40, vsx_unavailable)
635
	KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0xf40)
636
	STD_EXCEPTION_PSERIES_OOL(0xf60, facility_unavailable)
637
	KVM_HANDLER_PR(PACA_EXGEN, EXC_STD, 0xf60)
638 639
	STD_EXCEPTION_HV_OOL(0xf82, facility_unavailable)
	KVM_HANDLER(PACA_EXGEN, EXC_HV, 0xf82)
640 641

/*
642 643 644 645 646 647
 * An interrupt came in while soft-disabled. We set paca->irq_happened, then:
 * - If it was a decrementer interrupt, we bump the dec to max and and return.
 * - If it was a doorbell we return immediately since doorbells are edge
 *   triggered and won't automatically refire.
 * - else we hard disable and return.
 * This is called with r10 containing the value to OR to the paca field.
648
 */
649 650 651 652 653 654
#define MASKED_INTERRUPT(_H)				\
masked_##_H##interrupt:					\
	std	r11,PACA_EXGEN+EX_R11(r13);		\
	lbz	r11,PACAIRQHAPPENED(r13);		\
	or	r11,r11,r10;				\
	stb	r11,PACAIRQHAPPENED(r13);		\
655 656
	cmpwi	r10,PACA_IRQ_DEC;			\
	bne	1f;					\
657 658 659 660
	lis	r10,0x7fff;				\
	ori	r10,r10,0xffff;				\
	mtspr	SPRN_DEC,r10;				\
	b	2f;					\
661 662 663
1:	cmpwi	r10,PACA_IRQ_DBELL;			\
	beq	2f;					\
	mfspr	r10,SPRN_##_H##SRR1;			\
664 665 666 667 668 669 670 671 672
	rldicl	r10,r10,48,1; /* clear MSR_EE */	\
	rotldi	r10,r10,16;				\
	mtspr	SPRN_##_H##SRR1,r10;			\
2:	mtcrf	0x80,r9;				\
	ld	r9,PACA_EXGEN+EX_R9(r13);		\
	ld	r10,PACA_EXGEN+EX_R10(r13);		\
	ld	r11,PACA_EXGEN+EX_R11(r13);		\
	GET_SCRATCH0(r13);				\
	##_H##rfid;					\
673
	b	.
674 675 676
	
	MASKED_INTERRUPT()
	MASKED_INTERRUPT(H)
677

678 679
/*
 * Called from arch_local_irq_enable when an interrupt needs
680 681
 * to be resent. r3 contains 0x500, 0x900, 0xa00 or 0xe80 to indicate
 * which kind of interrupt. MSR:EE is already off. We generate a
682 683 684 685 686 687 688 689 690 691 692 693 694 695 696
 * stackframe like if a real interrupt had happened.
 *
 * Note: While MSR:EE is off, we need to make sure that _MSR
 * in the generated frame has EE set to 1 or the exception
 * handler will not properly re-enable them.
 */
_GLOBAL(__replay_interrupt)
	/* We are going to jump to the exception common code which
	 * will retrieve various register values from the PACA which
	 * we don't give a damn about, so we don't bother storing them.
	 */
	mfmsr	r12
	mflr	r11
	mfcr	r9
	ori	r12,r12,MSR_EE
697 698 699 700 701 702 703 704 705 706 707 708
	cmpwi	r3,0x900
	beq	decrementer_common
	cmpwi	r3,0x500
	beq	hardware_interrupt_common
BEGIN_FTR_SECTION
	cmpwi	r3,0xe80
	beq	h_doorbell_common
FTR_SECTION_ELSE
	cmpwi	r3,0xa00
	beq	doorbell_super_common
ALT_FTR_SECTION_END_IFSET(CPU_FTR_HVMODE)
	blr
709

710 711 712 713 714 715 716
#ifdef CONFIG_PPC_PSERIES
/*
 * Vectors for the FWNMI option.  Share common code.
 */
	.globl system_reset_fwnmi
      .align 7
system_reset_fwnmi:
717
	HMT_MEDIUM_PPR_DISCARD
718
	SET_SCRATCH0(r13)		/* save r13 */
719 720
	EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, system_reset_common, EXC_STD,
				 NOTEST, 0x100)
721 722 723 724 725 726 727 728 729 730 731 732 733

#endif /* CONFIG_PPC_PSERIES */

#ifdef __DISABLED__
/*
 * This is used for when the SLB miss handler has to go virtual,
 * which doesn't happen for now anymore but will once we re-implement
 * dynamic VSIDs for shared page tables
 */
slb_miss_user_pseries:
	std	r10,PACA_EXGEN+EX_R10(r13)
	std	r11,PACA_EXGEN+EX_R11(r13)
	std	r12,PACA_EXGEN+EX_R12(r13)
734
	GET_SCRATCH0(r10)
735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751
	ld	r11,PACA_EXSLB+EX_R9(r13)
	ld	r12,PACA_EXSLB+EX_R3(r13)
	std	r10,PACA_EXGEN+EX_R13(r13)
	std	r11,PACA_EXGEN+EX_R9(r13)
	std	r12,PACA_EXGEN+EX_R3(r13)
	clrrdi	r12,r13,32
	mfmsr	r10
	mfspr	r11,SRR0			/* save SRR0 */
	ori	r12,r12,slb_miss_user_common@l	/* virt addr of handler */
	ori	r10,r10,MSR_IR|MSR_DR|MSR_RI
	mtspr	SRR0,r12
	mfspr	r12,SRR1			/* and SRR1 */
	mtspr	SRR1,r10
	rfid
	b	.				/* prevent spec. execution */
#endif /* __DISABLED__ */

752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777
#ifdef CONFIG_KVM_BOOK3S_64_HANDLER
kvmppc_skip_interrupt:
	/*
	 * Here all GPRs are unchanged from when the interrupt happened
	 * except for r13, which is saved in SPRG_SCRATCH0.
	 */
	mfspr	r13, SPRN_SRR0
	addi	r13, r13, 4
	mtspr	SPRN_SRR0, r13
	GET_SCRATCH0(r13)
	rfid
	b	.

kvmppc_skip_Hinterrupt:
	/*
	 * Here all GPRs are unchanged from when the interrupt happened
	 * except for r13, which is saved in SPRG_SCRATCH0.
	 */
	mfspr	r13, SPRN_HSRR0
	addi	r13, r13, 4
	mtspr	SPRN_HSRR0, r13
	GET_SCRATCH0(r13)
	hrfid
	b	.
#endif

778 779 780 781
/*
 * Code from here down to __end_handlers is invoked from the
 * exception prologs above.  Because the prologs assemble the
 * addresses of these handlers using the LOAD_HANDLER macro,
782 783
 * which uses an ori instruction, these handlers must be in
 * the first 64k of the kernel image.
784 785 786 787
 */

/*** Common interrupt handlers ***/

788
	STD_EXCEPTION_COMMON(0x100, system_reset, system_reset_exception)
789

790
	STD_EXCEPTION_COMMON_ASYNC(0x500, hardware_interrupt, do_IRQ)
791 792
	STD_EXCEPTION_COMMON_ASYNC(0x900, decrementer, timer_interrupt)
	STD_EXCEPTION_COMMON(0x980, hdecrementer, hdec_interrupt)
793
#ifdef CONFIG_PPC_DOORBELL
794
	STD_EXCEPTION_COMMON_ASYNC(0xa00, doorbell_super, doorbell_exception)
795
#else
796
	STD_EXCEPTION_COMMON_ASYNC(0xa00, doorbell_super, unknown_exception)
797
#endif
798 799 800 801 802
	STD_EXCEPTION_COMMON(0xb00, trap_0b, unknown_exception)
	STD_EXCEPTION_COMMON(0xd00, single_step, single_step_exception)
	STD_EXCEPTION_COMMON(0xe00, trap_0e, unknown_exception)
	STD_EXCEPTION_COMMON(0xe40, emulation_assist, emulation_assist_interrupt)
	STD_EXCEPTION_COMMON(0xe60, hmi_exception, unknown_exception)
803
#ifdef CONFIG_PPC_DOORBELL
804
	STD_EXCEPTION_COMMON_ASYNC(0xe80, h_doorbell, doorbell_exception)
805
#else
806
	STD_EXCEPTION_COMMON_ASYNC(0xe80, h_doorbell, unknown_exception)
807
#endif
808 809 810
	STD_EXCEPTION_COMMON_ASYNC(0xf00, performance_monitor, performance_monitor_exception)
	STD_EXCEPTION_COMMON(0x1300, instruction_breakpoint, instruction_breakpoint_exception)
	STD_EXCEPTION_COMMON(0x1502, denorm, unknown_exception)
811
#ifdef CONFIG_ALTIVEC
812
	STD_EXCEPTION_COMMON(0x1700, altivec_assist, altivec_assist_exception)
813
#else
814
	STD_EXCEPTION_COMMON(0x1700, altivec_assist, unknown_exception)
815 816
#endif
#ifdef CONFIG_CBE_RAS
817 818 819
	STD_EXCEPTION_COMMON(0x1200, cbe_system_error, cbe_system_error_exception)
	STD_EXCEPTION_COMMON(0x1600, cbe_maintenance, cbe_maintenance_exception)
	STD_EXCEPTION_COMMON(0x1800, cbe_thermal, cbe_thermal_exception)
820 821
#endif /* CONFIG_CBE_RAS */

822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841
	/*
	 * Relocation-on interrupts: A subset of the interrupts can be delivered
	 * with IR=1/DR=1, if AIL==2 and MSR.HV won't be changed by delivering
	 * it.  Addresses are the same as the original interrupt addresses, but
	 * offset by 0xc000000000004000.
	 * It's impossible to receive interrupts below 0x300 via this mechanism.
	 * KVM: None of these traps are from the guest ; anything that escalated
	 * to HV=1 from HV=0 is delivered via real mode handlers.
	 */

	/*
	 * This uses the standard macro, since the original 0x300 vector
	 * only has extra guff for STAB-based processors -- which never
	 * come here.
	 */
	STD_RELON_EXCEPTION_PSERIES(0x4300, 0x300, data_access)
	. = 0x4380
	.globl data_access_slb_relon_pSeries
data_access_slb_relon_pSeries:
	SET_SCRATCH0(r13)
842
	EXCEPTION_PROLOG_0(PACA_EXSLB)
843 844 845 846 847
	EXCEPTION_PROLOG_1(PACA_EXSLB, NOTEST, 0x380)
	std	r3,PACA_EXSLB+EX_R3(r13)
	mfspr	r3,SPRN_DAR
	mfspr	r12,SPRN_SRR1
#ifndef CONFIG_RELOCATABLE
848
	b	slb_miss_realmode
849 850
#else
	/*
851
	 * We can't just use a direct branch to slb_miss_realmode
852 853 854 855 856
	 * because the distance from here to there depends on where
	 * the kernel ends up being put.
	 */
	mfctr	r11
	ld	r10,PACAKBASE(r13)
857
	LOAD_HANDLER(r10, slb_miss_realmode)
858 859 860 861 862 863 864 865 866
	mtctr	r10
	bctr
#endif

	STD_RELON_EXCEPTION_PSERIES(0x4400, 0x400, instruction_access)
	. = 0x4480
	.globl instruction_access_slb_relon_pSeries
instruction_access_slb_relon_pSeries:
	SET_SCRATCH0(r13)
867
	EXCEPTION_PROLOG_0(PACA_EXSLB)
868 869 870 871 872
	EXCEPTION_PROLOG_1(PACA_EXSLB, NOTEST, 0x480)
	std	r3,PACA_EXSLB+EX_R3(r13)
	mfspr	r3,SPRN_SRR0		/* SRR0 is faulting address */
	mfspr	r12,SPRN_SRR1
#ifndef CONFIG_RELOCATABLE
873
	b	slb_miss_realmode
874 875 876
#else
	mfctr	r11
	ld	r10,PACAKBASE(r13)
877
	LOAD_HANDLER(r10, slb_miss_realmode)
878 879 880 881 882 883 884 885 886 887 888 889 890
	mtctr	r10
	bctr
#endif

	. = 0x4500
	.globl hardware_interrupt_relon_pSeries;
	.globl hardware_interrupt_relon_hv;
hardware_interrupt_relon_pSeries:
hardware_interrupt_relon_hv:
	BEGIN_FTR_SECTION
		_MASKABLE_RELON_EXCEPTION_PSERIES(0x502, hardware_interrupt, EXC_HV, SOFTEN_TEST_HV)
	FTR_SECTION_ELSE
		_MASKABLE_RELON_EXCEPTION_PSERIES(0x500, hardware_interrupt, EXC_STD, SOFTEN_TEST_PR)
891
	ALT_FTR_SECTION_END_IFSET(CPU_FTR_HVMODE)
892 893 894 895 896
	STD_RELON_EXCEPTION_PSERIES(0x4600, 0x600, alignment)
	STD_RELON_EXCEPTION_PSERIES(0x4700, 0x700, program_check)
	STD_RELON_EXCEPTION_PSERIES(0x4800, 0x800, fp_unavailable)
	MASKABLE_RELON_EXCEPTION_PSERIES(0x4900, 0x900, decrementer)
	STD_RELON_EXCEPTION_HV(0x4980, 0x982, hdecrementer)
897
	MASKABLE_RELON_EXCEPTION_PSERIES(0x4a00, 0xa00, doorbell_super)
898 899 900 901 902 903 904 905 906 907 908 909 910
	STD_RELON_EXCEPTION_PSERIES(0x4b00, 0xb00, trap_0b)

	. = 0x4c00
	.globl system_call_relon_pSeries
system_call_relon_pSeries:
	HMT_MEDIUM
	SYSCALL_PSERIES_1
	SYSCALL_PSERIES_2_DIRECT
	SYSCALL_PSERIES_3

	STD_RELON_EXCEPTION_PSERIES(0x4d00, 0xd00, single_step)

	. = 0x4e00
911
	b	.	/* Can't happen, see v2.07 Book III-S section 6.5 */
912 913

	. = 0x4e20
914
	b	.	/* Can't happen, see v2.07 Book III-S section 6.5 */
915 916

	. = 0x4e40
917
emulation_assist_relon_trampoline:
918 919
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
920 921 922
	b	emulation_assist_relon_hv

	. = 0x4e60
923
	b	.	/* Can't happen, see v2.07 Book III-S section 6.5 */
924

925
	. = 0x4e80
926
h_doorbell_relon_trampoline:
927 928
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
929
	b	h_doorbell_relon_hv
930 931

	. = 0x4f00
932
performance_monitor_relon_pseries_trampoline:
933 934
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
935 936 937
	b	performance_monitor_relon_pSeries

	. = 0x4f20
938
altivec_unavailable_relon_pseries_trampoline:
939 940
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
941 942 943
	b	altivec_unavailable_relon_pSeries

	. = 0x4f40
944
vsx_unavailable_relon_pseries_trampoline:
945 946
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
947 948
	b	vsx_unavailable_relon_pSeries

949
	. = 0x4f60
950
facility_unavailable_relon_trampoline:
951 952
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
953
	b	facility_unavailable_relon_pSeries
954

955
	. = 0x4f80
956
hv_facility_unavailable_relon_trampoline:
957 958
	SET_SCRATCH0(r13)
	EXCEPTION_PROLOG_0(PACA_EXGEN)
959
	b	hv_facility_unavailable_relon_hv
960

961 962 963 964 965 966 967 968 969 970 971 972
	STD_RELON_EXCEPTION_PSERIES(0x5300, 0x1300, instruction_breakpoint)
#ifdef CONFIG_PPC_DENORMALISATION
	. = 0x5500
	b	denorm_exception_hv
#endif
	STD_RELON_EXCEPTION_PSERIES(0x5700, 0x1700, altivec_assist)

	/* Other future vectors */
	.align	7
	.globl	__end_interrupts
__end_interrupts:

973
	.align	7
974 975 976 977 978 979 980
system_call_entry_direct:
#if defined(CONFIG_RELOCATABLE)
	/* The first level prologue may have used LR to get here, saving
	 * orig in r10.  To save hacking/ifdeffing common code, restore here.
	 */
	mtlr	r10
#endif
981 982 983
system_call_entry:
	b	system_call_common

984
ppc64_runlatch_on_trampoline:
985
	b	__ppc64_runlatch_on
986

987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013
/*
 * Here we have detected that the kernel stack pointer is bad.
 * R9 contains the saved CR, r13 points to the paca,
 * r10 contains the (bad) kernel stack pointer,
 * r11 and r12 contain the saved SRR0 and SRR1.
 * We switch to using an emergency stack, save the registers there,
 * and call kernel_bad_stack(), which panics.
 */
bad_stack:
	ld	r1,PACAEMERGSP(r13)
	subi	r1,r1,64+INT_FRAME_SIZE
	std	r9,_CCR(r1)
	std	r10,GPR1(r1)
	std	r11,_NIP(r1)
	std	r12,_MSR(r1)
	mfspr	r11,SPRN_DAR
	mfspr	r12,SPRN_DSISR
	std	r11,_DAR(r1)
	std	r12,_DSISR(r1)
	mflr	r10
	mfctr	r11
	mfxer	r12
	std	r10,_LINK(r1)
	std	r11,_CTR(r1)
	std	r12,_XER(r1)
	SAVE_GPR(0,r1)
	SAVE_GPR(2,r1)
1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026
	ld	r10,EX_R3(r3)
	std	r10,GPR3(r1)
	SAVE_GPR(4,r1)
	SAVE_4GPRS(5,r1)
	ld	r9,EX_R9(r3)
	ld	r10,EX_R10(r3)
	SAVE_2GPRS(9,r1)
	ld	r9,EX_R11(r3)
	ld	r10,EX_R12(r3)
	ld	r11,EX_R13(r3)
	std	r9,GPR11(r1)
	std	r10,GPR12(r1)
	std	r11,GPR13(r1)
1027 1028 1029 1030
BEGIN_FTR_SECTION
	ld	r10,EX_CFAR(r3)
	std	r10,ORIG_GPR3(r1)
END_FTR_SECTION_IFSET(CPU_FTR_CFAR)
1031
	SAVE_8GPRS(14,r1)
1032 1033 1034 1035 1036 1037 1038 1039
	SAVE_10GPRS(22,r1)
	lhz	r12,PACA_TRAP_SAVE(r13)
	std	r12,_TRAP(r1)
	addi	r11,r1,INT_FRAME_SIZE
	std	r11,0(r1)
	li	r12,0
	std	r12,0(r11)
	ld	r2,PACATOC(r13)
1040 1041 1042
	ld	r11,exception_marker@toc(r2)
	std	r12,RESULT(r1)
	std	r11,STACK_FRAME_OVERHEAD-16(r1)
1043
1:	addi	r3,r1,STACK_FRAME_OVERHEAD
1044
	bl	kernel_bad_stack
1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059
	b	1b

/*
 * Here r13 points to the paca, r9 contains the saved CR,
 * SRR0 and SRR1 are saved in r11 and r12,
 * r9 - r13 are saved in paca->exgen.
 */
	.align	7
	.globl data_access_common
data_access_common:
	mfspr	r10,SPRN_DAR
	std	r10,PACA_EXGEN+EX_DAR(r13)
	mfspr	r10,SPRN_DSISR
	stw	r10,PACA_EXGEN+EX_DSISR(r13)
	EXCEPTION_PROLOG_COMMON(0x300, PACA_EXGEN)
1060 1061
	DISABLE_INTS
	ld	r12,_MSR(r1)
1062 1063 1064
	ld	r3,PACA_EXGEN+EX_DAR(r13)
	lwz	r4,PACA_EXGEN+EX_DSISR(r13)
	li	r5,0x300
1065
	b	do_hash_page		/* Try to handle as hpte fault */
1066

1067
	.align  7
1068
	.globl  h_data_storage_common
1069
h_data_storage_common:
1070 1071 1072 1073 1074
	mfspr   r10,SPRN_HDAR
	std     r10,PACA_EXGEN+EX_DAR(r13)
	mfspr   r10,SPRN_HDSISR
	stw     r10,PACA_EXGEN+EX_DSISR(r13)
	EXCEPTION_PROLOG_COMMON(0xe00, PACA_EXGEN)
1075
	bl      save_nvgprs
1076
	DISABLE_INTS
1077
	addi    r3,r1,STACK_FRAME_OVERHEAD
1078 1079
	bl      unknown_exception
	b       ret_from_except
1080

1081 1082 1083 1084
	.align	7
	.globl instruction_access_common
instruction_access_common:
	EXCEPTION_PROLOG_COMMON(0x400, PACA_EXGEN)
1085 1086
	DISABLE_INTS
	ld	r12,_MSR(r1)
1087 1088 1089
	ld	r3,_NIP(r1)
	andis.	r4,r12,0x5820
	li	r5,0x400
1090
	b	do_hash_page		/* Try to handle as hpte fault */
1091

1092
	STD_EXCEPTION_COMMON(0xe20, h_instr_storage, unknown_exception)
1093

1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106
/*
 * Here is the common SLB miss user that is used when going to virtual
 * mode for SLB misses, that is currently not used
 */
#ifdef __DISABLED__
	.align	7
	.globl	slb_miss_user_common
slb_miss_user_common:
	mflr	r10
	std	r3,PACA_EXGEN+EX_DAR(r13)
	stw	r9,PACA_EXGEN+EX_CCR(r13)
	std	r10,PACA_EXGEN+EX_LR(r13)
	std	r11,PACA_EXGEN+EX_SRR0(r13)
1107
	bl	slb_allocate_user
1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149

	ld	r10,PACA_EXGEN+EX_LR(r13)
	ld	r3,PACA_EXGEN+EX_R3(r13)
	lwz	r9,PACA_EXGEN+EX_CCR(r13)
	ld	r11,PACA_EXGEN+EX_SRR0(r13)
	mtlr	r10
	beq-	slb_miss_fault

	andi.	r10,r12,MSR_RI		/* check for unrecoverable exception */
	beq-	unrecov_user_slb
	mfmsr	r10

.machine push
.machine "power4"
	mtcrf	0x80,r9
.machine pop

	clrrdi	r10,r10,2		/* clear RI before setting SRR0/1 */
	mtmsrd	r10,1

	mtspr	SRR0,r11
	mtspr	SRR1,r12

	ld	r9,PACA_EXGEN+EX_R9(r13)
	ld	r10,PACA_EXGEN+EX_R10(r13)
	ld	r11,PACA_EXGEN+EX_R11(r13)
	ld	r12,PACA_EXGEN+EX_R12(r13)
	ld	r13,PACA_EXGEN+EX_R13(r13)
	rfid
	b	.

slb_miss_fault:
	EXCEPTION_PROLOG_COMMON(0x380, PACA_EXGEN)
	ld	r4,PACA_EXGEN+EX_DAR(r13)
	li	r5,0
	std	r4,_DAR(r1)
	std	r5,_DSISR(r1)
	b	handle_page_fault

unrecov_user_slb:
	EXCEPTION_PROLOG_COMMON(0x4200, PACA_EXGEN)
	DISABLE_INTS
1150
	bl	save_nvgprs
1151
1:	addi	r3,r1,STACK_FRAME_OVERHEAD
1152
	bl	unrecoverable_exception
1153 1154 1155 1156 1157
	b	1b

#endif /* __DISABLED__ */


1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176
	/*
	 * Machine check is different because we use a different
	 * save area: PACA_EXMC instead of PACA_EXGEN.
	 */
	.align	7
	.globl machine_check_common
machine_check_common:

	mfspr	r10,SPRN_DAR
	std	r10,PACA_EXGEN+EX_DAR(r13)
	mfspr	r10,SPRN_DSISR
	stw	r10,PACA_EXGEN+EX_DSISR(r13)
	EXCEPTION_PROLOG_COMMON(0x200, PACA_EXMC)
	FINISH_NAP
	DISABLE_INTS
	ld	r3,PACA_EXGEN+EX_DAR(r13)
	lwz	r4,PACA_EXGEN+EX_DSISR(r13)
	std	r3,_DAR(r1)
	std	r4,_DSISR(r1)
1177
	bl	save_nvgprs
1178
	addi	r3,r1,STACK_FRAME_OVERHEAD
1179 1180
	bl	machine_check_exception
	b	ret_from_except
1181

1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193
	.align	7
	.globl alignment_common
alignment_common:
	mfspr	r10,SPRN_DAR
	std	r10,PACA_EXGEN+EX_DAR(r13)
	mfspr	r10,SPRN_DSISR
	stw	r10,PACA_EXGEN+EX_DSISR(r13)
	EXCEPTION_PROLOG_COMMON(0x600, PACA_EXGEN)
	ld	r3,PACA_EXGEN+EX_DAR(r13)
	lwz	r4,PACA_EXGEN+EX_DSISR(r13)
	std	r3,_DAR(r1)
	std	r4,_DSISR(r1)
1194
	bl	save_nvgprs
1195
	DISABLE_INTS
1196
	addi	r3,r1,STACK_FRAME_OVERHEAD
1197 1198
	bl	alignment_exception
	b	ret_from_except
1199 1200 1201 1202 1203

	.align	7
	.globl program_check_common
program_check_common:
	EXCEPTION_PROLOG_COMMON(0x700, PACA_EXGEN)
1204
	bl	save_nvgprs
1205
	DISABLE_INTS
1206
	addi	r3,r1,STACK_FRAME_OVERHEAD
1207 1208
	bl	program_check_exception
	b	ret_from_except
1209 1210 1211 1212 1213 1214

	.align	7
	.globl fp_unavailable_common
fp_unavailable_common:
	EXCEPTION_PROLOG_COMMON(0x800, PACA_EXGEN)
	bne	1f			/* if from user, just load it up */
1215
	bl	save_nvgprs
1216
	DISABLE_INTS
1217
	addi	r3,r1,STACK_FRAME_OVERHEAD
1218
	bl	kernel_fp_unavailable_exception
1219
	BUG_OPCODE
1220 1221 1222 1223 1224 1225 1226 1227 1228 1229
1:
#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
BEGIN_FTR_SECTION
	/* Test if 2 TM state bits are zero.  If non-zero (ie. userspace was in
	 * transaction), go do TM stuff
	 */
	rldicl.	r0, r12, (64-MSR_TS_LG), (64-2)
	bne-	2f
END_FTR_SECTION_IFSET(CPU_FTR_TM)
#endif
1230
	bl	load_up_fpu
1231
	b	fast_exception_return
1232 1233
#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
2:	/* User process was in a transaction */
1234
	bl	save_nvgprs
1235 1236
	DISABLE_INTS
	addi	r3,r1,STACK_FRAME_OVERHEAD
1237 1238
	bl	fp_unavailable_tm
	b	ret_from_except
1239
#endif
1240 1241 1242 1243 1244 1245 1246
	.align	7
	.globl altivec_unavailable_common
altivec_unavailable_common:
	EXCEPTION_PROLOG_COMMON(0xf20, PACA_EXGEN)
#ifdef CONFIG_ALTIVEC
BEGIN_FTR_SECTION
	beq	1f
1247 1248 1249 1250 1251 1252 1253 1254 1255
#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  BEGIN_FTR_SECTION_NESTED(69)
	/* Test if 2 TM state bits are zero.  If non-zero (ie. userspace was in
	 * transaction), go do TM stuff
	 */
	rldicl.	r0, r12, (64-MSR_TS_LG), (64-2)
	bne-	2f
  END_FTR_SECTION_NESTED(CPU_FTR_TM, CPU_FTR_TM, 69)
#endif
1256
	bl	load_up_altivec
1257
	b	fast_exception_return
1258 1259
#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
2:	/* User process was in a transaction */
1260
	bl	save_nvgprs
1261 1262
	DISABLE_INTS
	addi	r3,r1,STACK_FRAME_OVERHEAD
1263 1264
	bl	altivec_unavailable_tm
	b	ret_from_except
1265
#endif
1266 1267 1268
1:
END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
#endif
1269
	bl	save_nvgprs
1270
	DISABLE_INTS
1271
	addi	r3,r1,STACK_FRAME_OVERHEAD
1272 1273
	bl	altivec_unavailable_exception
	b	ret_from_except
1274 1275 1276 1277 1278 1279 1280

	.align	7
	.globl vsx_unavailable_common
vsx_unavailable_common:
	EXCEPTION_PROLOG_COMMON(0xf40, PACA_EXGEN)
#ifdef CONFIG_VSX
BEGIN_FTR_SECTION
1281
	beq	1f
1282 1283 1284 1285 1286 1287 1288 1289 1290
#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  BEGIN_FTR_SECTION_NESTED(69)
	/* Test if 2 TM state bits are zero.  If non-zero (ie. userspace was in
	 * transaction), go do TM stuff
	 */
	rldicl.	r0, r12, (64-MSR_TS_LG), (64-2)
	bne-	2f
  END_FTR_SECTION_NESTED(CPU_FTR_TM, CPU_FTR_TM, 69)
#endif
1291
	b	load_up_vsx
1292 1293
#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
2:	/* User process was in a transaction */
1294
	bl	save_nvgprs
1295 1296
	DISABLE_INTS
	addi	r3,r1,STACK_FRAME_OVERHEAD
1297 1298
	bl	vsx_unavailable_tm
	b	ret_from_except
1299
#endif
1300 1301 1302
1:
END_FTR_SECTION_IFSET(CPU_FTR_VSX)
#endif
1303
	bl	save_nvgprs
1304
	DISABLE_INTS
1305
	addi	r3,r1,STACK_FRAME_OVERHEAD
1306 1307
	bl	vsx_unavailable_exception
	b	ret_from_except
1308

1309 1310
	STD_EXCEPTION_COMMON(0xf60, facility_unavailable, facility_unavailable_exception)
	STD_EXCEPTION_COMMON(0xf80, hv_facility_unavailable, facility_unavailable_exception)
1311

1312 1313 1314 1315
	.align	7
	.globl	__end_handlers
__end_handlers:

1316
	/* Equivalents to the above handlers for relocation-on interrupt vectors */
1317 1318
	STD_RELON_EXCEPTION_HV_OOL(0xe40, emulation_assist)
	MASKABLE_RELON_EXCEPTION_HV_OOL(0xe80, h_doorbell)
1319

1320 1321 1322
	STD_RELON_EXCEPTION_PSERIES_OOL(0xf00, performance_monitor)
	STD_RELON_EXCEPTION_PSERIES_OOL(0xf20, altivec_unavailable)
	STD_RELON_EXCEPTION_PSERIES_OOL(0xf40, vsx_unavailable)
1323
	STD_RELON_EXCEPTION_PSERIES_OOL(0xf60, facility_unavailable)
1324
	STD_RELON_EXCEPTION_HV_OOL(0xf80, hv_facility_unavailable)
1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364

#if defined(CONFIG_PPC_PSERIES) || defined(CONFIG_PPC_POWERNV)
/*
 * Data area reserved for FWNMI option.
 * This address (0x7000) is fixed by the RPA.
 */
	.= 0x7000
	.globl fwnmi_data_area
fwnmi_data_area:

	/* pseries and powernv need to keep the whole page from
	 * 0x7000 to 0x8000 free for use by the firmware
	 */
	. = 0x8000
#endif /* defined(CONFIG_PPC_PSERIES) || defined(CONFIG_PPC_POWERNV) */

/* Space for CPU0's segment table */
	.balign 4096
	.globl initial_stab
initial_stab:
	.space	4096

#ifdef CONFIG_PPC_POWERNV
_GLOBAL(opal_mc_secondary_handler)
	HMT_MEDIUM_PPR_DISCARD
	SET_SCRATCH0(r13)
	GET_PACA(r13)
	clrldi	r3,r3,2
	tovirt(r3,r3)
	std	r3,PACA_OPAL_MC_EVT(r13)
	ld	r13,OPAL_MC_SRR0(r3)
	mtspr	SPRN_SRR0,r13
	ld	r13,OPAL_MC_SRR1(r3)
	mtspr	SPRN_SRR1,r13
	ld	r3,OPAL_MC_GPR3(r3)
	GET_SCRATCH0(r13)
	b	machine_check_pSeries
#endif /* CONFIG_PPC_POWERNV */


1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404
#define MACHINE_CHECK_HANDLER_WINDUP			\
	/* Clear MSR_RI before setting SRR0 and SRR1. */\
	li	r0,MSR_RI;				\
	mfmsr	r9;		/* get MSR value */	\
	andc	r9,r9,r0;				\
	mtmsrd	r9,1;		/* Clear MSR_RI */	\
	/* Move original SRR0 and SRR1 into the respective regs */	\
	ld	r9,_MSR(r1);				\
	mtspr	SPRN_SRR1,r9;				\
	ld	r3,_NIP(r1);				\
	mtspr	SPRN_SRR0,r3;				\
	ld	r9,_CTR(r1);				\
	mtctr	r9;					\
	ld	r9,_XER(r1);				\
	mtxer	r9;					\
	ld	r9,_LINK(r1);				\
	mtlr	r9;					\
	REST_GPR(0, r1);				\
	REST_8GPRS(2, r1);				\
	REST_GPR(10, r1);				\
	ld	r11,_CCR(r1);				\
	mtcr	r11;					\
	/* Decrement paca->in_mce. */			\
	lhz	r12,PACA_IN_MCE(r13);			\
	subi	r12,r12,1;				\
	sth	r12,PACA_IN_MCE(r13);			\
	REST_GPR(11, r1);				\
	REST_2GPRS(12, r1);				\
	/* restore original r1. */			\
	ld	r1,GPR1(r1)

	/*
	 * Handle machine check early in real mode. We come here with
	 * ME=1, MMU (IR=0 and DR=0) off and using MC emergency stack.
	 */
	.align	7
	.globl machine_check_handle_early
machine_check_handle_early:
	std	r0,GPR0(r1)	/* Save r0 */
	EXCEPTION_PROLOG_COMMON_3(0x200)
1405
	bl	save_nvgprs
1406
	addi	r3,r1,STACK_FRAME_OVERHEAD
1407
	bl	machine_check_early
1408
	std	r3,RESULT(r1)	/* Save result */
1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427
	ld	r12,_MSR(r1)
#ifdef	CONFIG_PPC_P7_NAP
	/*
	 * Check if thread was in power saving mode. We come here when any
	 * of the following is true:
	 * a. thread wasn't in power saving mode
	 * b. thread was in power saving mode with no state loss or
	 *    supervisor state loss
	 *
	 * Go back to nap again if (b) is true.
	 */
	rlwinm.	r11,r12,47-31,30,31	/* Was it in power saving mode? */
	beq	4f			/* No, it wasn;t */
	/* Thread was in power saving mode. Go back to nap again. */
	cmpwi	r11,2
	bne	3f
	/* Supervisor state loss */
	li	r0,1
	stb	r0,PACA_NAPSTATELOST(r13)
1428
3:	bl	machine_check_queue_event
1429 1430 1431
	MACHINE_CHECK_HANDLER_WINDUP
	GET_PACA(r13)
	ld	r1,PACAR1(r13)
1432
	b	power7_enter_nap_mode
1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462
4:
#endif
	/*
	 * Check if we are coming from hypervisor userspace. If yes then we
	 * continue in host kernel in V mode to deliver the MC event.
	 */
	rldicl.	r11,r12,4,63		/* See if MC hit while in HV mode. */
	beq	5f
	andi.	r11,r12,MSR_PR		/* See if coming from user. */
	bne	9f			/* continue in V mode if we are. */

5:
#ifdef CONFIG_KVM_BOOK3S_64_HV
	/*
	 * We are coming from kernel context. Check if we are coming from
	 * guest. if yes, then we can continue. We will fall through
	 * do_kvm_200->kvmppc_interrupt to deliver the MC event to guest.
	 */
	lbz	r11,HSTATE_IN_GUEST(r13)
	cmpwi	r11,0			/* Check if coming from guest */
	bne	9f			/* continue if we are. */
#endif
	/*
	 * At this point we are not sure about what context we come from.
	 * Queue up the MCE event and return from the interrupt.
	 * But before that, check if this is an un-recoverable exception.
	 * If yes, then stay on emergency stack and panic.
	 */
	andi.	r11,r12,MSR_RI
	bne	2f
1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479
1:	mfspr	r11,SPRN_SRR0
	ld	r10,PACAKBASE(r13)
	LOAD_HANDLER(r10,unrecover_mce)
	mtspr	SPRN_SRR0,r10
	ld	r10,PACAKMSR(r13)
	/*
	 * We are going down. But there are chances that we might get hit by
	 * another MCE during panic path and we may run into unstable state
	 * with no way out. Hence, turn ME bit off while going down, so that
	 * when another MCE is hit during panic path, system will checkstop
	 * and hypervisor will get restarted cleanly by SP.
	 */
	li	r3,MSR_ME
	andc	r10,r10,r3		/* Turn off MSR_ME */
	mtspr	SPRN_SRR1,r10
	rfid
	b	.
1480
2:
1481 1482 1483 1484 1485 1486 1487 1488
	/*
	 * Check if we have successfully handled/recovered from error, if not
	 * then stay on emergency stack and panic.
	 */
	ld	r3,RESULT(r1)	/* Load result */
	cmpdi	r3,0		/* see if we handled MCE successfully */

	beq	1b		/* if !handled then panic */
1489 1490 1491 1492 1493
	/*
	 * Return from MC interrupt.
	 * Queue up the MCE event so that we can log it later, while
	 * returning from kernel or opal call.
	 */
1494
	bl	machine_check_queue_event
1495 1496 1497 1498 1499 1500 1501
	MACHINE_CHECK_HANDLER_WINDUP
	rfid
9:
	/* Deliver the machine check to host kernel in V mode. */
	MACHINE_CHECK_HANDLER_WINDUP
	b	machine_check_pSeries

1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
unrecover_mce:
	/* Invoke machine_check_exception to print MCE event and panic. */
	addi	r3,r1,STACK_FRAME_OVERHEAD
	bl	.machine_check_exception
	/*
	 * We will not reach here. Even if we did, there is no way out. Call
	 * unrecoverable_exception and die.
	 */
1:	addi	r3,r1,STACK_FRAME_OVERHEAD
	bl	.unrecoverable_exception
	b	1b
1513 1514 1515 1516 1517 1518 1519 1520
/*
 * r13 points to the PACA, r9 contains the saved CR,
 * r12 contain the saved SRR1, SRR0 is still ready for return
 * r3 has the faulting address
 * r9 - r13 are saved in paca->exslb.
 * r3 is saved in paca->slb_r3
 * We assume we aren't going to take any exceptions during this procedure.
 */
1521
slb_miss_realmode:
1522 1523 1524 1525 1526 1527 1528 1529
	mflr	r10
#ifdef CONFIG_RELOCATABLE
	mtctr	r11
#endif

	stw	r9,PACA_EXSLB+EX_CCR(r13)	/* save CR in exc. frame */
	std	r10,PACA_EXSLB+EX_LR(r13)	/* save LR */

1530
	bl	slb_allocate_realmode
1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569

	/* All done -- return from exception. */

	ld	r10,PACA_EXSLB+EX_LR(r13)
	ld	r3,PACA_EXSLB+EX_R3(r13)
	lwz	r9,PACA_EXSLB+EX_CCR(r13)	/* get saved CR */

	mtlr	r10

	andi.	r10,r12,MSR_RI	/* check for unrecoverable exception */
	beq-	2f

.machine	push
.machine	"power4"
	mtcrf	0x80,r9
	mtcrf	0x01,r9		/* slb_allocate uses cr0 and cr7 */
.machine	pop

	RESTORE_PPR_PACA(PACA_EXSLB, r9)
	ld	r9,PACA_EXSLB+EX_R9(r13)
	ld	r10,PACA_EXSLB+EX_R10(r13)
	ld	r11,PACA_EXSLB+EX_R11(r13)
	ld	r12,PACA_EXSLB+EX_R12(r13)
	ld	r13,PACA_EXSLB+EX_R13(r13)
	rfid
	b	.	/* prevent speculative execution */

2:	mfspr	r11,SPRN_SRR0
	ld	r10,PACAKBASE(r13)
	LOAD_HANDLER(r10,unrecov_slb)
	mtspr	SPRN_SRR0,r10
	ld	r10,PACAKMSR(r13)
	mtspr	SPRN_SRR1,r10
	rfid
	b	.

unrecov_slb:
	EXCEPTION_PROLOG_COMMON(0x4100, PACA_EXSLB)
	DISABLE_INTS
1570
	bl	save_nvgprs
1571
1:	addi	r3,r1,STACK_FRAME_OVERHEAD
1572
	bl	unrecoverable_exception
1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584
	b	1b


#ifdef CONFIG_PPC_970_NAP
power4_fixup_nap:
	andc	r9,r9,r10
	std	r9,TI_LOCAL_FLAGS(r11)
	ld	r10,_LINK(r1)		/* make idle task do the */
	std	r10,_NIP(r1)		/* equivalent of a blr */
	blr
#endif

1585 1586 1587 1588
/*
 * Hash table stuff
 */
	.align	7
1589
do_hash_page:
1590 1591 1592
	std	r3,_DAR(r1)
	std	r4,_DSISR(r1)

1593
	andis.	r0,r4,0xa410		/* weird error? */
1594
	bne-	handle_page_fault	/* if not, try to insert a HPTE */
1595 1596 1597
	andis.  r0,r4,DSISR_DABRMATCH@h
	bne-    handle_dabr_fault

1598 1599 1600
BEGIN_FTR_SECTION
	andis.	r0,r4,0x0020		/* Is it a segment table fault? */
	bne-	do_ste_alloc		/* If so handle it */
1601
END_MMU_FTR_SECTION_IFCLR(MMU_FTR_SLB)
1602

1603
	CURRENT_THREAD_INFO(r11, r1)
1604 1605 1606
	lwz	r0,TI_PREEMPT(r11)	/* If we're in an "NMI" */
	andis.	r0,r0,NMI_MASK@h	/* (i.e. an irq when soft-disabled) */
	bne	77f			/* then don't call hash_page now */
1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623
	/*
	 * We need to set the _PAGE_USER bit if MSR_PR is set or if we are
	 * accessing a userspace segment (even from the kernel). We assume
	 * kernel addresses always have the high bit set.
	 */
	rlwinm	r4,r4,32-25+9,31-9,31-9	/* DSISR_STORE -> _PAGE_RW */
	rotldi	r0,r3,15		/* Move high bit into MSR_PR posn */
	orc	r0,r12,r0		/* MSR_PR | ~high_bit */
	rlwimi	r4,r0,32-13,30,30	/* becomes _PAGE_USER access bit */
	ori	r4,r4,1			/* add _PAGE_PRESENT */
	rlwimi	r4,r5,22+2,31-2,31-2	/* Set _PAGE_EXEC if trap is 0x400 */

	/*
	 * r3 contains the faulting address
	 * r4 contains the required access permissions
	 * r5 contains the trap number
	 *
1624
	 * at return r3 = 0 for success, 1 for page fault, negative for error
1625
	 */
1626
	bl	hash_page		/* build HPTE if possible */
1627 1628
	cmpdi	r3,0			/* see if hash_page succeeded */

1629
	/* Success */
1630 1631
	beq	fast_exc_return_irq	/* Return from exception on success */

1632 1633
	/* Error */
	blt-	13f
1634

1635 1636 1637 1638 1639
/* Here we have a page fault that hash_page can't handle. */
handle_page_fault:
11:	ld	r4,_DAR(r1)
	ld	r5,_DSISR(r1)
	addi	r3,r1,STACK_FRAME_OVERHEAD
1640
	bl	do_page_fault
1641
	cmpdi	r3,0
1642
	beq+	12f
1643
	bl	save_nvgprs
1644 1645 1646
	mr	r5,r3
	addi	r3,r1,STACK_FRAME_OVERHEAD
	lwz	r4,_DAR(r1)
1647 1648
	bl	bad_page_fault
	b	ret_from_except
1649

1650 1651
/* We have a data breakpoint exception - handle it */
handle_dabr_fault:
1652
	bl	save_nvgprs
1653 1654 1655
	ld      r4,_DAR(r1)
	ld      r5,_DSISR(r1)
	addi    r3,r1,STACK_FRAME_OVERHEAD
1656 1657
	bl      do_break
12:	b       ret_from_except_lite
1658

1659 1660 1661 1662

/* We have a page fault that hash_page could handle but HV refused
 * the PTE insertion
 */
1663
13:	bl	save_nvgprs
1664 1665 1666
	mr	r5,r3
	addi	r3,r1,STACK_FRAME_OVERHEAD
	ld	r4,_DAR(r1)
1667 1668
	bl	low_hash_fault
	b	ret_from_except
1669

1670 1671 1672 1673 1674 1675 1676
/*
 * We come here as a result of a DSI at a point where we don't want
 * to call hash_page, such as when we are accessing memory (possibly
 * user memory) inside a PMU interrupt that occurred while interrupts
 * were soft-disabled.  We want to invoke the exception handler for
 * the access, or panic if there isn't a handler.
 */
1677
77:	bl	save_nvgprs
1678 1679 1680
	mr	r4,r3
	addi	r3,r1,STACK_FRAME_OVERHEAD
	li	r5,SIGSEGV
1681 1682
	bl	bad_page_fault
	b	ret_from_except
1683

1684 1685
	/* here we have a segment miss */
do_ste_alloc:
1686
	bl	ste_allocate		/* try to insert stab entry */
1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698
	cmpdi	r3,0
	bne-	handle_page_fault
	b	fast_exception_return

/*
 * r13 points to the PACA, r9 contains the saved CR,
 * r11 and r12 contain the saved SRR0 and SRR1.
 * r9 - r13 are saved in paca->exslb.
 * We assume we aren't going to take any exceptions during this procedure.
 * We assume (DAR >> 60) == 0xc.
 */
	.align	7
1699
do_stab_bolted:
1700 1701
	stw	r9,PACA_EXSLB+EX_CCR(r13)	/* save CR in exc. frame */
	std	r11,PACA_EXSLB+EX_SRR0(r13)	/* save SRR0 in exc. frame */
1702
	mfspr	r11,SPRN_DAR			/* ea */
1703

1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721
	/*
	 * check for bad kernel/user address
	 * (ea & ~REGION_MASK) >= PGTABLE_RANGE
	 */
	rldicr. r9,r11,4,(63 - 46 - 4)
	li	r9,0	/* VSID = 0 for bad address */
	bne-	0f

	/*
	 * Calculate VSID:
	 * This is the kernel vsid, we take the top for context from
	 * the range. context = (MAX_USER_CONTEXT) + ((ea >> 60) - 0xc) + 1
	 * Here we know that (ea >> 60) == 0xc
	 */
	lis	r9,(MAX_USER_CONTEXT + 1)@ha
	addi	r9,r9,(MAX_USER_CONTEXT + 1)@l

	srdi	r10,r11,SID_SHIFT
1722
	rldimi  r10,r9,ESID_BITS,0 /* proto vsid */
1723 1724 1725 1726
	ASM_VSID_SCRAMBLE(r10, r9, 256M)
	rldic	r9,r10,12,16	/* r9 = vsid << 12 */

0:
1727 1728
	/* Hash to the primary group */
	ld	r10,PACASTABVIRT(r13)
1729
	srdi	r11,r11,SID_SHIFT
1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793
	rldimi	r10,r11,7,52	/* r10 = first ste of the group */

	/* Search the primary group for a free entry */
1:	ld	r11,0(r10)	/* Test valid bit of the current ste	*/
	andi.	r11,r11,0x80
	beq	2f
	addi	r10,r10,16
	andi.	r11,r10,0x70
	bne	1b

	/* Stick for only searching the primary group for now.		*/
	/* At least for now, we use a very simple random castout scheme */
	/* Use the TB as a random number ;  OR in 1 to avoid entry 0	*/
	mftb	r11
	rldic	r11,r11,4,57	/* r11 = (r11 << 4) & 0x70 */
	ori	r11,r11,0x10

	/* r10 currently points to an ste one past the group of interest */
	/* make it point to the randomly selected entry			*/
	subi	r10,r10,128
	or 	r10,r10,r11	/* r10 is the entry to invalidate	*/

	isync			/* mark the entry invalid		*/
	ld	r11,0(r10)
	rldicl	r11,r11,56,1	/* clear the valid bit */
	rotldi	r11,r11,8
	std	r11,0(r10)
	sync

	clrrdi	r11,r11,28	/* Get the esid part of the ste		*/
	slbie	r11

2:	std	r9,8(r10)	/* Store the vsid part of the ste	*/
	eieio

	mfspr	r11,SPRN_DAR		/* Get the new esid			*/
	clrrdi	r11,r11,28	/* Permits a full 32b of ESID		*/
	ori	r11,r11,0x90	/* Turn on valid and kp			*/
	std	r11,0(r10)	/* Put new entry back into the stab	*/

	sync

	/* All done -- return from exception. */
	lwz	r9,PACA_EXSLB+EX_CCR(r13)	/* get saved CR */
	ld	r11,PACA_EXSLB+EX_SRR0(r13)	/* get saved SRR0 */

	andi.	r10,r12,MSR_RI
	beq-	unrecov_slb

	mtcrf	0x80,r9			/* restore CR */

	mfmsr	r10
	clrrdi	r10,r10,2
	mtmsrd	r10,1

	mtspr	SPRN_SRR0,r11
	mtspr	SPRN_SRR1,r12
	ld	r9,PACA_EXSLB+EX_R9(r13)
	ld	r10,PACA_EXSLB+EX_R10(r13)
	ld	r11,PACA_EXSLB+EX_R11(r13)
	ld	r12,PACA_EXSLB+EX_R12(r13)
	ld	r13,PACA_EXSLB+EX_R13(r13)
	rfid
	b	.	/* prevent speculative execution */