mce_intel.c 11.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
/*
 * Intel specific MCE features.
 * Copyright 2004 Zwane Mwaikambo <zwane@linuxpower.ca>
A
Andi Kleen 已提交
4 5
 * Copyright (C) 2008, 2009 Intel Corporation
 * Author: Andi Kleen
L
Linus Torvalds 已提交
6 7
 */

8
#include <linux/gfp.h>
L
Linus Torvalds 已提交
9 10
#include <linux/interrupt.h>
#include <linux/percpu.h>
11
#include <linux/sched.h>
12
#include <linux/cpumask.h>
13
#include <asm/apic.h>
L
Linus Torvalds 已提交
14 15 16 17
#include <asm/processor.h>
#include <asm/msr.h>
#include <asm/mce.h>

C
Chen Gong 已提交
18 19
#include "mce-internal.h"

A
Andi Kleen 已提交
20 21 22 23 24 25 26
/*
 * Support for Intel Correct Machine Check Interrupts. This allows
 * the CPU to raise an interrupt when a corrected machine check happened.
 * Normally we pick those up using a regular polling timer.
 * Also supports reliable discovery of shared banks.
 */

27 28 29 30 31 32 33 34 35 36 37 38
/*
 * CMCI can be delivered to multiple cpus that share a machine check bank
 * so we need to designate a single cpu to process errors logged in each bank
 * in the interrupt handler (otherwise we would have many races and potential
 * double reporting of the same error).
 * Note that this can change when a cpu is offlined or brought online since
 * some MCA banks are shared across cpus. When a cpu is offlined, cmci_clear()
 * disables CMCI on all banks owned by the cpu and clears this bitfield. At
 * this point, cmci_rediscover() kicks in and a different cpu may end up
 * taking ownership of some of the shared MCA banks that were previously
 * owned by the offlined cpu.
 */
A
Andi Kleen 已提交
39 40
static DEFINE_PER_CPU(mce_banks_t, mce_banks_owned);

41 42 43 44 45 46 47 48 49
/*
 * CMCI storm detection backoff counter
 *
 * During storm, we reset this counter to INITIAL_CHECK_INTERVAL in case we've
 * encountered an error. If not, we decrement it by one. We signal the end of
 * the CMCI storm when it reaches 0.
 */
static DEFINE_PER_CPU(int, cmci_backoff_cnt);

A
Andi Kleen 已提交
50 51 52 53
/*
 * cmci_discover_lock protects against parallel discovery attempts
 * which could race against each other.
 */
54
static DEFINE_RAW_SPINLOCK(cmci_discover_lock);
A
Andi Kleen 已提交
55

C
Chen Gong 已提交
56 57
#define CMCI_THRESHOLD		1
#define CMCI_POLL_INTERVAL	(30 * HZ)
58
#define CMCI_STORM_INTERVAL	(HZ)
C
Chen Gong 已提交
59 60 61 62 63 64 65 66 67 68 69 70 71
#define CMCI_STORM_THRESHOLD	15

static DEFINE_PER_CPU(unsigned long, cmci_time_stamp);
static DEFINE_PER_CPU(unsigned int, cmci_storm_cnt);
static DEFINE_PER_CPU(unsigned int, cmci_storm_state);

enum {
	CMCI_STORM_NONE,
	CMCI_STORM_ACTIVE,
	CMCI_STORM_SUBSIDED,
};

static atomic_t cmci_storm_on_cpus;
A
Andi Kleen 已提交
72

73
static int cmci_supported(int *banks)
A
Andi Kleen 已提交
74 75 76
{
	u64 cap;

77
	if (mca_cfg.cmci_disabled || mca_cfg.ignore_ce)
78 79
		return 0;

A
Andi Kleen 已提交
80 81 82 83 84 85 86 87 88 89 90 91 92 93
	/*
	 * Vendor check is not strictly needed, but the initial
	 * initialization is vendor keyed and this
	 * makes sure none of the backdoors are entered otherwise.
	 */
	if (boot_cpu_data.x86_vendor != X86_VENDOR_INTEL)
		return 0;
	if (!cpu_has_apic || lapic_get_maxlvt() < 6)
		return 0;
	rdmsrl(MSR_IA32_MCG_CAP, cap);
	*banks = min_t(unsigned, MAX_NR_BANKS, cap & 0xff);
	return !!(cap & MCG_CMCI_P);
}

94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123
static bool lmce_supported(void)
{
	u64 tmp;

	if (mca_cfg.lmce_disabled)
		return false;

	rdmsrl(MSR_IA32_MCG_CAP, tmp);

	/*
	 * LMCE depends on recovery support in the processor. Hence both
	 * MCG_SER_P and MCG_LMCE_P should be present in MCG_CAP.
	 */
	if ((tmp & (MCG_SER_P | MCG_LMCE_P)) !=
		   (MCG_SER_P | MCG_LMCE_P))
		return false;

	/*
	 * BIOS should indicate support for LMCE by setting bit 20 in
	 * IA32_FEATURE_CONTROL without which touching MCG_EXT_CTL will
	 * generate a #GP fault.
	 */
	rdmsrl(MSR_IA32_FEATURE_CONTROL, tmp);
	if ((tmp & (FEATURE_CONTROL_LOCKED | FEATURE_CONTROL_LMCE)) ==
		   (FEATURE_CONTROL_LOCKED | FEATURE_CONTROL_LMCE))
		return true;

	return false;
}

124
bool mce_intel_cmci_poll(void)
C
Chen Gong 已提交
125 126
{
	if (__this_cpu_read(cmci_storm_state) == CMCI_STORM_NONE)
127 128 129 130 131 132 133 134 135 136 137 138
		return false;

	/*
	 * Reset the counter if we've logged an error in the last poll
	 * during the storm.
	 */
	if (machine_check_poll(MCP_TIMESTAMP, this_cpu_ptr(&mce_banks_owned)))
		this_cpu_write(cmci_backoff_cnt, INITIAL_CHECK_INTERVAL);
	else
		this_cpu_dec(cmci_backoff_cnt);

	return true;
C
Chen Gong 已提交
139 140 141 142 143 144 145 146 147 148
}

void mce_intel_hcpu_update(unsigned long cpu)
{
	if (per_cpu(cmci_storm_state, cpu) == CMCI_STORM_ACTIVE)
		atomic_dec(&cmci_storm_on_cpus);

	per_cpu(cmci_storm_state, cpu) = CMCI_STORM_NONE;
}

149
unsigned long cmci_intel_adjust_timer(unsigned long interval)
C
Chen Gong 已提交
150
{
151 152 153 154 155
	if ((this_cpu_read(cmci_backoff_cnt) > 0) &&
	    (__this_cpu_read(cmci_storm_state) == CMCI_STORM_ACTIVE)) {
		mce_notify_irq();
		return CMCI_STORM_INTERVAL;
	}
C
Chen Gong 已提交
156 157 158

	switch (__this_cpu_read(cmci_storm_state)) {
	case CMCI_STORM_ACTIVE:
159

C
Chen Gong 已提交
160 161
		/*
		 * We switch back to interrupt mode once the poll timer has
162 163
		 * silenced itself. That means no events recorded and the timer
		 * interval is back to our poll interval.
C
Chen Gong 已提交
164 165
		 */
		__this_cpu_write(cmci_storm_state, CMCI_STORM_SUBSIDED);
166
		if (!atomic_sub_return(1, &cmci_storm_on_cpus))
C
Chen Gong 已提交
167
			pr_notice("CMCI storm subsided: switching to interrupt mode\n");
168

C
Chen Gong 已提交
169 170 171 172
		/* FALLTHROUGH */

	case CMCI_STORM_SUBSIDED:
		/*
173 174
		 * We wait for all CPUs to go back to SUBSIDED state. When that
		 * happens we switch back to interrupt mode.
C
Chen Gong 已提交
175 176 177 178 179 180 181 182
		 */
		if (!atomic_read(&cmci_storm_on_cpus)) {
			__this_cpu_write(cmci_storm_state, CMCI_STORM_NONE);
			cmci_reenable();
			cmci_recheck();
		}
		return CMCI_POLL_INTERVAL;
	default:
183 184

		/* We have shiny weather. Let the poll do whatever it thinks. */
C
Chen Gong 已提交
185 186 187 188
		return interval;
	}
}

189 190 191 192 193 194
static void cmci_storm_disable_banks(void)
{
	unsigned long flags, *owned;
	int bank;
	u64 val;

195
	raw_spin_lock_irqsave(&cmci_discover_lock, flags);
196
	owned = this_cpu_ptr(mce_banks_owned);
197 198 199 200 201
	for_each_set_bit(bank, owned, MAX_NR_BANKS) {
		rdmsrl(MSR_IA32_MCx_CTL2(bank), val);
		val &= ~MCI_CTL2_CMCI_EN;
		wrmsrl(MSR_IA32_MCx_CTL2(bank), val);
	}
202
	raw_spin_unlock_irqrestore(&cmci_discover_lock, flags);
203 204
}

C
Chen Gong 已提交
205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225
static bool cmci_storm_detect(void)
{
	unsigned int cnt = __this_cpu_read(cmci_storm_cnt);
	unsigned long ts = __this_cpu_read(cmci_time_stamp);
	unsigned long now = jiffies;
	int r;

	if (__this_cpu_read(cmci_storm_state) != CMCI_STORM_NONE)
		return true;

	if (time_before_eq(now, ts + CMCI_STORM_INTERVAL)) {
		cnt++;
	} else {
		cnt = 1;
		__this_cpu_write(cmci_time_stamp, now);
	}
	__this_cpu_write(cmci_storm_cnt, cnt);

	if (cnt <= CMCI_STORM_THRESHOLD)
		return false;

226
	cmci_storm_disable_banks();
C
Chen Gong 已提交
227 228
	__this_cpu_write(cmci_storm_state, CMCI_STORM_ACTIVE);
	r = atomic_add_return(1, &cmci_storm_on_cpus);
229 230
	mce_timer_kick(CMCI_STORM_INTERVAL);
	this_cpu_write(cmci_backoff_cnt, INITIAL_CHECK_INTERVAL);
C
Chen Gong 已提交
231 232 233 234 235 236

	if (r == 1)
		pr_notice("CMCI storm detected: switching to poll mode\n");
	return true;
}

A
Andi Kleen 已提交
237 238 239 240 241 242 243 244
/*
 * The interrupt handler. This is called on every event.
 * Just call the poller directly to log any events.
 * This could in theory increase the threshold under high load,
 * but doesn't for now.
 */
static void intel_threshold_interrupt(void)
{
C
Chen Gong 已提交
245 246
	if (cmci_storm_detect())
		return;
247

248
	machine_check_poll(MCP_TIMESTAMP, this_cpu_ptr(&mce_banks_owned));
A
Andi Kleen 已提交
249 250 251 252 253 254 255
}

/*
 * Enable CMCI (Corrected Machine Check Interrupt) for available MCE banks
 * on this CPU. Use the algorithm recommended in the SDM to discover shared
 * banks.
 */
T
Tony Luck 已提交
256
static void cmci_discover(int banks)
A
Andi Kleen 已提交
257
{
258
	unsigned long *owned = (void *)this_cpu_ptr(&mce_banks_owned);
259
	unsigned long flags;
A
Andi Kleen 已提交
260
	int i;
261
	int bios_wrong_thresh = 0;
A
Andi Kleen 已提交
262

263
	raw_spin_lock_irqsave(&cmci_discover_lock, flags);
A
Andi Kleen 已提交
264 265
	for (i = 0; i < banks; i++) {
		u64 val;
266
		int bios_zero_thresh = 0;
A
Andi Kleen 已提交
267 268 269 270

		if (test_bit(i, owned))
			continue;

271 272 273 274
		/* Skip banks in firmware first mode */
		if (test_bit(i, mce_banks_ce_disabled))
			continue;

275
		rdmsrl(MSR_IA32_MCx_CTL2(i), val);
A
Andi Kleen 已提交
276 277

		/* Already owned by someone else? */
278
		if (val & MCI_CTL2_CMCI_EN) {
T
Tony Luck 已提交
279
			clear_bit(i, owned);
280
			__clear_bit(i, this_cpu_ptr(mce_poll_banks));
A
Andi Kleen 已提交
281 282 283
			continue;
		}

284
		if (!mca_cfg.bios_cmci_threshold) {
285 286 287 288 289 290 291 292 293 294 295 296 297
			val &= ~MCI_CTL2_CMCI_THRESHOLD_MASK;
			val |= CMCI_THRESHOLD;
		} else if (!(val & MCI_CTL2_CMCI_THRESHOLD_MASK)) {
			/*
			 * If bios_cmci_threshold boot option was specified
			 * but the threshold is zero, we'll try to initialize
			 * it to 1.
			 */
			bios_zero_thresh = 1;
			val |= CMCI_THRESHOLD;
		}

		val |= MCI_CTL2_CMCI_EN;
298 299
		wrmsrl(MSR_IA32_MCx_CTL2(i), val);
		rdmsrl(MSR_IA32_MCx_CTL2(i), val);
A
Andi Kleen 已提交
300 301

		/* Did the enable bit stick? -- the bank supports CMCI */
302
		if (val & MCI_CTL2_CMCI_EN) {
T
Tony Luck 已提交
303
			set_bit(i, owned);
304
			__clear_bit(i, this_cpu_ptr(mce_poll_banks));
305 306 307 308 309 310
			/*
			 * We are able to set thresholds for some banks that
			 * had a threshold of 0. This means the BIOS has not
			 * set the thresholds properly or does not work with
			 * this boot option. Note down now and report later.
			 */
311
			if (mca_cfg.bios_cmci_threshold && bios_zero_thresh &&
312 313
					(val & MCI_CTL2_CMCI_THRESHOLD_MASK))
				bios_wrong_thresh = 1;
A
Andi Kleen 已提交
314
		} else {
315
			WARN_ON(!test_bit(i, this_cpu_ptr(mce_poll_banks)));
A
Andi Kleen 已提交
316 317
		}
	}
318
	raw_spin_unlock_irqrestore(&cmci_discover_lock, flags);
319
	if (mca_cfg.bios_cmci_threshold && bios_wrong_thresh) {
320 321 322 323 324
		pr_info_once(
			"bios_cmci_threshold: Some banks do not have valid thresholds set\n");
		pr_info_once(
			"bios_cmci_threshold: Make sure your BIOS supports this boot option\n");
	}
A
Andi Kleen 已提交
325 326 327 328 329 330
}

/*
 * Just in case we missed an event during initialization check
 * all the CMCI owned banks.
 */
331
void cmci_recheck(void)
A
Andi Kleen 已提交
332 333 334 335
{
	unsigned long flags;
	int banks;

336
	if (!mce_available(raw_cpu_ptr(&cpu_info)) || !cmci_supported(&banks))
A
Andi Kleen 已提交
337
		return;
338

A
Andi Kleen 已提交
339
	local_irq_save(flags);
340
	machine_check_poll(MCP_TIMESTAMP, this_cpu_ptr(&mce_banks_owned));
A
Andi Kleen 已提交
341 342 343
	local_irq_restore(flags);
}

344 345 346 347 348
/* Caller must hold the lock on cmci_discover_lock */
static void __cmci_disable_bank(int bank)
{
	u64 val;

349
	if (!test_bit(bank, this_cpu_ptr(mce_banks_owned)))
350 351 352 353
		return;
	rdmsrl(MSR_IA32_MCx_CTL2(bank), val);
	val &= ~MCI_CTL2_CMCI_EN;
	wrmsrl(MSR_IA32_MCx_CTL2(bank), val);
354
	__clear_bit(bank, this_cpu_ptr(mce_banks_owned));
355 356
}

A
Andi Kleen 已提交
357 358 359 360
/*
 * Disable CMCI on this CPU for all banks it owns when it goes down.
 * This allows other CPUs to claim the banks on rediscovery.
 */
361
void cmci_clear(void)
A
Andi Kleen 已提交
362
{
363
	unsigned long flags;
A
Andi Kleen 已提交
364 365 366 367 368
	int i;
	int banks;

	if (!cmci_supported(&banks))
		return;
369
	raw_spin_lock_irqsave(&cmci_discover_lock, flags);
370 371
	for (i = 0; i < banks; i++)
		__cmci_disable_bank(i);
372
	raw_spin_unlock_irqrestore(&cmci_discover_lock, flags);
A
Andi Kleen 已提交
373 374
}

375
static void cmci_rediscover_work_func(void *arg)
376 377 378 379 380 381 382 383
{
	int banks;

	/* Recheck banks in case CPUs don't all have the same */
	if (cmci_supported(&banks))
		cmci_discover(banks);
}

384 385
/* After a CPU went down cycle through all the others and rediscover */
void cmci_rediscover(void)
A
Andi Kleen 已提交
386
{
387
	int banks;
A
Andi Kleen 已提交
388 389 390 391

	if (!cmci_supported(&banks))
		return;

392
	on_each_cpu(cmci_rediscover_work_func, NULL, 1);
A
Andi Kleen 已提交
393 394 395 396 397 398 399 400 401
}

/*
 * Reenable CMCI on this CPU in case a CPU down failed.
 */
void cmci_reenable(void)
{
	int banks;
	if (cmci_supported(&banks))
T
Tony Luck 已提交
402
		cmci_discover(banks);
A
Andi Kleen 已提交
403 404
}

405 406 407 408 409 410 411 412
void cmci_disable_bank(int bank)
{
	int banks;
	unsigned long flags;

	if (!cmci_supported(&banks))
		return;

413
	raw_spin_lock_irqsave(&cmci_discover_lock, flags);
414
	__cmci_disable_bank(bank);
415
	raw_spin_unlock_irqrestore(&cmci_discover_lock, flags);
416 417
}

418
static void intel_init_cmci(void)
A
Andi Kleen 已提交
419 420 421 422 423 424 425
{
	int banks;

	if (!cmci_supported(&banks))
		return;

	mce_threshold_vector = intel_threshold_interrupt;
T
Tony Luck 已提交
426
	cmci_discover(banks);
A
Andi Kleen 已提交
427 428 429 430 431 432 433 434 435 436
	/*
	 * For CPU #0 this runs with still disabled APIC, but that's
	 * ok because only the vector is set up. We still do another
	 * check for the banks later for CPU #0 just to make sure
	 * to not miss any events.
	 */
	apic_write(APIC_LVTCMCI, THRESHOLD_APIC_VECTOR|APIC_DM_FIXED);
	cmci_recheck();
}

437 438 439 440 441 442 443 444 445 446 447 448 449
void intel_init_lmce(void)
{
	u64 val;

	if (!lmce_supported())
		return;

	rdmsrl(MSR_IA32_MCG_EXT_CTL, val);

	if (!(val & MCG_EXT_CTL_LMCE_EN))
		wrmsrl(MSR_IA32_MCG_EXT_CTL, val | MCG_EXT_CTL_LMCE_EN);
}

450
void mce_intel_feature_init(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
451 452
{
	intel_init_thermal(c);
A
Andi Kleen 已提交
453
	intel_init_cmci();
A
Ashok Raj 已提交
454
	intel_init_lmce();
L
Linus Torvalds 已提交
455
}