renesas_sdhi_core.c 18.1 KB
Newer Older
1
/*
2
 * Renesas SDHI
3
 *
4 5 6
 * Copyright (C) 2015-17 Renesas Electronics Corporation
 * Copyright (C) 2016-17 Sang Engineering, Wolfram Sang
 * Copyright (C) 2016-17 Horms Solutions, Simon Horman
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 * Copyright (C) 2009 Magnus Damm
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * Based on "Compaq ASIC3 support":
 *
 * Copyright 2001 Compaq Computer Corporation.
 * Copyright 2004-2005 Phil Blundell
 * Copyright 2007-2008 OpenedHand Ltd.
 *
 * Authors: Phil Blundell <pb@handhelds.org>,
 *	    Samuel Ortiz <sameo@openedhand.com>
 *
 */

#include <linux/kernel.h>
#include <linux/clk.h>
26
#include <linux/slab.h>
27
#include <linux/of_device.h>
28
#include <linux/platform_device.h>
29
#include <linux/mmc/host.h>
30
#include <linux/mfd/tmio.h>
31
#include <linux/sh_dma.h>
S
Simon Horman 已提交
32
#include <linux/delay.h>
33 34 35
#include <linux/pinctrl/consumer.h>
#include <linux/pinctrl/pinctrl-state.h>
#include <linux/regulator/consumer.h>
36

37
#include "renesas_sdhi.h"
38 39
#include "tmio_mmc.h"

40 41
#define EXT_ACC           0xe4

42
#define SDHI_VER_GEN2_SDR50	0x490c
43
#define SDHI_VER_RZ_A1		0x820b
44 45 46 47 48
/* very old datasheets said 0x490c for SDR104, too. They are wrong! */
#define SDHI_VER_GEN2_SDR104	0xcb0d
#define SDHI_VER_GEN3_SD	0xcc10
#define SDHI_VER_GEN3_SDMMC	0xcd10

49 50
#define host_to_priv(host) \
	container_of((host)->pdata, struct renesas_sdhi, mmc_data)
51

52
struct renesas_sdhi {
53
	struct clk *clk;
54
	struct clk *clk_cd;
55
	struct tmio_mmc_data mmc_data;
56
	struct tmio_mmc_dma dma_priv;
57 58
	struct pinctrl *pinctrl;
	struct pinctrl_state *pins_default, *pins_uhs;
59
	void __iomem *scc_ctl;
60 61
};

62
static void renesas_sdhi_sdbuf_width(struct tmio_mmc_host *host, int width)
63 64 65 66 67
{
	u32 val;

	/*
	 * see also
68
	 *	renesas_sdhi_of_data :: dma_buswidth
69 70
	 */
	switch (sd_ctrl_read16(host, CTL_VERSION)) {
71
	case SDHI_VER_GEN2_SDR50:
72 73
		val = (width == 32) ? 0x0001 : 0x0000;
		break;
74
	case SDHI_VER_GEN2_SDR104:
75 76
		val = (width == 32) ? 0x0000 : 0x0001;
		break;
77 78
	case SDHI_VER_GEN3_SD:
	case SDHI_VER_GEN3_SDMMC:
W
Wolfram Sang 已提交
79 80 81 82 83 84 85
		if (width == 64)
			val = 0x0000;
		else if (width == 32)
			val = 0x0101;
		else
			val = 0x0001;
		break;
86 87 88 89 90 91 92 93
	default:
		/* nothing to do */
		return;
	}

	sd_ctrl_write16(host, EXT_ACC, val);
}

94
static int renesas_sdhi_clk_enable(struct tmio_mmc_host *host)
95
{
96
	struct mmc_host *mmc = host->mmc;
97
	struct renesas_sdhi *priv = host_to_priv(host);
98
	int ret = clk_prepare_enable(priv->clk);
99

100 101 102
	if (ret < 0)
		return ret;

103 104 105 106 107 108
	ret = clk_prepare_enable(priv->clk_cd);
	if (ret < 0) {
		clk_disable_unprepare(priv->clk);
		return ret;
	}

109 110 111 112 113 114 115 116 117 118 119 120 121 122
	/*
	 * The clock driver may not know what maximum frequency
	 * actually works, so it should be set with the max-frequency
	 * property which will already have been read to f_max.  If it
	 * was missing, assume the current frequency is the maximum.
	 */
	if (!mmc->f_max)
		mmc->f_max = clk_get_rate(priv->clk);

	/*
	 * Minimum frequency is the minimum input clock frequency
	 * divided by our maximum divider.
	 */
	mmc->f_min = max(clk_round_rate(priv->clk, 1) / 512, 1L);
123 124

	/* enable 16bit data access on SDBUF as default */
125
	renesas_sdhi_sdbuf_width(host, 16);
126

127 128 129
	return 0;
}

130
static unsigned int renesas_sdhi_clk_update(struct tmio_mmc_host *host,
131
					    unsigned int new_clock)
132
{
133
	struct renesas_sdhi *priv = host_to_priv(host);
134
	unsigned int freq, diff, best_freq = 0, diff_min = ~0;
135
	int i, ret;
136

137
	/* tested only on R-Car Gen2+ currently; may work for others */
138 139 140
	if (!(host->pdata->flags & TMIO_MMC_MIN_RCAR2))
		return clk_get_rate(priv->clk);

141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163
	/*
	 * We want the bus clock to be as close as possible to, but no
	 * greater than, new_clock.  As we can divide by 1 << i for
	 * any i in [0, 9] we want the input clock to be as close as
	 * possible, but no greater than, new_clock << i.
	 */
	for (i = min(9, ilog2(UINT_MAX / new_clock)); i >= 0; i--) {
		freq = clk_round_rate(priv->clk, new_clock << i);
		if (freq > (new_clock << i)) {
			/* Too fast; look for a slightly slower option */
			freq = clk_round_rate(priv->clk,
					      (new_clock << i) / 4 * 3);
			if (freq > (new_clock << i))
				continue;
		}

		diff = new_clock - (freq >> i);
		if (diff <= diff_min) {
			best_freq = freq;
			diff_min = diff;
		}
	}

164
	ret = clk_set_rate(priv->clk, best_freq);
165

166
	return ret == 0 ? best_freq : clk_get_rate(priv->clk);
167 168
}

169
static void renesas_sdhi_clk_disable(struct tmio_mmc_host *host)
170
{
171
	struct renesas_sdhi *priv = host_to_priv(host);
172

173
	clk_disable_unprepare(priv->clk);
174
	clk_disable_unprepare(priv->clk_cd);
175 176
}

177
static int renesas_sdhi_card_busy(struct mmc_host *mmc)
178 179 180
{
	struct tmio_mmc_host *host = mmc_priv(mmc);

181 182
	return !(sd_ctrl_read16_and_16_as_32(host, CTL_STATUS) &
		 TMIO_STAT_DAT0);
183 184
}

185
static int renesas_sdhi_start_signal_voltage_switch(struct mmc_host *mmc,
186
						    struct mmc_ios *ios)
187 188
{
	struct tmio_mmc_host *host = mmc_priv(mmc);
189
	struct renesas_sdhi *priv = host_to_priv(host);
190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215
	struct pinctrl_state *pin_state;
	int ret;

	switch (ios->signal_voltage) {
	case MMC_SIGNAL_VOLTAGE_330:
		pin_state = priv->pins_default;
		break;
	case MMC_SIGNAL_VOLTAGE_180:
		pin_state = priv->pins_uhs;
		break;
	default:
		return -EINVAL;
	}

	/*
	 * If anything is missing, assume signal voltage is fixed at
	 * 3.3V and succeed/fail accordingly.
	 */
	if (IS_ERR(priv->pinctrl) || IS_ERR(pin_state))
		return ios->signal_voltage ==
			MMC_SIGNAL_VOLTAGE_330 ? 0 : -EINVAL;

	ret = mmc_regulator_set_vqmmc(host->mmc, ios);
	if (ret)
		return ret;

216
	return pinctrl_select_state(priv->pinctrl, pin_state);
217 218
}

219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239
/* SCC registers */
#define SH_MOBILE_SDHI_SCC_DTCNTL	0x000
#define SH_MOBILE_SDHI_SCC_TAPSET	0x002
#define SH_MOBILE_SDHI_SCC_DT2FF	0x004
#define SH_MOBILE_SDHI_SCC_CKSEL	0x006
#define SH_MOBILE_SDHI_SCC_RVSCNTL	0x008
#define SH_MOBILE_SDHI_SCC_RVSREQ	0x00A

/* Definitions for values the SH_MOBILE_SDHI_SCC_DTCNTL register */
#define SH_MOBILE_SDHI_SCC_DTCNTL_TAPEN		BIT(0)
#define SH_MOBILE_SDHI_SCC_DTCNTL_TAPNUM_SHIFT	16
#define SH_MOBILE_SDHI_SCC_DTCNTL_TAPNUM_MASK	0xff

/* Definitions for values the SH_MOBILE_SDHI_SCC_CKSEL register */
#define SH_MOBILE_SDHI_SCC_CKSEL_DTSEL		BIT(0)
/* Definitions for values the SH_MOBILE_SDHI_SCC_RVSCNTL register */
#define SH_MOBILE_SDHI_SCC_RVSCNTL_RVSEN	BIT(0)
/* Definitions for values the SH_MOBILE_SDHI_SCC_RVSREQ register */
#define SH_MOBILE_SDHI_SCC_RVSREQ_RVSERR	BIT(2)

static inline u32 sd_scc_read32(struct tmio_mmc_host *host,
240
				struct renesas_sdhi *priv, int addr)
241 242 243 244 245
{
	return readl(priv->scc_ctl + (addr << host->bus_shift));
}

static inline void sd_scc_write32(struct tmio_mmc_host *host,
246
				  struct renesas_sdhi *priv,
247 248 249 250 251
				  int addr, u32 val)
{
	writel(val, priv->scc_ctl + (addr << host->bus_shift));
}

252
static unsigned int renesas_sdhi_init_tuning(struct tmio_mmc_host *host)
253
{
254
	struct renesas_sdhi *priv;
255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290

	priv = host_to_priv(host);

	/* set sampling clock selection range */
	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_DTCNTL,
		       0x8 << SH_MOBILE_SDHI_SCC_DTCNTL_TAPNUM_SHIFT);

	/* Initialize SCC */
	sd_ctrl_write32_as_16_and_16(host, CTL_STATUS, 0x0);

	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_DTCNTL,
		       SH_MOBILE_SDHI_SCC_DTCNTL_TAPEN |
		       sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_DTCNTL));

	sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, ~CLK_CTL_SCLKEN &
			sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));

	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_CKSEL,
		       SH_MOBILE_SDHI_SCC_CKSEL_DTSEL |
		       sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_CKSEL));

	sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, CLK_CTL_SCLKEN |
			sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));

	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL,
		       ~SH_MOBILE_SDHI_SCC_RVSCNTL_RVSEN &
		       sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL));

	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_DT2FF, host->scc_tappos);

	/* Read TAPNUM */
	return (sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_DTCNTL) >>
		SH_MOBILE_SDHI_SCC_DTCNTL_TAPNUM_SHIFT) &
		SH_MOBILE_SDHI_SCC_DTCNTL_TAPNUM_MASK;
}

291
static void renesas_sdhi_prepare_tuning(struct tmio_mmc_host *host,
292
					unsigned long tap)
293
{
294
	struct renesas_sdhi *priv = host_to_priv(host);
295 296 297 298 299 300 301

	/* Set sampling clock position */
	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_TAPSET, tap);
}

#define SH_MOBILE_SDHI_MAX_TAP 3

302
static int renesas_sdhi_select_tuning(struct tmio_mmc_host *host)
303
{
304
	struct renesas_sdhi *priv = host_to_priv(host);
305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324
	unsigned long tap_cnt;  /* counter of tuning success */
	unsigned long tap_set;  /* tap position */
	unsigned long tap_start;/* start position of tuning success */
	unsigned long tap_end;  /* end position of tuning success */
	unsigned long ntap;     /* temporary counter of tuning success */
	unsigned long i;

	/* Clear SCC_RVSREQ */
	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_RVSREQ, 0);

	/*
	 * Find the longest consecutive run of successful probes.  If that
	 * is more than SH_MOBILE_SDHI_MAX_TAP probes long then use the
	 * center index as the tap.
	 */
	tap_cnt = 0;
	ntap = 0;
	tap_start = 0;
	tap_end = 0;
	for (i = 0; i < host->tap_num * 2; i++) {
325
		if (test_bit(i, host->taps)) {
326
			ntap++;
327
		} else {
328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358
			if (ntap > tap_cnt) {
				tap_start = i - ntap;
				tap_end = i - 1;
				tap_cnt = ntap;
			}
			ntap = 0;
		}
	}

	if (ntap > tap_cnt) {
		tap_start = i - ntap;
		tap_end = i - 1;
		tap_cnt = ntap;
	}

	if (tap_cnt >= SH_MOBILE_SDHI_MAX_TAP)
		tap_set = (tap_start + tap_end) / 2 % host->tap_num;
	else
		return -EIO;

	/* Set SCC */
	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_TAPSET, tap_set);

	/* Enable auto re-tuning */
	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL,
		       SH_MOBILE_SDHI_SCC_RVSCNTL_RVSEN |
		       sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL));

	return 0;
}

359
static bool renesas_sdhi_check_scc_error(struct tmio_mmc_host *host)
360
{
361
	struct renesas_sdhi *priv = host_to_priv(host);
362 363 364 365 366 367 368 369 370 371 372 373 374 375

	/* Check SCC error */
	if (sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL) &
	    SH_MOBILE_SDHI_SCC_RVSCNTL_RVSEN &&
	    sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_RVSREQ) &
	    SH_MOBILE_SDHI_SCC_RVSREQ_RVSERR) {
		/* Clear SCC error */
		sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_RVSREQ, 0);
		return true;
	}

	return false;
}

376
static void renesas_sdhi_hw_reset(struct tmio_mmc_host *host)
377
{
378
	struct renesas_sdhi *priv;
379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401

	priv = host_to_priv(host);

	/* Reset SCC */
	sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, ~CLK_CTL_SCLKEN &
			sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));

	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_CKSEL,
		       ~SH_MOBILE_SDHI_SCC_CKSEL_DTSEL &
		       sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_CKSEL));

	sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, CLK_CTL_SCLKEN |
			sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));

	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL,
		       ~SH_MOBILE_SDHI_SCC_RVSCNTL_RVSEN &
		       sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL));

	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL,
		       ~SH_MOBILE_SDHI_SCC_RVSCNTL_RVSEN &
		       sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL));
}

402
static int renesas_sdhi_wait_idle(struct tmio_mmc_host *host, u32 bit)
S
Simon Horman 已提交
403 404
{
	int timeout = 1000;
405 406
	/* CBSY is set when busy, SCLKDIVEN is cleared when busy */
	u32 wait_state = (bit == TMIO_STAT_CMD_BUSY ? TMIO_STAT_CMD_BUSY : 0);
S
Simon Horman 已提交
407

408 409
	while (--timeout && (sd_ctrl_read16_and_16_as_32(host, CTL_STATUS)
			      & bit) == wait_state)
S
Simon Horman 已提交
410 411 412
		udelay(1);

	if (!timeout) {
413
		dev_warn(&host->pdev->dev, "timeout waiting for SD bus idle\n");
S
Simon Horman 已提交
414 415 416 417 418 419
		return -EBUSY;
	}

	return 0;
}

420
static int renesas_sdhi_write16_hook(struct tmio_mmc_host *host, int addr)
S
Simon Horman 已提交
421
{
422 423
	u32 bit = TMIO_STAT_SCLKDIVEN;

424
	switch (addr) {
S
Simon Horman 已提交
425 426 427 428 429 430 431
	case CTL_SD_CMD:
	case CTL_STOP_INTERNAL_ACTION:
	case CTL_XFER_BLK_COUNT:
	case CTL_SD_XFER_LEN:
	case CTL_SD_MEM_CARD_OPT:
	case CTL_TRANSACTION_CTL:
	case CTL_DMA_ENABLE:
432
	case EXT_ACC:
433
		if (host->pdata->flags & TMIO_MMC_HAVE_CBSY)
434 435 436 437
			bit = TMIO_STAT_CMD_BUSY;
		/* fallthrough */
	case CTL_SD_CARD_CLK_CTL:
		return renesas_sdhi_wait_idle(host, bit);
S
Simon Horman 已提交
438 439 440 441 442
	}

	return 0;
}

443
static int renesas_sdhi_multi_io_quirk(struct mmc_card *card,
444
				       unsigned int direction, int blk_size)
445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460
{
	/*
	 * In Renesas controllers, when performing a
	 * multiple block read of one or two blocks,
	 * depending on the timing with which the
	 * response register is read, the response
	 * value may not be read properly.
	 * Use single block read for this HW bug
	 */
	if ((direction == MMC_DATA_READ) &&
	    blk_size == 2)
		return 1;

	return blk_size;
}

461
static void renesas_sdhi_enable_dma(struct tmio_mmc_host *host, bool enable)
462
{
463 464
	/* Iff regs are 8 byte apart, sdbuf is 64 bit. Otherwise always 32. */
	int width = (host->bus_shift == 2) ? 64 : 32;
465

466 467
	sd_ctrl_write16(host, CTL_DMA_ENABLE, enable ? DMA_ENABLE_DMASDRW : 0);
	renesas_sdhi_sdbuf_width(host, enable ? width : 16);
468 469
}

470 471
int renesas_sdhi_probe(struct platform_device *pdev,
		       const struct tmio_mmc_dma_ops *dma_ops)
472
{
473
	struct tmio_mmc_data *mmd = pdev->dev.platform_data;
474 475 476
	const struct renesas_sdhi_of_data *of_data;
	struct tmio_mmc_data *mmc_data;
	struct tmio_mmc_dma *dma_priv;
477
	struct tmio_mmc_host *host;
478
	struct renesas_sdhi *priv;
479
	struct resource *res;
480
	int irq, ret, i;
481 482

	of_data = of_device_get_match_data(&pdev->dev);
483

484 485 486 487
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!res)
		return -EINVAL;

488 489
	priv = devm_kzalloc(&pdev->dev, sizeof(struct renesas_sdhi),
			    GFP_KERNEL);
490
	if (!priv)
491 492
		return -ENOMEM;

493
	mmc_data = &priv->mmc_data;
494
	dma_priv = &priv->dma_priv;
495

496
	priv->clk = devm_clk_get(&pdev->dev, NULL);
497 498
	if (IS_ERR(priv->clk)) {
		ret = PTR_ERR(priv->clk);
499
		dev_err(&pdev->dev, "cannot get clock: %d\n", ret);
500
		return ret;
501 502
	}

503 504 505 506 507 508 509 510 511 512 513 514 515 516 517
	/*
	 * Some controllers provide a 2nd clock just to run the internal card
	 * detection logic. Unfortunately, the existing driver architecture does
	 * not support a separation of clocks for runtime PM usage. When
	 * native hotplug is used, the tmio driver assumes that the core
	 * must continue to run for card detect to stay active, so we cannot
	 * disable it.
	 * Additionally, it is prohibited to supply a clock to the core but not
	 * to the card detect circuit. That leaves us with if separate clocks
	 * are presented, we must treat them both as virtually 1 clock.
	 */
	priv->clk_cd = devm_clk_get(&pdev->dev, "cd");
	if (IS_ERR(priv->clk_cd))
		priv->clk_cd = NULL;

518 519 520 521 522 523 524 525
	priv->pinctrl = devm_pinctrl_get(&pdev->dev);
	if (!IS_ERR(priv->pinctrl)) {
		priv->pins_default = pinctrl_lookup_state(priv->pinctrl,
						PINCTRL_STATE_DEFAULT);
		priv->pins_uhs = pinctrl_lookup_state(priv->pinctrl,
						"state_uhs");
	}

526
	host = tmio_mmc_host_alloc(pdev);
527 528
	if (!host)
		return -ENOMEM;
529

530
	if (of_data) {
W
Wolfram Sang 已提交
531
		mmc_data->flags |= of_data->tmio_flags;
532
		mmc_data->ocr_mask = of_data->tmio_ocr_mask;
W
Wolfram Sang 已提交
533 534 535
		mmc_data->capabilities |= of_data->capabilities;
		mmc_data->capabilities2 |= of_data->capabilities2;
		mmc_data->dma_rx_offset = of_data->dma_rx_offset;
536 537
		mmc_data->max_blk_count = of_data->max_blk_count;
		mmc_data->max_segs = of_data->max_segs;
W
Wolfram Sang 已提交
538 539 540 541
		dma_priv->dma_buswidth = of_data->dma_buswidth;
		host->bus_shift = of_data->bus_shift;
	}

542
	host->dma		= dma_priv;
543 544 545 546 547
	host->write16_hook	= renesas_sdhi_write16_hook;
	host->clk_enable	= renesas_sdhi_clk_enable;
	host->clk_update	= renesas_sdhi_clk_update;
	host->clk_disable	= renesas_sdhi_clk_disable;
	host->multi_io_quirk	= renesas_sdhi_multi_io_quirk;
548 549 550 551

	/* SDR speeds are only available on Gen2+ */
	if (mmc_data->flags & TMIO_MMC_MIN_RCAR2) {
		/* card_busy caused issues on r8a73a4 (pre-Gen2) CD-less SDHI */
552
		host->card_busy	= renesas_sdhi_card_busy;
553
		host->start_signal_voltage_switch =
554
			renesas_sdhi_start_signal_voltage_switch;
555
	}
W
Wolfram Sang 已提交
556 557 558

	/* Orginally registers were 16 bit apart, could be 32 or 64 nowadays */
	if (!host->bus_shift && resource_size(res) > 0x100) /* old way to determine the shift */
559
		host->bus_shift = 1;
560

561
	if (mmd)
562
		*mmc_data = *mmd;
563

564
	dma_priv->filter = shdma_chan_filter;
565
	dma_priv->enable = renesas_sdhi_enable_dma;
566

567
	mmc_data->alignment_shift = 1; /* 2-byte alignment */
568
	mmc_data->capabilities |= MMC_CAP_MMC_HIGHSPEED;
569

570 571 572 573 574 575
	/*
	 * All SDHI blocks support 2-byte and larger block sizes in 4-bit
	 * bus width mode.
	 */
	mmc_data->flags |= TMIO_MMC_BLKSZ_2BYTES;

576 577 578 579 580
	/*
	 * All SDHI blocks support SDIO IRQ signalling.
	 */
	mmc_data->flags |= TMIO_MMC_SDIO_IRQ;

581
	/* All SDHI have CMD12 control bit */
582 583
	mmc_data->flags |= TMIO_MMC_HAVE_CMD12_CTRL;

584 585
	/* All SDHI have SDIO status bits which must be 1 */
	mmc_data->flags |= TMIO_MMC_SDIO_STATUS_SETBITS;
586

587
	ret = tmio_mmc_host_probe(host, mmc_data, dma_ops);
588
	if (ret < 0)
589
		goto efree;
590

591 592 593 594
	/* One Gen2 SDHI incarnation does NOT have a CBSY bit */
	if (sd_ctrl_read16(host, CTL_VERSION) == SDHI_VER_GEN2_SDR50)
		mmc_data->flags &= ~TMIO_MMC_HAVE_CBSY;

595
	/* Enable tuning iff we have an SCC and a supported mode */
W
Wolfram Sang 已提交
596 597 598
	if (of_data && of_data->scc_offset &&
	    (host->mmc->caps & MMC_CAP_UHS_SDR104 ||
	     host->mmc->caps2 & MMC_CAP2_HS200_1_8V_SDR)) {
599
		const struct renesas_sdhi_scc *taps = of_data->taps;
600 601
		bool hit = false;

602 603
		host->mmc->caps |= MMC_CAP_HW_RESET;

604 605 606 607 608 609
		for (i = 0; i < of_data->taps_num; i++) {
			if (taps[i].clk_rate == 0 ||
			    taps[i].clk_rate == host->mmc->f_max) {
				host->scc_tappos = taps->tap;
				hit = true;
				break;
610
			}
611
		}
612

613 614
		if (!hit)
			dev_warn(&host->pdev->dev, "Unknown clock rate for SDR104\n");
615

616
		priv->scc_ctl = host->ctl + of_data->scc_offset;
617 618 619 620 621
		host->init_tuning = renesas_sdhi_init_tuning;
		host->prepare_tuning = renesas_sdhi_prepare_tuning;
		host->select_tuning = renesas_sdhi_select_tuning;
		host->check_scc_error = renesas_sdhi_check_scc_error;
		host->hw_reset = renesas_sdhi_hw_reset;
622 623 624
	}

	i = 0;
625 626 627 628 629 630
	while (1) {
		irq = platform_get_irq(pdev, i);
		if (irq < 0)
			break;
		i++;
		ret = devm_request_irq(&pdev->dev, irq, tmio_mmc_irq, 0,
631
				       dev_name(&pdev->dev), host);
632
		if (ret)
633
			goto eirq;
634 635
	}

636 637
	/* There must be at least one IRQ source */
	if (!i) {
638
		ret = irq;
639
		goto eirq;
640 641
	}

642
	dev_info(&pdev->dev, "%s base at 0x%08lx max clock rate %u MHz\n",
643
		 mmc_hostname(host->mmc), (unsigned long)
644
		 (platform_get_resource(pdev, IORESOURCE_MEM, 0)->start),
645
		 host->mmc->f_max / 1000000);
646

647
	return ret;
648

649
eirq:
650
	tmio_mmc_host_remove(host);
651 652
efree:
	tmio_mmc_host_free(host);
653

654 655
	return ret;
}
656
EXPORT_SYMBOL_GPL(renesas_sdhi_probe);
657

658
int renesas_sdhi_remove(struct platform_device *pdev)
659
{
660 661
	struct mmc_host *mmc = platform_get_drvdata(pdev);
	struct tmio_mmc_host *host = mmc_priv(mmc);
662

663 664
	tmio_mmc_host_remove(host);

665 666
	return 0;
}
667
EXPORT_SYMBOL_GPL(renesas_sdhi_remove);