renesas_sdhi_core.c 17.6 KB
Newer Older
1
/*
2
 * Renesas SDHI
3
 *
4 5 6
 * Copyright (C) 2015-17 Renesas Electronics Corporation
 * Copyright (C) 2016-17 Sang Engineering, Wolfram Sang
 * Copyright (C) 2016-17 Horms Solutions, Simon Horman
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 * Copyright (C) 2009 Magnus Damm
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * Based on "Compaq ASIC3 support":
 *
 * Copyright 2001 Compaq Computer Corporation.
 * Copyright 2004-2005 Phil Blundell
 * Copyright 2007-2008 OpenedHand Ltd.
 *
 * Authors: Phil Blundell <pb@handhelds.org>,
 *	    Samuel Ortiz <sameo@openedhand.com>
 *
 */

#include <linux/kernel.h>
#include <linux/clk.h>
26
#include <linux/slab.h>
27
#include <linux/of_device.h>
28
#include <linux/platform_device.h>
29
#include <linux/mmc/host.h>
30
#include <linux/mfd/tmio.h>
31
#include <linux/sh_dma.h>
S
Simon Horman 已提交
32
#include <linux/delay.h>
33 34 35
#include <linux/pinctrl/consumer.h>
#include <linux/pinctrl/pinctrl-state.h>
#include <linux/regulator/consumer.h>
36

37
#include "renesas_sdhi.h"
38 39
#include "tmio_mmc.h"

40 41
#define EXT_ACC           0xe4

42 43 44 45 46 47
#define SDHI_VER_GEN2_SDR50	0x490c
/* very old datasheets said 0x490c for SDR104, too. They are wrong! */
#define SDHI_VER_GEN2_SDR104	0xcb0d
#define SDHI_VER_GEN3_SD	0xcc10
#define SDHI_VER_GEN3_SDMMC	0xcd10

48 49
#define host_to_priv(host) \
	container_of((host)->pdata, struct renesas_sdhi, mmc_data)
50

51
struct renesas_sdhi {
52
	struct clk *clk;
53
	struct clk *clk_cd;
54
	struct tmio_mmc_data mmc_data;
55
	struct tmio_mmc_dma dma_priv;
56 57
	struct pinctrl *pinctrl;
	struct pinctrl_state *pins_default, *pins_uhs;
58
	void __iomem *scc_ctl;
59 60
};

61
static void renesas_sdhi_sdbuf_width(struct tmio_mmc_host *host, int width)
62 63 64 65 66
{
	u32 val;

	/*
	 * see also
67
	 *	renesas_sdhi_of_data :: dma_buswidth
68 69
	 */
	switch (sd_ctrl_read16(host, CTL_VERSION)) {
70
	case SDHI_VER_GEN2_SDR50:
71 72
		val = (width == 32) ? 0x0001 : 0x0000;
		break;
73
	case SDHI_VER_GEN2_SDR104:
74 75
		val = (width == 32) ? 0x0000 : 0x0001;
		break;
76 77
	case SDHI_VER_GEN3_SD:
	case SDHI_VER_GEN3_SDMMC:
W
Wolfram Sang 已提交
78 79 80 81 82 83 84
		if (width == 64)
			val = 0x0000;
		else if (width == 32)
			val = 0x0101;
		else
			val = 0x0001;
		break;
85 86 87 88 89 90 91 92
	default:
		/* nothing to do */
		return;
	}

	sd_ctrl_write16(host, EXT_ACC, val);
}

93
static int renesas_sdhi_clk_enable(struct tmio_mmc_host *host)
94
{
95
	struct mmc_host *mmc = host->mmc;
96
	struct renesas_sdhi *priv = host_to_priv(host);
97
	int ret = clk_prepare_enable(priv->clk);
98

99 100 101
	if (ret < 0)
		return ret;

102 103 104 105 106 107
	ret = clk_prepare_enable(priv->clk_cd);
	if (ret < 0) {
		clk_disable_unprepare(priv->clk);
		return ret;
	}

108 109 110 111 112 113 114 115 116 117 118 119 120 121
	/*
	 * The clock driver may not know what maximum frequency
	 * actually works, so it should be set with the max-frequency
	 * property which will already have been read to f_max.  If it
	 * was missing, assume the current frequency is the maximum.
	 */
	if (!mmc->f_max)
		mmc->f_max = clk_get_rate(priv->clk);

	/*
	 * Minimum frequency is the minimum input clock frequency
	 * divided by our maximum divider.
	 */
	mmc->f_min = max(clk_round_rate(priv->clk, 1) / 512, 1L);
122 123

	/* enable 16bit data access on SDBUF as default */
124
	renesas_sdhi_sdbuf_width(host, 16);
125

126 127 128
	return 0;
}

129
static unsigned int renesas_sdhi_clk_update(struct tmio_mmc_host *host,
130
					    unsigned int new_clock)
131
{
132
	struct renesas_sdhi *priv = host_to_priv(host);
133
	unsigned int freq, diff, best_freq = 0, diff_min = ~0;
134
	int i, ret;
135

136
	/* tested only on R-Car Gen2+ currently; may work for others */
137 138 139
	if (!(host->pdata->flags & TMIO_MMC_MIN_RCAR2))
		return clk_get_rate(priv->clk);

140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162
	/*
	 * We want the bus clock to be as close as possible to, but no
	 * greater than, new_clock.  As we can divide by 1 << i for
	 * any i in [0, 9] we want the input clock to be as close as
	 * possible, but no greater than, new_clock << i.
	 */
	for (i = min(9, ilog2(UINT_MAX / new_clock)); i >= 0; i--) {
		freq = clk_round_rate(priv->clk, new_clock << i);
		if (freq > (new_clock << i)) {
			/* Too fast; look for a slightly slower option */
			freq = clk_round_rate(priv->clk,
					      (new_clock << i) / 4 * 3);
			if (freq > (new_clock << i))
				continue;
		}

		diff = new_clock - (freq >> i);
		if (diff <= diff_min) {
			best_freq = freq;
			diff_min = diff;
		}
	}

163
	ret = clk_set_rate(priv->clk, best_freq);
164

165
	return ret == 0 ? best_freq : clk_get_rate(priv->clk);
166 167
}

168
static void renesas_sdhi_clk_disable(struct tmio_mmc_host *host)
169
{
170
	struct renesas_sdhi *priv = host_to_priv(host);
171

172
	clk_disable_unprepare(priv->clk);
173
	clk_disable_unprepare(priv->clk_cd);
174 175
}

176
static int renesas_sdhi_card_busy(struct mmc_host *mmc)
177 178 179
{
	struct tmio_mmc_host *host = mmc_priv(mmc);

180 181
	return !(sd_ctrl_read16_and_16_as_32(host, CTL_STATUS) &
		 TMIO_STAT_DAT0);
182 183
}

184
static int renesas_sdhi_start_signal_voltage_switch(struct mmc_host *mmc,
185
						    struct mmc_ios *ios)
186 187
{
	struct tmio_mmc_host *host = mmc_priv(mmc);
188
	struct renesas_sdhi *priv = host_to_priv(host);
189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214
	struct pinctrl_state *pin_state;
	int ret;

	switch (ios->signal_voltage) {
	case MMC_SIGNAL_VOLTAGE_330:
		pin_state = priv->pins_default;
		break;
	case MMC_SIGNAL_VOLTAGE_180:
		pin_state = priv->pins_uhs;
		break;
	default:
		return -EINVAL;
	}

	/*
	 * If anything is missing, assume signal voltage is fixed at
	 * 3.3V and succeed/fail accordingly.
	 */
	if (IS_ERR(priv->pinctrl) || IS_ERR(pin_state))
		return ios->signal_voltage ==
			MMC_SIGNAL_VOLTAGE_330 ? 0 : -EINVAL;

	ret = mmc_regulator_set_vqmmc(host->mmc, ios);
	if (ret)
		return ret;

215
	return pinctrl_select_state(priv->pinctrl, pin_state);
216 217
}

218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238
/* SCC registers */
#define SH_MOBILE_SDHI_SCC_DTCNTL	0x000
#define SH_MOBILE_SDHI_SCC_TAPSET	0x002
#define SH_MOBILE_SDHI_SCC_DT2FF	0x004
#define SH_MOBILE_SDHI_SCC_CKSEL	0x006
#define SH_MOBILE_SDHI_SCC_RVSCNTL	0x008
#define SH_MOBILE_SDHI_SCC_RVSREQ	0x00A

/* Definitions for values the SH_MOBILE_SDHI_SCC_DTCNTL register */
#define SH_MOBILE_SDHI_SCC_DTCNTL_TAPEN		BIT(0)
#define SH_MOBILE_SDHI_SCC_DTCNTL_TAPNUM_SHIFT	16
#define SH_MOBILE_SDHI_SCC_DTCNTL_TAPNUM_MASK	0xff

/* Definitions for values the SH_MOBILE_SDHI_SCC_CKSEL register */
#define SH_MOBILE_SDHI_SCC_CKSEL_DTSEL		BIT(0)
/* Definitions for values the SH_MOBILE_SDHI_SCC_RVSCNTL register */
#define SH_MOBILE_SDHI_SCC_RVSCNTL_RVSEN	BIT(0)
/* Definitions for values the SH_MOBILE_SDHI_SCC_RVSREQ register */
#define SH_MOBILE_SDHI_SCC_RVSREQ_RVSERR	BIT(2)

static inline u32 sd_scc_read32(struct tmio_mmc_host *host,
239
				struct renesas_sdhi *priv, int addr)
240 241 242 243 244
{
	return readl(priv->scc_ctl + (addr << host->bus_shift));
}

static inline void sd_scc_write32(struct tmio_mmc_host *host,
245
				  struct renesas_sdhi *priv,
246 247 248 249 250
				  int addr, u32 val)
{
	writel(val, priv->scc_ctl + (addr << host->bus_shift));
}

251
static unsigned int renesas_sdhi_init_tuning(struct tmio_mmc_host *host)
252
{
253
	struct renesas_sdhi *priv;
254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289

	priv = host_to_priv(host);

	/* set sampling clock selection range */
	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_DTCNTL,
		       0x8 << SH_MOBILE_SDHI_SCC_DTCNTL_TAPNUM_SHIFT);

	/* Initialize SCC */
	sd_ctrl_write32_as_16_and_16(host, CTL_STATUS, 0x0);

	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_DTCNTL,
		       SH_MOBILE_SDHI_SCC_DTCNTL_TAPEN |
		       sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_DTCNTL));

	sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, ~CLK_CTL_SCLKEN &
			sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));

	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_CKSEL,
		       SH_MOBILE_SDHI_SCC_CKSEL_DTSEL |
		       sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_CKSEL));

	sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, CLK_CTL_SCLKEN |
			sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));

	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL,
		       ~SH_MOBILE_SDHI_SCC_RVSCNTL_RVSEN &
		       sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL));

	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_DT2FF, host->scc_tappos);

	/* Read TAPNUM */
	return (sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_DTCNTL) >>
		SH_MOBILE_SDHI_SCC_DTCNTL_TAPNUM_SHIFT) &
		SH_MOBILE_SDHI_SCC_DTCNTL_TAPNUM_MASK;
}

290
static void renesas_sdhi_prepare_tuning(struct tmio_mmc_host *host,
291
					unsigned long tap)
292
{
293
	struct renesas_sdhi *priv = host_to_priv(host);
294 295 296 297 298 299 300

	/* Set sampling clock position */
	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_TAPSET, tap);
}

#define SH_MOBILE_SDHI_MAX_TAP 3

301
static int renesas_sdhi_select_tuning(struct tmio_mmc_host *host)
302
{
303
	struct renesas_sdhi *priv = host_to_priv(host);
304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323
	unsigned long tap_cnt;  /* counter of tuning success */
	unsigned long tap_set;  /* tap position */
	unsigned long tap_start;/* start position of tuning success */
	unsigned long tap_end;  /* end position of tuning success */
	unsigned long ntap;     /* temporary counter of tuning success */
	unsigned long i;

	/* Clear SCC_RVSREQ */
	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_RVSREQ, 0);

	/*
	 * Find the longest consecutive run of successful probes.  If that
	 * is more than SH_MOBILE_SDHI_MAX_TAP probes long then use the
	 * center index as the tap.
	 */
	tap_cnt = 0;
	ntap = 0;
	tap_start = 0;
	tap_end = 0;
	for (i = 0; i < host->tap_num * 2; i++) {
324
		if (test_bit(i, host->taps)) {
325
			ntap++;
326
		} else {
327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357
			if (ntap > tap_cnt) {
				tap_start = i - ntap;
				tap_end = i - 1;
				tap_cnt = ntap;
			}
			ntap = 0;
		}
	}

	if (ntap > tap_cnt) {
		tap_start = i - ntap;
		tap_end = i - 1;
		tap_cnt = ntap;
	}

	if (tap_cnt >= SH_MOBILE_SDHI_MAX_TAP)
		tap_set = (tap_start + tap_end) / 2 % host->tap_num;
	else
		return -EIO;

	/* Set SCC */
	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_TAPSET, tap_set);

	/* Enable auto re-tuning */
	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL,
		       SH_MOBILE_SDHI_SCC_RVSCNTL_RVSEN |
		       sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL));

	return 0;
}

358
static bool renesas_sdhi_check_scc_error(struct tmio_mmc_host *host)
359
{
360
	struct renesas_sdhi *priv = host_to_priv(host);
361 362 363 364 365 366 367 368 369 370 371 372 373 374

	/* Check SCC error */
	if (sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL) &
	    SH_MOBILE_SDHI_SCC_RVSCNTL_RVSEN &&
	    sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_RVSREQ) &
	    SH_MOBILE_SDHI_SCC_RVSREQ_RVSERR) {
		/* Clear SCC error */
		sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_RVSREQ, 0);
		return true;
	}

	return false;
}

375
static void renesas_sdhi_hw_reset(struct tmio_mmc_host *host)
376
{
377
	struct renesas_sdhi *priv;
378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400

	priv = host_to_priv(host);

	/* Reset SCC */
	sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, ~CLK_CTL_SCLKEN &
			sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));

	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_CKSEL,
		       ~SH_MOBILE_SDHI_SCC_CKSEL_DTSEL &
		       sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_CKSEL));

	sd_ctrl_write16(host, CTL_SD_CARD_CLK_CTL, CLK_CTL_SCLKEN |
			sd_ctrl_read16(host, CTL_SD_CARD_CLK_CTL));

	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL,
		       ~SH_MOBILE_SDHI_SCC_RVSCNTL_RVSEN &
		       sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL));

	sd_scc_write32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL,
		       ~SH_MOBILE_SDHI_SCC_RVSCNTL_RVSEN &
		       sd_scc_read32(host, priv, SH_MOBILE_SDHI_SCC_RVSCNTL));
}

401
static int renesas_sdhi_wait_idle(struct tmio_mmc_host *host)
S
Simon Horman 已提交
402 403 404
{
	int timeout = 1000;

405 406
	while (--timeout && !(sd_ctrl_read16_and_16_as_32(host, CTL_STATUS)
			      & TMIO_STAT_SCLKDIVEN))
S
Simon Horman 已提交
407 408 409
		udelay(1);

	if (!timeout) {
410
		dev_warn(&host->pdev->dev, "timeout waiting for SD bus idle\n");
S
Simon Horman 已提交
411 412 413 414 415 416
		return -EBUSY;
	}

	return 0;
}

417
static int renesas_sdhi_write16_hook(struct tmio_mmc_host *host, int addr)
S
Simon Horman 已提交
418
{
419
	switch (addr) {
S
Simon Horman 已提交
420 421 422 423 424 425 426 427
	case CTL_SD_CMD:
	case CTL_STOP_INTERNAL_ACTION:
	case CTL_XFER_BLK_COUNT:
	case CTL_SD_CARD_CLK_CTL:
	case CTL_SD_XFER_LEN:
	case CTL_SD_MEM_CARD_OPT:
	case CTL_TRANSACTION_CTL:
	case CTL_DMA_ENABLE:
428
	case EXT_ACC:
429
		return renesas_sdhi_wait_idle(host);
S
Simon Horman 已提交
430 431 432 433 434
	}

	return 0;
}

435
static int renesas_sdhi_multi_io_quirk(struct mmc_card *card,
436
				       unsigned int direction, int blk_size)
437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452
{
	/*
	 * In Renesas controllers, when performing a
	 * multiple block read of one or two blocks,
	 * depending on the timing with which the
	 * response register is read, the response
	 * value may not be read properly.
	 * Use single block read for this HW bug
	 */
	if ((direction == MMC_DATA_READ) &&
	    blk_size == 2)
		return 1;

	return blk_size;
}

453
static void renesas_sdhi_enable_dma(struct tmio_mmc_host *host, bool enable)
454
{
455
	sd_ctrl_write16(host, CTL_DMA_ENABLE, enable ? DMA_ENABLE_DMASDRW : 0);
456 457

	/* enable 32bit access if DMA mode if possibile */
458
	renesas_sdhi_sdbuf_width(host, enable ? 32 : 16);
459 460
}

461 462
int renesas_sdhi_probe(struct platform_device *pdev,
		       const struct tmio_mmc_dma_ops *dma_ops)
463
{
464
	struct tmio_mmc_data *mmd = pdev->dev.platform_data;
465 466 467
	const struct renesas_sdhi_of_data *of_data;
	struct tmio_mmc_data *mmc_data;
	struct tmio_mmc_dma *dma_priv;
468
	struct tmio_mmc_host *host;
469
	struct renesas_sdhi *priv;
470
	struct resource *res;
471
	int irq, ret, i;
472 473

	of_data = of_device_get_match_data(&pdev->dev);
474

475 476 477 478
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!res)
		return -EINVAL;

479 480
	priv = devm_kzalloc(&pdev->dev, sizeof(struct renesas_sdhi),
			    GFP_KERNEL);
481
	if (!priv)
482 483
		return -ENOMEM;

484
	mmc_data = &priv->mmc_data;
485
	dma_priv = &priv->dma_priv;
486

487
	priv->clk = devm_clk_get(&pdev->dev, NULL);
488 489
	if (IS_ERR(priv->clk)) {
		ret = PTR_ERR(priv->clk);
490
		dev_err(&pdev->dev, "cannot get clock: %d\n", ret);
491
		goto eprobe;
492 493
	}

494 495 496 497 498 499 500 501 502 503 504 505 506 507 508
	/*
	 * Some controllers provide a 2nd clock just to run the internal card
	 * detection logic. Unfortunately, the existing driver architecture does
	 * not support a separation of clocks for runtime PM usage. When
	 * native hotplug is used, the tmio driver assumes that the core
	 * must continue to run for card detect to stay active, so we cannot
	 * disable it.
	 * Additionally, it is prohibited to supply a clock to the core but not
	 * to the card detect circuit. That leaves us with if separate clocks
	 * are presented, we must treat them both as virtually 1 clock.
	 */
	priv->clk_cd = devm_clk_get(&pdev->dev, "cd");
	if (IS_ERR(priv->clk_cd))
		priv->clk_cd = NULL;

509 510 511 512 513 514 515 516
	priv->pinctrl = devm_pinctrl_get(&pdev->dev);
	if (!IS_ERR(priv->pinctrl)) {
		priv->pins_default = pinctrl_lookup_state(priv->pinctrl,
						PINCTRL_STATE_DEFAULT);
		priv->pins_uhs = pinctrl_lookup_state(priv->pinctrl,
						"state_uhs");
	}

517 518 519 520 521 522
	host = tmio_mmc_host_alloc(pdev);
	if (!host) {
		ret = -ENOMEM;
		goto eprobe;
	}

523
	if (of_data) {
W
Wolfram Sang 已提交
524
		mmc_data->flags |= of_data->tmio_flags;
525
		mmc_data->ocr_mask = of_data->tmio_ocr_mask;
W
Wolfram Sang 已提交
526 527 528
		mmc_data->capabilities |= of_data->capabilities;
		mmc_data->capabilities2 |= of_data->capabilities2;
		mmc_data->dma_rx_offset = of_data->dma_rx_offset;
529 530
		mmc_data->max_blk_count = of_data->max_blk_count;
		mmc_data->max_segs = of_data->max_segs;
W
Wolfram Sang 已提交
531 532 533 534
		dma_priv->dma_buswidth = of_data->dma_buswidth;
		host->bus_shift = of_data->bus_shift;
	}

535
	host->dma		= dma_priv;
536 537 538 539 540
	host->write16_hook	= renesas_sdhi_write16_hook;
	host->clk_enable	= renesas_sdhi_clk_enable;
	host->clk_update	= renesas_sdhi_clk_update;
	host->clk_disable	= renesas_sdhi_clk_disable;
	host->multi_io_quirk	= renesas_sdhi_multi_io_quirk;
541 542 543 544

	/* SDR speeds are only available on Gen2+ */
	if (mmc_data->flags & TMIO_MMC_MIN_RCAR2) {
		/* card_busy caused issues on r8a73a4 (pre-Gen2) CD-less SDHI */
545
		host->card_busy	= renesas_sdhi_card_busy;
546
		host->start_signal_voltage_switch =
547
			renesas_sdhi_start_signal_voltage_switch;
548
	}
W
Wolfram Sang 已提交
549 550 551

	/* Orginally registers were 16 bit apart, could be 32 or 64 nowadays */
	if (!host->bus_shift && resource_size(res) > 0x100) /* old way to determine the shift */
552
		host->bus_shift = 1;
553

554
	if (mmd)
555
		*mmc_data = *mmd;
556

557
	dma_priv->filter = shdma_chan_filter;
558
	dma_priv->enable = renesas_sdhi_enable_dma;
559

560
	mmc_data->alignment_shift = 1; /* 2-byte alignment */
561
	mmc_data->capabilities |= MMC_CAP_MMC_HIGHSPEED;
562

563 564 565 566 567 568
	/*
	 * All SDHI blocks support 2-byte and larger block sizes in 4-bit
	 * bus width mode.
	 */
	mmc_data->flags |= TMIO_MMC_BLKSZ_2BYTES;

569 570 571 572 573
	/*
	 * All SDHI blocks support SDIO IRQ signalling.
	 */
	mmc_data->flags |= TMIO_MMC_SDIO_IRQ;

574
	/* All SDHI have CMD12 control bit */
575 576
	mmc_data->flags |= TMIO_MMC_HAVE_CMD12_CTRL;

577 578
	/* All SDHI have SDIO status bits which must be 1 */
	mmc_data->flags |= TMIO_MMC_SDIO_STATUS_SETBITS;
579

580
	ret = tmio_mmc_host_probe(host, mmc_data, dma_ops);
581
	if (ret < 0)
582
		goto efree;
583

584
	/* Enable tuning iff we have an SCC and a supported mode */
W
Wolfram Sang 已提交
585 586 587
	if (of_data && of_data->scc_offset &&
	    (host->mmc->caps & MMC_CAP_UHS_SDR104 ||
	     host->mmc->caps2 & MMC_CAP2_HS200_1_8V_SDR)) {
588
		const struct renesas_sdhi_scc *taps = of_data->taps;
589 590
		bool hit = false;

591 592
		host->mmc->caps |= MMC_CAP_HW_RESET;

593 594 595 596 597 598
		for (i = 0; i < of_data->taps_num; i++) {
			if (taps[i].clk_rate == 0 ||
			    taps[i].clk_rate == host->mmc->f_max) {
				host->scc_tappos = taps->tap;
				hit = true;
				break;
599
			}
600
		}
601

602 603
		if (!hit)
			dev_warn(&host->pdev->dev, "Unknown clock rate for SDR104\n");
604

605
		priv->scc_ctl = host->ctl + of_data->scc_offset;
606 607 608 609 610
		host->init_tuning = renesas_sdhi_init_tuning;
		host->prepare_tuning = renesas_sdhi_prepare_tuning;
		host->select_tuning = renesas_sdhi_select_tuning;
		host->check_scc_error = renesas_sdhi_check_scc_error;
		host->hw_reset = renesas_sdhi_hw_reset;
611 612 613
	}

	i = 0;
614 615 616 617 618 619
	while (1) {
		irq = platform_get_irq(pdev, i);
		if (irq < 0)
			break;
		i++;
		ret = devm_request_irq(&pdev->dev, irq, tmio_mmc_irq, 0,
620
				       dev_name(&pdev->dev), host);
621
		if (ret)
622
			goto eirq;
623 624
	}

625 626
	/* There must be at least one IRQ source */
	if (!i) {
627
		ret = irq;
628
		goto eirq;
629 630
	}

631
	dev_info(&pdev->dev, "%s base at 0x%08lx max clock rate %u MHz\n",
632
		 mmc_hostname(host->mmc), (unsigned long)
633
		 (platform_get_resource(pdev, IORESOURCE_MEM, 0)->start),
634
		 host->mmc->f_max / 1000000);
635

636
	return ret;
637

638
eirq:
639
	tmio_mmc_host_remove(host);
640 641
efree:
	tmio_mmc_host_free(host);
642
eprobe:
643 644
	return ret;
}
645
EXPORT_SYMBOL_GPL(renesas_sdhi_probe);
646

647
int renesas_sdhi_remove(struct platform_device *pdev)
648
{
649 650
	struct mmc_host *mmc = platform_get_drvdata(pdev);
	struct tmio_mmc_host *host = mmc_priv(mmc);
651

652 653
	tmio_mmc_host_remove(host);

654 655
	return 0;
}
656
EXPORT_SYMBOL_GPL(renesas_sdhi_remove);