irq.h 35.0 KB
Newer Older
1 2
#ifndef _LINUX_IRQ_H
#define _LINUX_IRQ_H
L
Linus Torvalds 已提交
3 4 5 6 7 8 9 10 11

/*
 * Please do not include this file in generic code.  There is currently
 * no requirement for any architecture to implement anything held
 * within this file.
 *
 * Thanks. --rmk
 */

12
#include <linux/smp.h>
L
Linus Torvalds 已提交
13 14 15 16
#include <linux/linkage.h>
#include <linux/cache.h>
#include <linux/spinlock.h>
#include <linux/cpumask.h>
R
Ralf Baechle 已提交
17
#include <linux/gfp.h>
18
#include <linux/irqhandler.h>
19
#include <linux/irqreturn.h>
T
Thomas Gleixner 已提交
20
#include <linux/irqnr.h>
D
David Howells 已提交
21
#include <linux/errno.h>
R
Ralf Baechle 已提交
22
#include <linux/topology.h>
23
#include <linux/wait.h>
24
#include <linux/io.h>
25
#include <linux/slab.h>
L
Linus Torvalds 已提交
26 27 28

#include <asm/irq.h>
#include <asm/ptrace.h>
29
#include <asm/irq_regs.h>
L
Linus Torvalds 已提交
30

31
struct seq_file;
32
struct module;
33
struct msi_msg;
34
enum irqchip_irq_state;
35

L
Linus Torvalds 已提交
36 37
/*
 * IRQ line status.
38
 *
T
Thomas Gleixner 已提交
39 40 41 42 43 44 45 46 47 48
 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
 *
 * IRQ_TYPE_NONE		- default, unspecified type
 * IRQ_TYPE_EDGE_RISING		- rising edge triggered
 * IRQ_TYPE_EDGE_FALLING	- falling edge triggered
 * IRQ_TYPE_EDGE_BOTH		- rising and falling edge triggered
 * IRQ_TYPE_LEVEL_HIGH		- high level triggered
 * IRQ_TYPE_LEVEL_LOW		- low level triggered
 * IRQ_TYPE_LEVEL_MASK		- Mask to filter out the level bits
 * IRQ_TYPE_SENSE_MASK		- Mask for all the above bits
49 50 51 52 53 54
 * IRQ_TYPE_DEFAULT		- For use by some PICs to ask irq_set_type
 *				  to setup the HW to a sane default (used
 *                                by irqdomain map() callbacks to synchronize
 *                                the HW state and SW flags for a newly
 *                                allocated descriptor).
 *
T
Thomas Gleixner 已提交
55 56 57 58 59
 * IRQ_TYPE_PROBE		- Special flag for probing in progress
 *
 * Bits which can be modified via irq_set/clear/modify_status_flags()
 * IRQ_LEVEL			- Interrupt is level type. Will be also
 *				  updated in the code when the above trigger
60
 *				  bits are modified via irq_set_irq_type()
T
Thomas Gleixner 已提交
61 62 63 64 65
 * IRQ_PER_CPU			- Mark an interrupt PER_CPU. Will protect
 *				  it from affinity setting
 * IRQ_NOPROBE			- Interrupt cannot be probed by autoprobing
 * IRQ_NOREQUEST		- Interrupt cannot be requested via
 *				  request_irq()
66
 * IRQ_NOTHREAD			- Interrupt cannot be threaded
T
Thomas Gleixner 已提交
67 68 69 70
 * IRQ_NOAUTOEN			- Interrupt is not automatically enabled in
 *				  request/setup_irq()
 * IRQ_NO_BALANCING		- Interrupt cannot be balanced (affinity set)
 * IRQ_MOVE_PCNTXT		- Interrupt can be migrated from process context
71
 * IRQ_NESTED_THREAD		- Interrupt nests into another thread
72
 * IRQ_PER_CPU_DEVID		- Dev_id is a per-cpu variable
73 74 75
 * IRQ_IS_POLLED		- Always polled by another interrupt. Exclude
 *				  it from the spurious interrupt detection
 *				  mechanism and from core side polling.
76
 * IRQ_DISABLE_UNLAZY		- Disable lazy irq disable
L
Linus Torvalds 已提交
77
 */
T
Thomas Gleixner 已提交
78 79 80 81 82 83 84 85 86
enum {
	IRQ_TYPE_NONE		= 0x00000000,
	IRQ_TYPE_EDGE_RISING	= 0x00000001,
	IRQ_TYPE_EDGE_FALLING	= 0x00000002,
	IRQ_TYPE_EDGE_BOTH	= (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
	IRQ_TYPE_LEVEL_HIGH	= 0x00000004,
	IRQ_TYPE_LEVEL_LOW	= 0x00000008,
	IRQ_TYPE_LEVEL_MASK	= (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
	IRQ_TYPE_SENSE_MASK	= 0x0000000f,
87
	IRQ_TYPE_DEFAULT	= IRQ_TYPE_SENSE_MASK,
T
Thomas Gleixner 已提交
88 89 90 91 92 93 94 95 96 97 98

	IRQ_TYPE_PROBE		= 0x00000010,

	IRQ_LEVEL		= (1 <<  8),
	IRQ_PER_CPU		= (1 <<  9),
	IRQ_NOPROBE		= (1 << 10),
	IRQ_NOREQUEST		= (1 << 11),
	IRQ_NOAUTOEN		= (1 << 12),
	IRQ_NO_BALANCING	= (1 << 13),
	IRQ_MOVE_PCNTXT		= (1 << 14),
	IRQ_NESTED_THREAD	= (1 << 15),
99
	IRQ_NOTHREAD		= (1 << 16),
100
	IRQ_PER_CPU_DEVID	= (1 << 17),
101
	IRQ_IS_POLLED		= (1 << 18),
102
	IRQ_DISABLE_UNLAZY	= (1 << 19),
T
Thomas Gleixner 已提交
103
};
104

T
Thomas Gleixner 已提交
105 106
#define IRQF_MODIFY_MASK	\
	(IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
107
	 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
108
	 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
109
	 IRQ_IS_POLLED | IRQ_DISABLE_UNLAZY)
T
Thomas Gleixner 已提交
110

111 112
#define IRQ_NO_BALANCING_MASK	(IRQ_PER_CPU | IRQ_NO_BALANCING)

113 114 115
/*
 * Return value for chip->irq_set_affinity()
 *
116 117
 * IRQ_SET_MASK_OK	- OK, core updates irq_common_data.affinity
 * IRQ_SET_MASK_NOCPY	- OK, chip did update irq_common_data.affinity
118 119 120
 * IRQ_SET_MASK_OK_DONE	- Same as IRQ_SET_MASK_OK for core. Special code to
 *			  support stacked irqchips, which indicates skipping
 *			  all descendent irqchips.
121 122 123 124
 */
enum {
	IRQ_SET_MASK_OK = 0,
	IRQ_SET_MASK_OK_NOCOPY,
125
	IRQ_SET_MASK_OK_DONE,
126 127
};

128
struct msi_desc;
129
struct irq_domain;
T
Thomas Gleixner 已提交
130

T
Thomas Gleixner 已提交
131
/**
132 133 134
 * struct irq_common_data - per irq data shared by all irqchips
 * @state_use_accessors: status information for irq chip functions.
 *			Use accessor functions to deal with it
135
 * @node:		node index useful for balancing
136
 * @handler_data:	per-IRQ data for the irq_chip methods
137 138 139
 * @affinity:		IRQ affinity on SMP. If this is an IPI
 *			related irq, then this is the mask of the
 *			CPUs to which an IPI can be sent.
140 141 142
 * @effective_affinity:	The effective IRQ affinity on SMP as some irq
 *			chips do not allow multi CPU destinations.
 *			A subset of @affinity.
143
 * @msi_desc:		MSI descriptor
144
 * @ipi_offset:		Offset of first IPI target cpu in @affinity. Optional.
145 146
 */
struct irq_common_data {
147
	unsigned int		__private state_use_accessors;
148 149 150
#ifdef CONFIG_NUMA
	unsigned int		node;
#endif
151
	void			*handler_data;
152
	struct msi_desc		*msi_desc;
153
	cpumask_var_t		affinity;
154 155 156
#ifdef CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK
	cpumask_var_t		effective_affinity;
#endif
157 158 159
#ifdef CONFIG_GENERIC_IRQ_IPI
	unsigned int		ipi_offset;
#endif
160 161 162 163
};

/**
 * struct irq_data - per irq chip data passed down to chip functions
164
 * @mask:		precomputed bitmask for accessing the chip registers
T
Thomas Gleixner 已提交
165
 * @irq:		interrupt number
166
 * @hwirq:		hardware interrupt number, local to the interrupt domain
167
 * @common:		point to data shared by all irqchips
T
Thomas Gleixner 已提交
168
 * @chip:		low level interrupt hardware access
169 170
 * @domain:		Interrupt translation domain; responsible for mapping
 *			between hwirq number and linux irq number.
171 172
 * @parent_data:	pointer to parent struct irq_data to support hierarchy
 *			irq_domain
T
Thomas Gleixner 已提交
173 174 175 176
 * @chip_data:		platform-specific per-chip private data for the chip
 *			methods, to allow shared chip implementations
 */
struct irq_data {
177
	u32			mask;
T
Thomas Gleixner 已提交
178
	unsigned int		irq;
179
	unsigned long		hwirq;
180
	struct irq_common_data	*common;
T
Thomas Gleixner 已提交
181
	struct irq_chip		*chip;
182
	struct irq_domain	*domain;
183 184 185
#ifdef	CONFIG_IRQ_DOMAIN_HIERARCHY
	struct irq_data		*parent_data;
#endif
T
Thomas Gleixner 已提交
186 187 188
	void			*chip_data;
};

189
/*
190
 * Bit masks for irq_common_data.state_use_accessors
191
 *
192
 * IRQD_TRIGGER_MASK		- Mask for the trigger type bits
193
 * IRQD_SETAFFINITY_PENDING	- Affinity setting is pending
194
 * IRQD_ACTIVATED		- Interrupt has already been activated
195 196
 * IRQD_NO_BALANCING		- Balancing disabled for this IRQ
 * IRQD_PER_CPU			- Interrupt is per cpu
197
 * IRQD_AFFINITY_SET		- Interrupt affinity was set
198
 * IRQD_LEVEL			- Interrupt is level triggered
199 200
 * IRQD_WAKEUP_STATE		- Interrupt is configured for wakeup
 *				  from suspend
201 202
 * IRDQ_MOVE_PCNTXT		- Interrupt can be moved in process
 *				  context
203 204 205
 * IRQD_IRQ_DISABLED		- Disabled state of the interrupt
 * IRQD_IRQ_MASKED		- Masked state of the interrupt
 * IRQD_IRQ_INPROGRESS		- In progress state of the interrupt
206
 * IRQD_WAKEUP_ARMED		- Wakeup mode armed
207
 * IRQD_FORWARDED_TO_VCPU	- The interrupt is forwarded to a VCPU
208
 * IRQD_AFFINITY_MANAGED	- Affinity is auto-managed by the kernel
209
 * IRQD_IRQ_STARTED		- Startup state of the interrupt
210 211
 * IRQD_MANAGED_SHUTDOWN	- Interrupt was shutdown due to empty affinity
 *				  mask. Applies only to affinity managed irqs.
212 213
 */
enum {
214
	IRQD_TRIGGER_MASK		= 0xf,
215
	IRQD_SETAFFINITY_PENDING	= (1 <<  8),
216
	IRQD_ACTIVATED			= (1 <<  9),
217 218
	IRQD_NO_BALANCING		= (1 << 10),
	IRQD_PER_CPU			= (1 << 11),
219
	IRQD_AFFINITY_SET		= (1 << 12),
220
	IRQD_LEVEL			= (1 << 13),
221
	IRQD_WAKEUP_STATE		= (1 << 14),
222
	IRQD_MOVE_PCNTXT		= (1 << 15),
223
	IRQD_IRQ_DISABLED		= (1 << 16),
224 225
	IRQD_IRQ_MASKED			= (1 << 17),
	IRQD_IRQ_INPROGRESS		= (1 << 18),
226
	IRQD_WAKEUP_ARMED		= (1 << 19),
227
	IRQD_FORWARDED_TO_VCPU		= (1 << 20),
228
	IRQD_AFFINITY_MANAGED		= (1 << 21),
229
	IRQD_IRQ_STARTED		= (1 << 22),
230
	IRQD_MANAGED_SHUTDOWN		= (1 << 23),
231 232
};

233
#define __irqd_to_state(d) ACCESS_PRIVATE((d)->common, state_use_accessors)
234

235 236
static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
{
237
	return __irqd_to_state(d) & IRQD_SETAFFINITY_PENDING;
238 239
}

240 241
static inline bool irqd_is_per_cpu(struct irq_data *d)
{
242
	return __irqd_to_state(d) & IRQD_PER_CPU;
243 244 245 246
}

static inline bool irqd_can_balance(struct irq_data *d)
{
247
	return !(__irqd_to_state(d) & (IRQD_PER_CPU | IRQD_NO_BALANCING));
248 249
}

250 251
static inline bool irqd_affinity_was_set(struct irq_data *d)
{
252
	return __irqd_to_state(d) & IRQD_AFFINITY_SET;
253 254
}

255 256
static inline void irqd_mark_affinity_was_set(struct irq_data *d)
{
257
	__irqd_to_state(d) |= IRQD_AFFINITY_SET;
258 259
}

260 261
static inline u32 irqd_get_trigger_type(struct irq_data *d)
{
262
	return __irqd_to_state(d) & IRQD_TRIGGER_MASK;
263 264 265 266 267 268 269
}

/*
 * Must only be called inside irq_chip.irq_set_type() functions.
 */
static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
{
270 271
	__irqd_to_state(d) &= ~IRQD_TRIGGER_MASK;
	__irqd_to_state(d) |= type & IRQD_TRIGGER_MASK;
272 273 274 275
}

static inline bool irqd_is_level_type(struct irq_data *d)
{
276
	return __irqd_to_state(d) & IRQD_LEVEL;
277 278
}

279 280
static inline bool irqd_is_wakeup_set(struct irq_data *d)
{
281
	return __irqd_to_state(d) & IRQD_WAKEUP_STATE;
282 283
}

284 285
static inline bool irqd_can_move_in_process_context(struct irq_data *d)
{
286
	return __irqd_to_state(d) & IRQD_MOVE_PCNTXT;
287 288
}

289 290
static inline bool irqd_irq_disabled(struct irq_data *d)
{
291
	return __irqd_to_state(d) & IRQD_IRQ_DISABLED;
292 293
}

294 295
static inline bool irqd_irq_masked(struct irq_data *d)
{
296
	return __irqd_to_state(d) & IRQD_IRQ_MASKED;
297 298 299 300
}

static inline bool irqd_irq_inprogress(struct irq_data *d)
{
301
	return __irqd_to_state(d) & IRQD_IRQ_INPROGRESS;
302 303
}

304 305
static inline bool irqd_is_wakeup_armed(struct irq_data *d)
{
306
	return __irqd_to_state(d) & IRQD_WAKEUP_ARMED;
307 308
}

309 310 311 312 313 314 315 316 317 318 319 320 321 322
static inline bool irqd_is_forwarded_to_vcpu(struct irq_data *d)
{
	return __irqd_to_state(d) & IRQD_FORWARDED_TO_VCPU;
}

static inline void irqd_set_forwarded_to_vcpu(struct irq_data *d)
{
	__irqd_to_state(d) |= IRQD_FORWARDED_TO_VCPU;
}

static inline void irqd_clr_forwarded_to_vcpu(struct irq_data *d)
{
	__irqd_to_state(d) &= ~IRQD_FORWARDED_TO_VCPU;
}
323

324 325 326 327 328
static inline bool irqd_affinity_is_managed(struct irq_data *d)
{
	return __irqd_to_state(d) & IRQD_AFFINITY_MANAGED;
}

329 330 331 332 333 334 335 336 337 338 339 340 341 342 343
static inline bool irqd_is_activated(struct irq_data *d)
{
	return __irqd_to_state(d) & IRQD_ACTIVATED;
}

static inline void irqd_set_activated(struct irq_data *d)
{
	__irqd_to_state(d) |= IRQD_ACTIVATED;
}

static inline void irqd_clr_activated(struct irq_data *d)
{
	__irqd_to_state(d) &= ~IRQD_ACTIVATED;
}

344 345 346 347 348
static inline bool irqd_is_started(struct irq_data *d)
{
	return __irqd_to_state(d) & IRQD_IRQ_STARTED;
}

349 350 351 352 353
static inline bool irqd_is_managed_shutdown(struct irq_data *d)
{
	return __irqd_to_state(d) & IRQD_MANAGED_SHUTDOWN;
}

354 355
#undef __irqd_to_state

356 357 358 359 360
static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
{
	return d->hwirq;
}

361
/**
T
Thomas Gleixner 已提交
362
 * struct irq_chip - hardware interrupt chip descriptor
363
 *
364
 * @parent_device:	pointer to parent device for irqchip
365
 * @name:		name for /proc/interrupts
366 367 368 369 370 371 372 373 374 375 376 377 378 379 380
 * @irq_startup:	start up the interrupt (defaults to ->enable if NULL)
 * @irq_shutdown:	shut down the interrupt (defaults to ->disable if NULL)
 * @irq_enable:		enable the interrupt (defaults to chip->unmask if NULL)
 * @irq_disable:	disable the interrupt
 * @irq_ack:		start of a new interrupt
 * @irq_mask:		mask an interrupt source
 * @irq_mask_ack:	ack and mask an interrupt source
 * @irq_unmask:		unmask an interrupt source
 * @irq_eoi:		end of interrupt
 * @irq_set_affinity:	set the CPU affinity on SMP machines
 * @irq_retrigger:	resend an IRQ to the CPU
 * @irq_set_type:	set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
 * @irq_set_wake:	enable/disable power-management wake-on of an IRQ
 * @irq_bus_lock:	function to lock access to slow bus (i2c) chips
 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
381 382
 * @irq_cpu_online:	configure an interrupt source for a secondary CPU
 * @irq_cpu_offline:	un-configure an interrupt source for a secondary CPU
383 384 385 386
 * @irq_suspend:	function called from core code on suspend once per
 *			chip, when one or more interrupts are installed
 * @irq_resume:		function called from core code on resume once per chip,
 *			when one ore more interrupts are installed
387
 * @irq_pm_shutdown:	function called from core code on shutdown once per chip
388
 * @irq_calc_mask:	Optional function to set irq_data.mask for special cases
389
 * @irq_print_chip:	optional to print special chip info in show_interrupts
390 391 392 393
 * @irq_request_resources:	optional to request resources before calling
 *				any other callback related to this irq
 * @irq_release_resources:	optional to release resources acquired with
 *				irq_request_resources
394
 * @irq_compose_msi_msg:	optional to compose message content for MSI
395
 * @irq_write_msi_msg:	optional to write message content for MSI
396 397
 * @irq_get_irqchip_state:	return the internal state of an interrupt
 * @irq_set_irqchip_state:	set the internal state of a interrupt
398
 * @irq_set_vcpu_affinity:	optional to target a vCPU in a virtual machine
399 400
 * @ipi_send_single:	send a single IPI to destination cpus
 * @ipi_send_mask:	send an IPI to destination cpus in cpumask
T
Thomas Gleixner 已提交
401
 * @flags:		chip specific flags
L
Linus Torvalds 已提交
402
 */
T
Thomas Gleixner 已提交
403
struct irq_chip {
404
	struct device	*parent_device;
T
Thomas Gleixner 已提交
405
	const char	*name;
406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424
	unsigned int	(*irq_startup)(struct irq_data *data);
	void		(*irq_shutdown)(struct irq_data *data);
	void		(*irq_enable)(struct irq_data *data);
	void		(*irq_disable)(struct irq_data *data);

	void		(*irq_ack)(struct irq_data *data);
	void		(*irq_mask)(struct irq_data *data);
	void		(*irq_mask_ack)(struct irq_data *data);
	void		(*irq_unmask)(struct irq_data *data);
	void		(*irq_eoi)(struct irq_data *data);

	int		(*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
	int		(*irq_retrigger)(struct irq_data *data);
	int		(*irq_set_type)(struct irq_data *data, unsigned int flow_type);
	int		(*irq_set_wake)(struct irq_data *data, unsigned int on);

	void		(*irq_bus_lock)(struct irq_data *data);
	void		(*irq_bus_sync_unlock)(struct irq_data *data);

425 426 427
	void		(*irq_cpu_online)(struct irq_data *data);
	void		(*irq_cpu_offline)(struct irq_data *data);

428 429 430 431
	void		(*irq_suspend)(struct irq_data *data);
	void		(*irq_resume)(struct irq_data *data);
	void		(*irq_pm_shutdown)(struct irq_data *data);

432 433
	void		(*irq_calc_mask)(struct irq_data *data);

434
	void		(*irq_print_chip)(struct irq_data *data, struct seq_file *p);
435 436
	int		(*irq_request_resources)(struct irq_data *data);
	void		(*irq_release_resources)(struct irq_data *data);
437

438
	void		(*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
439
	void		(*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
440

441 442 443
	int		(*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
	int		(*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);

444 445
	int		(*irq_set_vcpu_affinity)(struct irq_data *data, void *vcpu_info);

446 447 448
	void		(*ipi_send_single)(struct irq_data *data, unsigned int cpu);
	void		(*ipi_send_mask)(struct irq_data *data, const struct cpumask *dest);

T
Thomas Gleixner 已提交
449
	unsigned long	flags;
L
Linus Torvalds 已提交
450 451
};

452 453 454
/*
 * irq_chip specific flags
 *
455 456
 * IRQCHIP_SET_TYPE_MASKED:	Mask before calling chip.irq_set_type()
 * IRQCHIP_EOI_IF_HANDLED:	Only issue irq_eoi() when irq was handled
457
 * IRQCHIP_MASK_ON_SUSPEND:	Mask non wake irqs in the suspend path
458 459
 * IRQCHIP_ONOFFLINE_ENABLED:	Only call irq_on/off_line callbacks
 *				when irq enabled
460
 * IRQCHIP_SKIP_SET_WAKE:	Skip chip.irq_set_wake(), for this irq chip
461
 * IRQCHIP_ONESHOT_SAFE:	One shot does not require mask/unmask
462
 * IRQCHIP_EOI_THREADED:	Chip requires eoi() on unmask in threaded mode
463 464 465
 */
enum {
	IRQCHIP_SET_TYPE_MASKED		= (1 <<  0),
466
	IRQCHIP_EOI_IF_HANDLED		= (1 <<  1),
467
	IRQCHIP_MASK_ON_SUSPEND		= (1 <<  2),
468
	IRQCHIP_ONOFFLINE_ENABLED	= (1 <<  3),
469
	IRQCHIP_SKIP_SET_WAKE		= (1 <<  4),
470
	IRQCHIP_ONESHOT_SAFE		= (1 <<  5),
471
	IRQCHIP_EOI_THREADED		= (1 <<  6),
472 473
};

T
Thomas Gleixner 已提交
474
#include <linux/irqdesc.h>
475

476 477 478 479
/*
 * Pick up the arch-dependent methods:
 */
#include <asm/hw_irq.h>
L
Linus Torvalds 已提交
480

481 482 483 484
#ifndef NR_IRQS_LEGACY
# define NR_IRQS_LEGACY 0
#endif

485 486 487 488
#ifndef ARCH_IRQ_INIT_FLAGS
# define ARCH_IRQ_INIT_FLAGS	0
#endif

489
#define IRQ_DEFAULT_INIT_FLAGS	ARCH_IRQ_INIT_FLAGS
490

T
Thomas Gleixner 已提交
491
struct irqaction;
492
extern int setup_irq(unsigned int irq, struct irqaction *new);
493
extern void remove_irq(unsigned int irq, struct irqaction *act);
494 495
extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
L
Linus Torvalds 已提交
496

497 498
extern void irq_cpu_online(void);
extern void irq_cpu_offline(void);
499 500
extern int irq_set_affinity_locked(struct irq_data *data,
				   const struct cpumask *cpumask, bool force);
501
extern int irq_set_vcpu_affinity(unsigned int irq, void *vcpu_info);
502

503 504
extern void irq_migrate_all_off_this_cpu(void);

T
Thomas Gleixner 已提交
505
#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
506 507
void irq_move_irq(struct irq_data *data);
void irq_move_masked_irq(struct irq_data *data);
508
void irq_force_complete_move(struct irq_desc *desc);
T
Thomas Gleixner 已提交
509
#else
510 511
static inline void irq_move_irq(struct irq_data *data) { }
static inline void irq_move_masked_irq(struct irq_data *data) { }
512
static inline void irq_force_complete_move(struct irq_desc *desc) { }
T
Thomas Gleixner 已提交
513
#endif
514

L
Linus Torvalds 已提交
515 516
extern int no_irq_affinity;

517 518 519 520 521 522 523 524 525
#ifdef CONFIG_HARDIRQS_SW_RESEND
int irq_set_parent(int irq, int parent_irq);
#else
static inline int irq_set_parent(int irq, int parent_irq)
{
	return 0;
}
#endif

T
Thomas Gleixner 已提交
526 527
/*
 * Built-in IRQ handlers for various IRQ types,
K
Krzysztof Halasa 已提交
528
 * callable via desc->handle_irq()
T
Thomas Gleixner 已提交
529
 */
530 531 532 533 534
extern void handle_level_irq(struct irq_desc *desc);
extern void handle_fasteoi_irq(struct irq_desc *desc);
extern void handle_edge_irq(struct irq_desc *desc);
extern void handle_edge_eoi_irq(struct irq_desc *desc);
extern void handle_simple_irq(struct irq_desc *desc);
K
Keith Busch 已提交
535
extern void handle_untracked_irq(struct irq_desc *desc);
536 537 538
extern void handle_percpu_irq(struct irq_desc *desc);
extern void handle_percpu_devid_irq(struct irq_desc *desc);
extern void handle_bad_irq(struct irq_desc *desc);
539
extern void handle_nested_irq(unsigned int irq);
T
Thomas Gleixner 已提交
540

541
extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
542 543
extern int irq_chip_pm_get(struct irq_data *data);
extern int irq_chip_pm_put(struct irq_data *data);
544
#ifdef	CONFIG_IRQ_DOMAIN_HIERARCHY
545 546
extern void irq_chip_enable_parent(struct irq_data *data);
extern void irq_chip_disable_parent(struct irq_data *data);
547 548
extern void irq_chip_ack_parent(struct irq_data *data);
extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
549 550 551 552 553 554
extern void irq_chip_mask_parent(struct irq_data *data);
extern void irq_chip_unmask_parent(struct irq_data *data);
extern void irq_chip_eoi_parent(struct irq_data *data);
extern int irq_chip_set_affinity_parent(struct irq_data *data,
					const struct cpumask *dest,
					bool force);
555
extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
556 557
extern int irq_chip_set_vcpu_affinity_parent(struct irq_data *data,
					     void *vcpu_info);
558
extern int irq_chip_set_type_parent(struct irq_data *data, unsigned int type);
559 560
#endif

T
Thomas Gleixner 已提交
561
/* Handling of unhandled and spurious interrupts: */
562
extern void note_interrupt(struct irq_desc *desc, irqreturn_t action_ret);
L
Linus Torvalds 已提交
563

564

T
Thomas Gleixner 已提交
565 566 567 568 569 570
/* Enable/disable irq debugging output: */
extern int noirqdebug_setup(char *str);

/* Checks whether the interrupt can be requested by request_irq(): */
extern int can_request_irq(unsigned int irq, unsigned long irqflags);

571
/* Dummy irq-chip implementations: */
T
Thomas Gleixner 已提交
572
extern struct irq_chip no_irq_chip;
573
extern struct irq_chip dummy_irq_chip;
T
Thomas Gleixner 已提交
574

575
extern void
576
irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
577 578
			      irq_flow_handler_t handle, const char *name);

579 580 581 582 583 584
static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
					    irq_flow_handler_t handle)
{
	irq_set_chip_and_handler_name(irq, chip, handle, NULL);
}

585
extern int irq_set_percpu_devid(unsigned int irq);
586 587 588 589
extern int irq_set_percpu_devid_partition(unsigned int irq,
					  const struct cpumask *affinity);
extern int irq_get_percpu_devid_partition(unsigned int irq,
					  struct cpumask *affinity);
590

T
Thomas Gleixner 已提交
591
extern void
592
__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
593
		  const char *name);
L
Linus Torvalds 已提交
594

T
Thomas Gleixner 已提交
595
static inline void
596
irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
T
Thomas Gleixner 已提交
597
{
598
	__irq_set_handler(irq, handle, 0, NULL);
T
Thomas Gleixner 已提交
599 600 601 602 603
}

/*
 * Set a highlevel chained flow handler for a given IRQ.
 * (a chained handler is automatically enabled and set to
604
 *  IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
T
Thomas Gleixner 已提交
605 606
 */
static inline void
607
irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
T
Thomas Gleixner 已提交
608
{
609
	__irq_set_handler(irq, handle, 1, NULL);
T
Thomas Gleixner 已提交
610 611
}

612 613 614 615 616 617 618 619 620
/*
 * Set a highlevel chained flow handler and its data for a given IRQ.
 * (a chained handler is automatically enabled and set to
 *  IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
 */
void
irq_set_chained_handler_and_data(unsigned int irq, irq_flow_handler_t handle,
				 void *data);

T
Thomas Gleixner 已提交
621 622 623 624 625 626 627 628 629 630 631 632
void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);

static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
{
	irq_modify_status(irq, 0, set);
}

static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
{
	irq_modify_status(irq, clr, 0);
}

T
Thomas Gleixner 已提交
633
static inline void irq_set_noprobe(unsigned int irq)
T
Thomas Gleixner 已提交
634 635 636 637
{
	irq_modify_status(irq, 0, IRQ_NOPROBE);
}

T
Thomas Gleixner 已提交
638
static inline void irq_set_probe(unsigned int irq)
T
Thomas Gleixner 已提交
639 640 641
{
	irq_modify_status(irq, IRQ_NOPROBE, 0);
}
R
Ralf Baechle 已提交
642

643 644 645 646 647 648 649 650 651 652
static inline void irq_set_nothread(unsigned int irq)
{
	irq_modify_status(irq, 0, IRQ_NOTHREAD);
}

static inline void irq_set_thread(unsigned int irq)
{
	irq_modify_status(irq, IRQ_NOTHREAD, 0);
}

653 654 655 656 657 658 659 660
static inline void irq_set_nested_thread(unsigned int irq, bool nest)
{
	if (nest)
		irq_set_status_flags(irq, IRQ_NESTED_THREAD);
	else
		irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
}

661 662 663 664 665 666 667
static inline void irq_set_percpu_devid_flags(unsigned int irq)
{
	irq_set_status_flags(irq,
			     IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
			     IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
}

668
/* Set/get chip/data for an IRQ: */
T
Thomas Gleixner 已提交
669 670 671 672 673
extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
extern int irq_set_handler_data(unsigned int irq, void *data);
extern int irq_set_chip_data(unsigned int irq, void *data);
extern int irq_set_irq_type(unsigned int irq, unsigned int type);
extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
674 675
extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
				struct msi_desc *entry);
676
extern struct irq_data *irq_get_irq_data(unsigned int irq);
677

T
Thomas Gleixner 已提交
678
static inline struct irq_chip *irq_get_chip(unsigned int irq)
679 680 681 682 683 684 685 686 687 688
{
	struct irq_data *d = irq_get_irq_data(irq);
	return d ? d->chip : NULL;
}

static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
{
	return d->chip;
}

T
Thomas Gleixner 已提交
689
static inline void *irq_get_chip_data(unsigned int irq)
690 691 692 693 694 695 696 697 698 699
{
	struct irq_data *d = irq_get_irq_data(irq);
	return d ? d->chip_data : NULL;
}

static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
{
	return d->chip_data;
}

T
Thomas Gleixner 已提交
700
static inline void *irq_get_handler_data(unsigned int irq)
701 702
{
	struct irq_data *d = irq_get_irq_data(irq);
703
	return d ? d->common->handler_data : NULL;
704 705
}

T
Thomas Gleixner 已提交
706
static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
707
{
708
	return d->common->handler_data;
709 710
}

T
Thomas Gleixner 已提交
711
static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
712 713
{
	struct irq_data *d = irq_get_irq_data(irq);
714
	return d ? d->common->msi_desc : NULL;
715 716
}

717
static inline struct msi_desc *irq_data_get_msi_desc(struct irq_data *d)
718
{
719
	return d->common->msi_desc;
720 721
}

722 723 724 725 726 727
static inline u32 irq_get_trigger_type(unsigned int irq)
{
	struct irq_data *d = irq_get_irq_data(irq);
	return d ? irqd_get_trigger_type(d) : 0;
}

728
static inline int irq_common_data_get_node(struct irq_common_data *d)
729
{
730
#ifdef CONFIG_NUMA
731
	return d->node;
732 733 734 735 736 737 738 739
#else
	return 0;
#endif
}

static inline int irq_data_get_node(struct irq_data *d)
{
	return irq_common_data_get_node(d->common);
740 741
}

742 743 744 745
static inline struct cpumask *irq_get_affinity_mask(int irq)
{
	struct irq_data *d = irq_get_irq_data(irq);

746
	return d ? d->common->affinity : NULL;
747 748 749 750
}

static inline struct cpumask *irq_data_get_affinity_mask(struct irq_data *d)
{
751
	return d->common->affinity;
752 753
}

754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776
#ifdef CONFIG_GENERIC_IRQ_EFFECTIVE_AFF_MASK
static inline
struct cpumask *irq_data_get_effective_affinity_mask(struct irq_data *d)
{
	return d->common->effective_affinity;
}
static inline void irq_data_update_effective_affinity(struct irq_data *d,
						      const struct cpumask *m)
{
	cpumask_copy(d->common->effective_affinity, m);
}
#else
static inline void irq_data_update_effective_affinity(struct irq_data *d,
						      const struct cpumask *m)
{
}
static inline
struct cpumask *irq_data_get_effective_affinity_mask(struct irq_data *d)
{
	return d->common->affinity;
}
#endif

777 778
unsigned int arch_dynirq_lower_bound(unsigned int from);

779
int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
780
		      struct module *owner, const struct cpumask *affinity);
781

782 783 784 785
int __devm_irq_alloc_descs(struct device *dev, int irq, unsigned int from,
			   unsigned int cnt, int node, struct module *owner,
			   const struct cpumask *affinity);

786 787
/* use macros to avoid needing export.h for THIS_MODULE */
#define irq_alloc_descs(irq, from, cnt, node)	\
788
	__irq_alloc_descs(irq, from, cnt, node, THIS_MODULE, NULL)
789

790 791
#define irq_alloc_desc(node)			\
	irq_alloc_descs(-1, 0, 1, node)
792

793 794
#define irq_alloc_desc_at(at, node)		\
	irq_alloc_descs(at, at, 1, node)
795

796 797
#define irq_alloc_desc_from(from, node)		\
	irq_alloc_descs(-1, from, 1, node)
798

799 800 801
#define irq_alloc_descs_from(from, cnt, node)	\
	irq_alloc_descs(-1, from, cnt, node)

802 803 804 805 806 807 808 809 810 811 812 813 814 815 816
#define devm_irq_alloc_descs(dev, irq, from, cnt, node)		\
	__devm_irq_alloc_descs(dev, irq, from, cnt, node, THIS_MODULE, NULL)

#define devm_irq_alloc_desc(dev, node)				\
	devm_irq_alloc_descs(dev, -1, 0, 1, node)

#define devm_irq_alloc_desc_at(dev, at, node)			\
	devm_irq_alloc_descs(dev, at, at, 1, node)

#define devm_irq_alloc_desc_from(dev, from, node)		\
	devm_irq_alloc_descs(dev, -1, from, 1, node)

#define devm_irq_alloc_descs_from(dev, from, cnt, node)		\
	devm_irq_alloc_descs(dev, -1, from, cnt, node)

817
void irq_free_descs(unsigned int irq, unsigned int cnt);
818 819 820 821 822
static inline void irq_free_desc(unsigned int irq)
{
	irq_free_descs(irq, 1);
}

823 824 825 826 827 828 829 830 831 832 833 834 835 836 837
#ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
unsigned int irq_alloc_hwirqs(int cnt, int node);
static inline unsigned int irq_alloc_hwirq(int node)
{
	return irq_alloc_hwirqs(1, node);
}
void irq_free_hwirqs(unsigned int from, int cnt);
static inline void irq_free_hwirq(unsigned int irq)
{
	return irq_free_hwirqs(irq, 1);
}
int arch_setup_hwirq(unsigned int irq, int node);
void arch_teardown_hwirq(unsigned int irq);
#endif

838 839 840 841
#ifdef CONFIG_GENERIC_IRQ_LEGACY
void irq_init_desc(unsigned int irq);
#endif

842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867
/**
 * struct irq_chip_regs - register offsets for struct irq_gci
 * @enable:	Enable register offset to reg_base
 * @disable:	Disable register offset to reg_base
 * @mask:	Mask register offset to reg_base
 * @ack:	Ack register offset to reg_base
 * @eoi:	Eoi register offset to reg_base
 * @type:	Type configuration register offset to reg_base
 * @polarity:	Polarity configuration register offset to reg_base
 */
struct irq_chip_regs {
	unsigned long		enable;
	unsigned long		disable;
	unsigned long		mask;
	unsigned long		ack;
	unsigned long		eoi;
	unsigned long		type;
	unsigned long		polarity;
};

/**
 * struct irq_chip_type - Generic interrupt chip instance for a flow type
 * @chip:		The real interrupt chip which provides the callbacks
 * @regs:		Register offsets for this chip
 * @handler:		Flow handler associated with this chip
 * @type:		Chip can handle these flow types
868 869
 * @mask_cache_priv:	Cached mask register private to the chip type
 * @mask_cache:		Pointer to cached mask register
870 871 872 873 874 875 876 877 878 879
 *
 * A irq_generic_chip can have several instances of irq_chip_type when
 * it requires different functions and register offsets for different
 * flow types.
 */
struct irq_chip_type {
	struct irq_chip		chip;
	struct irq_chip_regs	regs;
	irq_flow_handler_t	handler;
	u32			type;
880 881
	u32			mask_cache_priv;
	u32			*mask_cache;
882 883 884 885 886 887
};

/**
 * struct irq_chip_generic - Generic irq chip data structure
 * @lock:		Lock to protect register and cache data access
 * @reg_base:		Register base address (virtual)
888 889
 * @reg_readl:		Alternate I/O accessor (defaults to readl if NULL)
 * @reg_writel:		Alternate I/O accessor (defaults to writel if NULL)
890 891 892 893 894 895
 * @suspend:		Function called from core code on suspend once per
 *			chip; can be useful instead of irq_chip::suspend to
 *			handle chip details even when no interrupts are in use
 * @resume:		Function called from core code on resume once per chip;
 *			can be useful instead of irq_chip::suspend to handle
 *			chip details even when no interrupts are in use
896 897
 * @irq_base:		Interrupt base nr for this chip
 * @irq_cnt:		Number of interrupts handled by this chip
898
 * @mask_cache:		Cached mask register shared between all chip types
899 900 901 902 903 904
 * @type_cache:		Cached type register
 * @polarity_cache:	Cached polarity register
 * @wake_enabled:	Interrupt can wakeup from suspend
 * @wake_active:	Interrupt is marked as an wakeup from suspend source
 * @num_ct:		Number of available irq_chip_type instances (usually 1)
 * @private:		Private data for non generic chip callbacks
905
 * @installed:		bitfield to denote installed interrupts
906
 * @unused:		bitfield to denote unused interrupts
907
 * @domain:		irq domain pointer
908
 * @list:		List head for keeping track of instances
909 910 911 912 913 914 915 916 917 918 919
 * @chip_types:		Array of interrupt irq_chip_types
 *
 * Note, that irq_chip_generic can have multiple irq_chip_type
 * implementations which can be associated to a particular irq line of
 * an irq_chip_generic instance. That allows to share and protect
 * state in an irq_chip_generic instance when we need to implement
 * different flow mechanisms (level/edge) for it.
 */
struct irq_chip_generic {
	raw_spinlock_t		lock;
	void __iomem		*reg_base;
920 921
	u32			(*reg_readl)(void __iomem *addr);
	void			(*reg_writel)(u32 val, void __iomem *addr);
922 923
	void			(*suspend)(struct irq_chip_generic *gc);
	void			(*resume)(struct irq_chip_generic *gc);
924 925 926 927 928 929 930 931 932
	unsigned int		irq_base;
	unsigned int		irq_cnt;
	u32			mask_cache;
	u32			type_cache;
	u32			polarity_cache;
	u32			wake_enabled;
	u32			wake_active;
	unsigned int		num_ct;
	void			*private;
933
	unsigned long		installed;
934
	unsigned long		unused;
935
	struct irq_domain	*domain;
936
	struct list_head	list;
937 938 939 940 941 942 943 944 945
	struct irq_chip_type	chip_types[0];
};

/**
 * enum irq_gc_flags - Initialization flags for generic irq chips
 * @IRQ_GC_INIT_MASK_CACHE:	Initialize the mask_cache by reading mask reg
 * @IRQ_GC_INIT_NESTED_LOCK:	Set the lock class of the irqs to nested for
 *				irq chips which need to call irq_set_wake() on
 *				the parent irq. Usually GPIO implementations
946
 * @IRQ_GC_MASK_CACHE_PER_TYPE:	Mask cache is chip type private
947
 * @IRQ_GC_NO_MASK:		Do not calculate irq_data->mask
948
 * @IRQ_GC_BE_IO:		Use big-endian register accesses (default: LE)
949 950 951 952
 */
enum irq_gc_flags {
	IRQ_GC_INIT_MASK_CACHE		= 1 << 0,
	IRQ_GC_INIT_NESTED_LOCK		= 1 << 1,
953
	IRQ_GC_MASK_CACHE_PER_TYPE	= 1 << 2,
954
	IRQ_GC_NO_MASK			= 1 << 3,
955
	IRQ_GC_BE_IO			= 1 << 4,
956 957
};

958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975
/*
 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
 * @irqs_per_chip:	Number of interrupts per chip
 * @num_chips:		Number of chips
 * @irq_flags_to_set:	IRQ* flags to set on irq setup
 * @irq_flags_to_clear:	IRQ* flags to clear on irq setup
 * @gc_flags:		Generic chip specific setup flags
 * @gc:			Array of pointers to generic interrupt chips
 */
struct irq_domain_chip_generic {
	unsigned int		irqs_per_chip;
	unsigned int		num_chips;
	unsigned int		irq_flags_to_clear;
	unsigned int		irq_flags_to_set;
	enum irq_gc_flags	gc_flags;
	struct irq_chip_generic	*gc[0];
};

976 977 978 979 980 981
/* Generic chip callback functions */
void irq_gc_noop(struct irq_data *d);
void irq_gc_mask_disable_reg(struct irq_data *d);
void irq_gc_mask_set_bit(struct irq_data *d);
void irq_gc_mask_clr_bit(struct irq_data *d);
void irq_gc_unmask_enable_reg(struct irq_data *d);
982 983
void irq_gc_ack_set_bit(struct irq_data *d);
void irq_gc_ack_clr_bit(struct irq_data *d);
984 985 986 987 988
void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
void irq_gc_eoi(struct irq_data *d);
int irq_gc_set_wake(struct irq_data *d, unsigned int on);

/* Setup functions for irq_chip_generic */
989 990
int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
			 irq_hw_number_t hw_irq);
991 992 993 994 995 996 997
struct irq_chip_generic *
irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
		       void __iomem *reg_base, irq_flow_handler_t handler);
void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
			    enum irq_gc_flags flags, unsigned int clr,
			    unsigned int set);
int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
998 999
void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
			     unsigned int clr, unsigned int set);
1000

1001 1002 1003 1004
struct irq_chip_generic *
devm_irq_alloc_generic_chip(struct device *dev, const char *name, int num_ct,
			    unsigned int irq_base, void __iomem *reg_base,
			    irq_flow_handler_t handler);
1005 1006 1007
int devm_irq_setup_generic_chip(struct device *dev, struct irq_chip_generic *gc,
				u32 msk, enum irq_gc_flags flags,
				unsigned int clr, unsigned int set);
1008

1009 1010
struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);

1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
int __irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
				     int num_ct, const char *name,
				     irq_flow_handler_t handler,
				     unsigned int clr, unsigned int set,
				     enum irq_gc_flags flags);

#define irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name,	\
				       handler,	clr, set, flags)	\
({									\
	MAYBE_BUILD_BUG_ON(irqs_per_chip > 32);				\
	__irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name,\
					 handler, clr, set, flags);	\
})
1024

1025 1026 1027 1028 1029
static inline void irq_free_generic_chip(struct irq_chip_generic *gc)
{
	kfree(gc);
}

1030 1031 1032 1033 1034 1035 1036 1037
static inline void irq_destroy_generic_chip(struct irq_chip_generic *gc,
					    u32 msk, unsigned int clr,
					    unsigned int set)
{
	irq_remove_generic_chip(gc, msk, clr, set);
	irq_free_generic_chip(gc);
}

1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059
static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
{
	return container_of(d->chip, struct irq_chip_type, chip);
}

#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)

#ifdef CONFIG_SMP
static inline void irq_gc_lock(struct irq_chip_generic *gc)
{
	raw_spin_lock(&gc->lock);
}

static inline void irq_gc_unlock(struct irq_chip_generic *gc)
{
	raw_spin_unlock(&gc->lock);
}
#else
static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
#endif

1060 1061 1062 1063 1064 1065 1066 1067 1068 1069
/*
 * The irqsave variants are for usage in non interrupt code. Do not use
 * them in irq_chip callbacks. Use irq_gc_lock() instead.
 */
#define irq_gc_lock_irqsave(gc, flags)	\
	raw_spin_lock_irqsave(&(gc)->lock, flags)

#define irq_gc_unlock_irqrestore(gc, flags)	\
	raw_spin_unlock_irqrestore(&(gc)->lock, flags)

1070 1071 1072
static inline void irq_reg_writel(struct irq_chip_generic *gc,
				  u32 val, int reg_offset)
{
1073 1074 1075 1076
	if (gc->reg_writel)
		gc->reg_writel(val, gc->reg_base + reg_offset);
	else
		writel(val, gc->reg_base + reg_offset);
1077 1078 1079 1080 1081
}

static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
				int reg_offset)
{
1082 1083 1084 1085
	if (gc->reg_readl)
		return gc->reg_readl(gc->reg_base + reg_offset);
	else
		return readl(gc->reg_base + reg_offset);
1086 1087
}

1088 1089
/* Contrary to Linux irqs, for hardware irqs the irq number 0 is valid */
#define INVALID_HWIRQ	(~0UL)
1090
irq_hw_number_t ipi_get_hwirq(unsigned int irq, unsigned int cpu);
1091 1092 1093 1094
int __ipi_send_single(struct irq_desc *desc, unsigned int cpu);
int __ipi_send_mask(struct irq_desc *desc, const struct cpumask *dest);
int ipi_send_single(unsigned int virq, unsigned int cpu);
int ipi_send_mask(unsigned int virq, const struct cpumask *dest);
1095

1096
#endif /* _LINUX_IRQ_H */