irq.h 31.9 KB
Newer Older
1 2
#ifndef _LINUX_IRQ_H
#define _LINUX_IRQ_H
L
Linus Torvalds 已提交
3 4 5 6 7 8 9 10 11

/*
 * Please do not include this file in generic code.  There is currently
 * no requirement for any architecture to implement anything held
 * within this file.
 *
 * Thanks. --rmk
 */

12
#include <linux/smp.h>
L
Linus Torvalds 已提交
13 14 15 16
#include <linux/linkage.h>
#include <linux/cache.h>
#include <linux/spinlock.h>
#include <linux/cpumask.h>
R
Ralf Baechle 已提交
17
#include <linux/gfp.h>
18
#include <linux/irqhandler.h>
19
#include <linux/irqreturn.h>
T
Thomas Gleixner 已提交
20
#include <linux/irqnr.h>
D
David Howells 已提交
21
#include <linux/errno.h>
R
Ralf Baechle 已提交
22
#include <linux/topology.h>
23
#include <linux/wait.h>
24
#include <linux/io.h>
L
Linus Torvalds 已提交
25 26 27

#include <asm/irq.h>
#include <asm/ptrace.h>
28
#include <asm/irq_regs.h>
L
Linus Torvalds 已提交
29

30
struct seq_file;
31
struct module;
32
struct msi_msg;
33
enum irqchip_irq_state;
34

L
Linus Torvalds 已提交
35 36
/*
 * IRQ line status.
37
 *
T
Thomas Gleixner 已提交
38 39 40 41 42 43 44 45 46 47
 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
 *
 * IRQ_TYPE_NONE		- default, unspecified type
 * IRQ_TYPE_EDGE_RISING		- rising edge triggered
 * IRQ_TYPE_EDGE_FALLING	- falling edge triggered
 * IRQ_TYPE_EDGE_BOTH		- rising and falling edge triggered
 * IRQ_TYPE_LEVEL_HIGH		- high level triggered
 * IRQ_TYPE_LEVEL_LOW		- low level triggered
 * IRQ_TYPE_LEVEL_MASK		- Mask to filter out the level bits
 * IRQ_TYPE_SENSE_MASK		- Mask for all the above bits
48 49 50 51 52 53
 * IRQ_TYPE_DEFAULT		- For use by some PICs to ask irq_set_type
 *				  to setup the HW to a sane default (used
 *                                by irqdomain map() callbacks to synchronize
 *                                the HW state and SW flags for a newly
 *                                allocated descriptor).
 *
T
Thomas Gleixner 已提交
54 55 56 57 58
 * IRQ_TYPE_PROBE		- Special flag for probing in progress
 *
 * Bits which can be modified via irq_set/clear/modify_status_flags()
 * IRQ_LEVEL			- Interrupt is level type. Will be also
 *				  updated in the code when the above trigger
59
 *				  bits are modified via irq_set_irq_type()
T
Thomas Gleixner 已提交
60 61 62 63 64
 * IRQ_PER_CPU			- Mark an interrupt PER_CPU. Will protect
 *				  it from affinity setting
 * IRQ_NOPROBE			- Interrupt cannot be probed by autoprobing
 * IRQ_NOREQUEST		- Interrupt cannot be requested via
 *				  request_irq()
65
 * IRQ_NOTHREAD			- Interrupt cannot be threaded
T
Thomas Gleixner 已提交
66 67 68 69
 * IRQ_NOAUTOEN			- Interrupt is not automatically enabled in
 *				  request/setup_irq()
 * IRQ_NO_BALANCING		- Interrupt cannot be balanced (affinity set)
 * IRQ_MOVE_PCNTXT		- Interrupt can be migrated from process context
70
 * IRQ_NESTED_THREAD		- Interrupt nests into another thread
71
 * IRQ_PER_CPU_DEVID		- Dev_id is a per-cpu variable
72 73 74
 * IRQ_IS_POLLED		- Always polled by another interrupt. Exclude
 *				  it from the spurious interrupt detection
 *				  mechanism and from core side polling.
75
 * IRQ_DISABLE_UNLAZY		- Disable lazy irq disable
L
Linus Torvalds 已提交
76
 */
T
Thomas Gleixner 已提交
77 78 79 80 81 82 83 84 85
enum {
	IRQ_TYPE_NONE		= 0x00000000,
	IRQ_TYPE_EDGE_RISING	= 0x00000001,
	IRQ_TYPE_EDGE_FALLING	= 0x00000002,
	IRQ_TYPE_EDGE_BOTH	= (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
	IRQ_TYPE_LEVEL_HIGH	= 0x00000004,
	IRQ_TYPE_LEVEL_LOW	= 0x00000008,
	IRQ_TYPE_LEVEL_MASK	= (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
	IRQ_TYPE_SENSE_MASK	= 0x0000000f,
86
	IRQ_TYPE_DEFAULT	= IRQ_TYPE_SENSE_MASK,
T
Thomas Gleixner 已提交
87 88 89 90 91 92 93 94 95 96 97

	IRQ_TYPE_PROBE		= 0x00000010,

	IRQ_LEVEL		= (1 <<  8),
	IRQ_PER_CPU		= (1 <<  9),
	IRQ_NOPROBE		= (1 << 10),
	IRQ_NOREQUEST		= (1 << 11),
	IRQ_NOAUTOEN		= (1 << 12),
	IRQ_NO_BALANCING	= (1 << 13),
	IRQ_MOVE_PCNTXT		= (1 << 14),
	IRQ_NESTED_THREAD	= (1 << 15),
98
	IRQ_NOTHREAD		= (1 << 16),
99
	IRQ_PER_CPU_DEVID	= (1 << 17),
100
	IRQ_IS_POLLED		= (1 << 18),
101
	IRQ_DISABLE_UNLAZY	= (1 << 19),
T
Thomas Gleixner 已提交
102
};
103

T
Thomas Gleixner 已提交
104 105
#define IRQF_MODIFY_MASK	\
	(IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
106
	 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
107
	 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
108
	 IRQ_IS_POLLED | IRQ_DISABLE_UNLAZY)
T
Thomas Gleixner 已提交
109

110 111
#define IRQ_NO_BALANCING_MASK	(IRQ_PER_CPU | IRQ_NO_BALANCING)

112 113 114
/*
 * Return value for chip->irq_set_affinity()
 *
115 116
 * IRQ_SET_MASK_OK	- OK, core updates irq_common_data.affinity
 * IRQ_SET_MASK_NOCPY	- OK, chip did update irq_common_data.affinity
117 118 119
 * IRQ_SET_MASK_OK_DONE	- Same as IRQ_SET_MASK_OK for core. Special code to
 *			  support stacked irqchips, which indicates skipping
 *			  all descendent irqchips.
120 121 122 123
 */
enum {
	IRQ_SET_MASK_OK = 0,
	IRQ_SET_MASK_OK_NOCOPY,
124
	IRQ_SET_MASK_OK_DONE,
125 126
};

127
struct msi_desc;
128
struct irq_domain;
T
Thomas Gleixner 已提交
129

T
Thomas Gleixner 已提交
130
/**
131 132 133
 * struct irq_common_data - per irq data shared by all irqchips
 * @state_use_accessors: status information for irq chip functions.
 *			Use accessor functions to deal with it
134
 * @node:		node index useful for balancing
135
 * @handler_data:	per-IRQ data for the irq_chip methods
136 137 138
 * @affinity:		IRQ affinity on SMP. If this is an IPI
 *			related irq, then this is the mask of the
 *			CPUs to which an IPI can be sent.
139
 * @msi_desc:		MSI descriptor
140
 * @ipi_offset:		Offset of first IPI target cpu in @affinity. Optional.
141 142
 */
struct irq_common_data {
143
	unsigned int		__private state_use_accessors;
144 145 146
#ifdef CONFIG_NUMA
	unsigned int		node;
#endif
147
	void			*handler_data;
148
	struct msi_desc		*msi_desc;
149
	cpumask_var_t		affinity;
150 151 152
#ifdef CONFIG_GENERIC_IRQ_IPI
	unsigned int		ipi_offset;
#endif
153 154 155 156
};

/**
 * struct irq_data - per irq chip data passed down to chip functions
157
 * @mask:		precomputed bitmask for accessing the chip registers
T
Thomas Gleixner 已提交
158
 * @irq:		interrupt number
159
 * @hwirq:		hardware interrupt number, local to the interrupt domain
160
 * @common:		point to data shared by all irqchips
T
Thomas Gleixner 已提交
161
 * @chip:		low level interrupt hardware access
162 163
 * @domain:		Interrupt translation domain; responsible for mapping
 *			between hwirq number and linux irq number.
164 165
 * @parent_data:	pointer to parent struct irq_data to support hierarchy
 *			irq_domain
T
Thomas Gleixner 已提交
166 167 168 169
 * @chip_data:		platform-specific per-chip private data for the chip
 *			methods, to allow shared chip implementations
 */
struct irq_data {
170
	u32			mask;
T
Thomas Gleixner 已提交
171
	unsigned int		irq;
172
	unsigned long		hwirq;
173
	struct irq_common_data	*common;
T
Thomas Gleixner 已提交
174
	struct irq_chip		*chip;
175
	struct irq_domain	*domain;
176 177 178
#ifdef	CONFIG_IRQ_DOMAIN_HIERARCHY
	struct irq_data		*parent_data;
#endif
T
Thomas Gleixner 已提交
179 180 181
	void			*chip_data;
};

182
/*
183
 * Bit masks for irq_common_data.state_use_accessors
184
 *
185
 * IRQD_TRIGGER_MASK		- Mask for the trigger type bits
186
 * IRQD_SETAFFINITY_PENDING	- Affinity setting is pending
187 188
 * IRQD_NO_BALANCING		- Balancing disabled for this IRQ
 * IRQD_PER_CPU			- Interrupt is per cpu
189
 * IRQD_AFFINITY_SET		- Interrupt affinity was set
190
 * IRQD_LEVEL			- Interrupt is level triggered
191 192
 * IRQD_WAKEUP_STATE		- Interrupt is configured for wakeup
 *				  from suspend
193 194
 * IRDQ_MOVE_PCNTXT		- Interrupt can be moved in process
 *				  context
195 196 197
 * IRQD_IRQ_DISABLED		- Disabled state of the interrupt
 * IRQD_IRQ_MASKED		- Masked state of the interrupt
 * IRQD_IRQ_INPROGRESS		- In progress state of the interrupt
198
 * IRQD_WAKEUP_ARMED		- Wakeup mode armed
199
 * IRQD_FORWARDED_TO_VCPU	- The interrupt is forwarded to a VCPU
200
 * IRQD_AFFINITY_MANAGED	- Affinity is auto-managed by the kernel
201 202
 */
enum {
203
	IRQD_TRIGGER_MASK		= 0xf,
204 205 206
	IRQD_SETAFFINITY_PENDING	= (1 <<  8),
	IRQD_NO_BALANCING		= (1 << 10),
	IRQD_PER_CPU			= (1 << 11),
207
	IRQD_AFFINITY_SET		= (1 << 12),
208
	IRQD_LEVEL			= (1 << 13),
209
	IRQD_WAKEUP_STATE		= (1 << 14),
210
	IRQD_MOVE_PCNTXT		= (1 << 15),
211
	IRQD_IRQ_DISABLED		= (1 << 16),
212 213
	IRQD_IRQ_MASKED			= (1 << 17),
	IRQD_IRQ_INPROGRESS		= (1 << 18),
214
	IRQD_WAKEUP_ARMED		= (1 << 19),
215
	IRQD_FORWARDED_TO_VCPU		= (1 << 20),
216
	IRQD_AFFINITY_MANAGED		= (1 << 21),
217 218
};

219
#define __irqd_to_state(d) ACCESS_PRIVATE((d)->common, state_use_accessors)
220

221 222
static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
{
223
	return __irqd_to_state(d) & IRQD_SETAFFINITY_PENDING;
224 225
}

226 227
static inline bool irqd_is_per_cpu(struct irq_data *d)
{
228
	return __irqd_to_state(d) & IRQD_PER_CPU;
229 230 231 232
}

static inline bool irqd_can_balance(struct irq_data *d)
{
233
	return !(__irqd_to_state(d) & (IRQD_PER_CPU | IRQD_NO_BALANCING));
234 235
}

236 237
static inline bool irqd_affinity_was_set(struct irq_data *d)
{
238
	return __irqd_to_state(d) & IRQD_AFFINITY_SET;
239 240
}

241 242
static inline void irqd_mark_affinity_was_set(struct irq_data *d)
{
243
	__irqd_to_state(d) |= IRQD_AFFINITY_SET;
244 245
}

246 247
static inline u32 irqd_get_trigger_type(struct irq_data *d)
{
248
	return __irqd_to_state(d) & IRQD_TRIGGER_MASK;
249 250 251 252 253 254 255
}

/*
 * Must only be called inside irq_chip.irq_set_type() functions.
 */
static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
{
256 257
	__irqd_to_state(d) &= ~IRQD_TRIGGER_MASK;
	__irqd_to_state(d) |= type & IRQD_TRIGGER_MASK;
258 259 260 261
}

static inline bool irqd_is_level_type(struct irq_data *d)
{
262
	return __irqd_to_state(d) & IRQD_LEVEL;
263 264
}

265 266
static inline bool irqd_is_wakeup_set(struct irq_data *d)
{
267
	return __irqd_to_state(d) & IRQD_WAKEUP_STATE;
268 269
}

270 271
static inline bool irqd_can_move_in_process_context(struct irq_data *d)
{
272
	return __irqd_to_state(d) & IRQD_MOVE_PCNTXT;
273 274
}

275 276
static inline bool irqd_irq_disabled(struct irq_data *d)
{
277
	return __irqd_to_state(d) & IRQD_IRQ_DISABLED;
278 279
}

280 281
static inline bool irqd_irq_masked(struct irq_data *d)
{
282
	return __irqd_to_state(d) & IRQD_IRQ_MASKED;
283 284 285 286
}

static inline bool irqd_irq_inprogress(struct irq_data *d)
{
287
	return __irqd_to_state(d) & IRQD_IRQ_INPROGRESS;
288 289
}

290 291
static inline bool irqd_is_wakeup_armed(struct irq_data *d)
{
292
	return __irqd_to_state(d) & IRQD_WAKEUP_ARMED;
293 294
}

295 296 297 298 299 300 301 302 303 304 305 306 307 308
static inline bool irqd_is_forwarded_to_vcpu(struct irq_data *d)
{
	return __irqd_to_state(d) & IRQD_FORWARDED_TO_VCPU;
}

static inline void irqd_set_forwarded_to_vcpu(struct irq_data *d)
{
	__irqd_to_state(d) |= IRQD_FORWARDED_TO_VCPU;
}

static inline void irqd_clr_forwarded_to_vcpu(struct irq_data *d)
{
	__irqd_to_state(d) &= ~IRQD_FORWARDED_TO_VCPU;
}
309

310 311 312 313 314
static inline bool irqd_affinity_is_managed(struct irq_data *d)
{
	return __irqd_to_state(d) & IRQD_AFFINITY_MANAGED;
}

315 316
#undef __irqd_to_state

317 318 319 320 321
static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
{
	return d->hwirq;
}

322
/**
T
Thomas Gleixner 已提交
323
 * struct irq_chip - hardware interrupt chip descriptor
324
 *
325
 * @parent_device:	pointer to parent device for irqchip
326
 * @name:		name for /proc/interrupts
327 328 329 330 331 332 333 334 335 336 337 338 339 340 341
 * @irq_startup:	start up the interrupt (defaults to ->enable if NULL)
 * @irq_shutdown:	shut down the interrupt (defaults to ->disable if NULL)
 * @irq_enable:		enable the interrupt (defaults to chip->unmask if NULL)
 * @irq_disable:	disable the interrupt
 * @irq_ack:		start of a new interrupt
 * @irq_mask:		mask an interrupt source
 * @irq_mask_ack:	ack and mask an interrupt source
 * @irq_unmask:		unmask an interrupt source
 * @irq_eoi:		end of interrupt
 * @irq_set_affinity:	set the CPU affinity on SMP machines
 * @irq_retrigger:	resend an IRQ to the CPU
 * @irq_set_type:	set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
 * @irq_set_wake:	enable/disable power-management wake-on of an IRQ
 * @irq_bus_lock:	function to lock access to slow bus (i2c) chips
 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
342 343
 * @irq_cpu_online:	configure an interrupt source for a secondary CPU
 * @irq_cpu_offline:	un-configure an interrupt source for a secondary CPU
344 345 346 347
 * @irq_suspend:	function called from core code on suspend once per
 *			chip, when one or more interrupts are installed
 * @irq_resume:		function called from core code on resume once per chip,
 *			when one ore more interrupts are installed
348
 * @irq_pm_shutdown:	function called from core code on shutdown once per chip
349
 * @irq_calc_mask:	Optional function to set irq_data.mask for special cases
350
 * @irq_print_chip:	optional to print special chip info in show_interrupts
351 352 353 354
 * @irq_request_resources:	optional to request resources before calling
 *				any other callback related to this irq
 * @irq_release_resources:	optional to release resources acquired with
 *				irq_request_resources
355
 * @irq_compose_msi_msg:	optional to compose message content for MSI
356
 * @irq_write_msi_msg:	optional to write message content for MSI
357 358
 * @irq_get_irqchip_state:	return the internal state of an interrupt
 * @irq_set_irqchip_state:	set the internal state of a interrupt
359
 * @irq_set_vcpu_affinity:	optional to target a vCPU in a virtual machine
360 361
 * @ipi_send_single:	send a single IPI to destination cpus
 * @ipi_send_mask:	send an IPI to destination cpus in cpumask
T
Thomas Gleixner 已提交
362
 * @flags:		chip specific flags
L
Linus Torvalds 已提交
363
 */
T
Thomas Gleixner 已提交
364
struct irq_chip {
365
	struct device	*parent_device;
T
Thomas Gleixner 已提交
366
	const char	*name;
367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385
	unsigned int	(*irq_startup)(struct irq_data *data);
	void		(*irq_shutdown)(struct irq_data *data);
	void		(*irq_enable)(struct irq_data *data);
	void		(*irq_disable)(struct irq_data *data);

	void		(*irq_ack)(struct irq_data *data);
	void		(*irq_mask)(struct irq_data *data);
	void		(*irq_mask_ack)(struct irq_data *data);
	void		(*irq_unmask)(struct irq_data *data);
	void		(*irq_eoi)(struct irq_data *data);

	int		(*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
	int		(*irq_retrigger)(struct irq_data *data);
	int		(*irq_set_type)(struct irq_data *data, unsigned int flow_type);
	int		(*irq_set_wake)(struct irq_data *data, unsigned int on);

	void		(*irq_bus_lock)(struct irq_data *data);
	void		(*irq_bus_sync_unlock)(struct irq_data *data);

386 387 388
	void		(*irq_cpu_online)(struct irq_data *data);
	void		(*irq_cpu_offline)(struct irq_data *data);

389 390 391 392
	void		(*irq_suspend)(struct irq_data *data);
	void		(*irq_resume)(struct irq_data *data);
	void		(*irq_pm_shutdown)(struct irq_data *data);

393 394
	void		(*irq_calc_mask)(struct irq_data *data);

395
	void		(*irq_print_chip)(struct irq_data *data, struct seq_file *p);
396 397
	int		(*irq_request_resources)(struct irq_data *data);
	void		(*irq_release_resources)(struct irq_data *data);
398

399
	void		(*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
400
	void		(*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
401

402 403 404
	int		(*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
	int		(*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);

405 406
	int		(*irq_set_vcpu_affinity)(struct irq_data *data, void *vcpu_info);

407 408 409
	void		(*ipi_send_single)(struct irq_data *data, unsigned int cpu);
	void		(*ipi_send_mask)(struct irq_data *data, const struct cpumask *dest);

T
Thomas Gleixner 已提交
410
	unsigned long	flags;
L
Linus Torvalds 已提交
411 412
};

413 414 415
/*
 * irq_chip specific flags
 *
416 417
 * IRQCHIP_SET_TYPE_MASKED:	Mask before calling chip.irq_set_type()
 * IRQCHIP_EOI_IF_HANDLED:	Only issue irq_eoi() when irq was handled
418
 * IRQCHIP_MASK_ON_SUSPEND:	Mask non wake irqs in the suspend path
419 420
 * IRQCHIP_ONOFFLINE_ENABLED:	Only call irq_on/off_line callbacks
 *				when irq enabled
421
 * IRQCHIP_SKIP_SET_WAKE:	Skip chip.irq_set_wake(), for this irq chip
422
 * IRQCHIP_ONESHOT_SAFE:	One shot does not require mask/unmask
423
 * IRQCHIP_EOI_THREADED:	Chip requires eoi() on unmask in threaded mode
424 425 426
 */
enum {
	IRQCHIP_SET_TYPE_MASKED		= (1 <<  0),
427
	IRQCHIP_EOI_IF_HANDLED		= (1 <<  1),
428
	IRQCHIP_MASK_ON_SUSPEND		= (1 <<  2),
429
	IRQCHIP_ONOFFLINE_ENABLED	= (1 <<  3),
430
	IRQCHIP_SKIP_SET_WAKE		= (1 <<  4),
431
	IRQCHIP_ONESHOT_SAFE		= (1 <<  5),
432
	IRQCHIP_EOI_THREADED		= (1 <<  6),
433 434
};

T
Thomas Gleixner 已提交
435
#include <linux/irqdesc.h>
436

437 438 439 440
/*
 * Pick up the arch-dependent methods:
 */
#include <asm/hw_irq.h>
L
Linus Torvalds 已提交
441

442 443 444 445
#ifndef NR_IRQS_LEGACY
# define NR_IRQS_LEGACY 0
#endif

446 447 448 449
#ifndef ARCH_IRQ_INIT_FLAGS
# define ARCH_IRQ_INIT_FLAGS	0
#endif

450
#define IRQ_DEFAULT_INIT_FLAGS	ARCH_IRQ_INIT_FLAGS
451

T
Thomas Gleixner 已提交
452
struct irqaction;
453
extern int setup_irq(unsigned int irq, struct irqaction *new);
454
extern void remove_irq(unsigned int irq, struct irqaction *act);
455 456
extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
L
Linus Torvalds 已提交
457

458 459
extern void irq_cpu_online(void);
extern void irq_cpu_offline(void);
460 461
extern int irq_set_affinity_locked(struct irq_data *data,
				   const struct cpumask *cpumask, bool force);
462
extern int irq_set_vcpu_affinity(unsigned int irq, void *vcpu_info);
463

464 465
extern void irq_migrate_all_off_this_cpu(void);

T
Thomas Gleixner 已提交
466
#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
467 468
void irq_move_irq(struct irq_data *data);
void irq_move_masked_irq(struct irq_data *data);
T
Thomas Gleixner 已提交
469
#else
470 471
static inline void irq_move_irq(struct irq_data *data) { }
static inline void irq_move_masked_irq(struct irq_data *data) { }
T
Thomas Gleixner 已提交
472
#endif
473

L
Linus Torvalds 已提交
474 475
extern int no_irq_affinity;

476 477 478 479 480 481 482 483 484
#ifdef CONFIG_HARDIRQS_SW_RESEND
int irq_set_parent(int irq, int parent_irq);
#else
static inline int irq_set_parent(int irq, int parent_irq)
{
	return 0;
}
#endif

T
Thomas Gleixner 已提交
485 486
/*
 * Built-in IRQ handlers for various IRQ types,
K
Krzysztof Halasa 已提交
487
 * callable via desc->handle_irq()
T
Thomas Gleixner 已提交
488
 */
489 490 491 492 493
extern void handle_level_irq(struct irq_desc *desc);
extern void handle_fasteoi_irq(struct irq_desc *desc);
extern void handle_edge_irq(struct irq_desc *desc);
extern void handle_edge_eoi_irq(struct irq_desc *desc);
extern void handle_simple_irq(struct irq_desc *desc);
K
Keith Busch 已提交
494
extern void handle_untracked_irq(struct irq_desc *desc);
495 496 497
extern void handle_percpu_irq(struct irq_desc *desc);
extern void handle_percpu_devid_irq(struct irq_desc *desc);
extern void handle_bad_irq(struct irq_desc *desc);
498
extern void handle_nested_irq(unsigned int irq);
T
Thomas Gleixner 已提交
499

500
extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
501 502
extern int irq_chip_pm_get(struct irq_data *data);
extern int irq_chip_pm_put(struct irq_data *data);
503
#ifdef	CONFIG_IRQ_DOMAIN_HIERARCHY
504 505
extern void irq_chip_enable_parent(struct irq_data *data);
extern void irq_chip_disable_parent(struct irq_data *data);
506 507
extern void irq_chip_ack_parent(struct irq_data *data);
extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
508 509 510 511 512 513
extern void irq_chip_mask_parent(struct irq_data *data);
extern void irq_chip_unmask_parent(struct irq_data *data);
extern void irq_chip_eoi_parent(struct irq_data *data);
extern int irq_chip_set_affinity_parent(struct irq_data *data,
					const struct cpumask *dest,
					bool force);
514
extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
515 516
extern int irq_chip_set_vcpu_affinity_parent(struct irq_data *data,
					     void *vcpu_info);
517
extern int irq_chip_set_type_parent(struct irq_data *data, unsigned int type);
518 519
#endif

T
Thomas Gleixner 已提交
520
/* Handling of unhandled and spurious interrupts: */
521
extern void note_interrupt(struct irq_desc *desc, irqreturn_t action_ret);
L
Linus Torvalds 已提交
522

523

T
Thomas Gleixner 已提交
524 525 526 527 528 529
/* Enable/disable irq debugging output: */
extern int noirqdebug_setup(char *str);

/* Checks whether the interrupt can be requested by request_irq(): */
extern int can_request_irq(unsigned int irq, unsigned long irqflags);

530
/* Dummy irq-chip implementations: */
T
Thomas Gleixner 已提交
531
extern struct irq_chip no_irq_chip;
532
extern struct irq_chip dummy_irq_chip;
T
Thomas Gleixner 已提交
533

534
extern void
535
irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
536 537
			      irq_flow_handler_t handle, const char *name);

538 539 540 541 542 543
static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
					    irq_flow_handler_t handle)
{
	irq_set_chip_and_handler_name(irq, chip, handle, NULL);
}

544
extern int irq_set_percpu_devid(unsigned int irq);
545 546 547 548
extern int irq_set_percpu_devid_partition(unsigned int irq,
					  const struct cpumask *affinity);
extern int irq_get_percpu_devid_partition(unsigned int irq,
					  struct cpumask *affinity);
549

T
Thomas Gleixner 已提交
550
extern void
551
__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
552
		  const char *name);
L
Linus Torvalds 已提交
553

T
Thomas Gleixner 已提交
554
static inline void
555
irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
T
Thomas Gleixner 已提交
556
{
557
	__irq_set_handler(irq, handle, 0, NULL);
T
Thomas Gleixner 已提交
558 559 560 561 562
}

/*
 * Set a highlevel chained flow handler for a given IRQ.
 * (a chained handler is automatically enabled and set to
563
 *  IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
T
Thomas Gleixner 已提交
564 565
 */
static inline void
566
irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
T
Thomas Gleixner 已提交
567
{
568
	__irq_set_handler(irq, handle, 1, NULL);
T
Thomas Gleixner 已提交
569 570
}

571 572 573 574 575 576 577 578 579
/*
 * Set a highlevel chained flow handler and its data for a given IRQ.
 * (a chained handler is automatically enabled and set to
 *  IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
 */
void
irq_set_chained_handler_and_data(unsigned int irq, irq_flow_handler_t handle,
				 void *data);

T
Thomas Gleixner 已提交
580 581 582 583 584 585 586 587 588 589 590 591
void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);

static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
{
	irq_modify_status(irq, 0, set);
}

static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
{
	irq_modify_status(irq, clr, 0);
}

T
Thomas Gleixner 已提交
592
static inline void irq_set_noprobe(unsigned int irq)
T
Thomas Gleixner 已提交
593 594 595 596
{
	irq_modify_status(irq, 0, IRQ_NOPROBE);
}

T
Thomas Gleixner 已提交
597
static inline void irq_set_probe(unsigned int irq)
T
Thomas Gleixner 已提交
598 599 600
{
	irq_modify_status(irq, IRQ_NOPROBE, 0);
}
R
Ralf Baechle 已提交
601

602 603 604 605 606 607 608 609 610 611
static inline void irq_set_nothread(unsigned int irq)
{
	irq_modify_status(irq, 0, IRQ_NOTHREAD);
}

static inline void irq_set_thread(unsigned int irq)
{
	irq_modify_status(irq, IRQ_NOTHREAD, 0);
}

612 613 614 615 616 617 618 619
static inline void irq_set_nested_thread(unsigned int irq, bool nest)
{
	if (nest)
		irq_set_status_flags(irq, IRQ_NESTED_THREAD);
	else
		irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
}

620 621 622 623 624 625 626
static inline void irq_set_percpu_devid_flags(unsigned int irq)
{
	irq_set_status_flags(irq,
			     IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
			     IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
}

627
/* Set/get chip/data for an IRQ: */
T
Thomas Gleixner 已提交
628 629 630 631 632
extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
extern int irq_set_handler_data(unsigned int irq, void *data);
extern int irq_set_chip_data(unsigned int irq, void *data);
extern int irq_set_irq_type(unsigned int irq, unsigned int type);
extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
633 634
extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
				struct msi_desc *entry);
635
extern struct irq_data *irq_get_irq_data(unsigned int irq);
636

T
Thomas Gleixner 已提交
637
static inline struct irq_chip *irq_get_chip(unsigned int irq)
638 639 640 641 642 643 644 645 646 647
{
	struct irq_data *d = irq_get_irq_data(irq);
	return d ? d->chip : NULL;
}

static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
{
	return d->chip;
}

T
Thomas Gleixner 已提交
648
static inline void *irq_get_chip_data(unsigned int irq)
649 650 651 652 653 654 655 656 657 658
{
	struct irq_data *d = irq_get_irq_data(irq);
	return d ? d->chip_data : NULL;
}

static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
{
	return d->chip_data;
}

T
Thomas Gleixner 已提交
659
static inline void *irq_get_handler_data(unsigned int irq)
660 661
{
	struct irq_data *d = irq_get_irq_data(irq);
662
	return d ? d->common->handler_data : NULL;
663 664
}

T
Thomas Gleixner 已提交
665
static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
666
{
667
	return d->common->handler_data;
668 669
}

T
Thomas Gleixner 已提交
670
static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
671 672
{
	struct irq_data *d = irq_get_irq_data(irq);
673
	return d ? d->common->msi_desc : NULL;
674 675
}

676
static inline struct msi_desc *irq_data_get_msi_desc(struct irq_data *d)
677
{
678
	return d->common->msi_desc;
679 680
}

681 682 683 684 685 686
static inline u32 irq_get_trigger_type(unsigned int irq)
{
	struct irq_data *d = irq_get_irq_data(irq);
	return d ? irqd_get_trigger_type(d) : 0;
}

687
static inline int irq_common_data_get_node(struct irq_common_data *d)
688
{
689
#ifdef CONFIG_NUMA
690
	return d->node;
691 692 693 694 695 696 697 698
#else
	return 0;
#endif
}

static inline int irq_data_get_node(struct irq_data *d)
{
	return irq_common_data_get_node(d->common);
699 700
}

701 702 703 704
static inline struct cpumask *irq_get_affinity_mask(int irq)
{
	struct irq_data *d = irq_get_irq_data(irq);

705
	return d ? d->common->affinity : NULL;
706 707 708 709
}

static inline struct cpumask *irq_data_get_affinity_mask(struct irq_data *d)
{
710
	return d->common->affinity;
711 712
}

713 714
unsigned int arch_dynirq_lower_bound(unsigned int from);

715
int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
716
		      struct module *owner, const struct cpumask *affinity);
717

718 719
/* use macros to avoid needing export.h for THIS_MODULE */
#define irq_alloc_descs(irq, from, cnt, node)	\
720
	__irq_alloc_descs(irq, from, cnt, node, THIS_MODULE, NULL)
721

722 723
#define irq_alloc_desc(node)			\
	irq_alloc_descs(-1, 0, 1, node)
724

725 726
#define irq_alloc_desc_at(at, node)		\
	irq_alloc_descs(at, at, 1, node)
727

728 729
#define irq_alloc_desc_from(from, node)		\
	irq_alloc_descs(-1, from, 1, node)
730

731 732 733
#define irq_alloc_descs_from(from, cnt, node)	\
	irq_alloc_descs(-1, from, cnt, node)

734
void irq_free_descs(unsigned int irq, unsigned int cnt);
735 736 737 738 739
static inline void irq_free_desc(unsigned int irq)
{
	irq_free_descs(irq, 1);
}

740 741 742 743 744 745 746 747 748 749 750 751 752 753 754
#ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
unsigned int irq_alloc_hwirqs(int cnt, int node);
static inline unsigned int irq_alloc_hwirq(int node)
{
	return irq_alloc_hwirqs(1, node);
}
void irq_free_hwirqs(unsigned int from, int cnt);
static inline void irq_free_hwirq(unsigned int irq)
{
	return irq_free_hwirqs(irq, 1);
}
int arch_setup_hwirq(unsigned int irq, int node);
void arch_teardown_hwirq(unsigned int irq);
#endif

755 756 757 758
#ifdef CONFIG_GENERIC_IRQ_LEGACY
void irq_init_desc(unsigned int irq);
#endif

759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784
/**
 * struct irq_chip_regs - register offsets for struct irq_gci
 * @enable:	Enable register offset to reg_base
 * @disable:	Disable register offset to reg_base
 * @mask:	Mask register offset to reg_base
 * @ack:	Ack register offset to reg_base
 * @eoi:	Eoi register offset to reg_base
 * @type:	Type configuration register offset to reg_base
 * @polarity:	Polarity configuration register offset to reg_base
 */
struct irq_chip_regs {
	unsigned long		enable;
	unsigned long		disable;
	unsigned long		mask;
	unsigned long		ack;
	unsigned long		eoi;
	unsigned long		type;
	unsigned long		polarity;
};

/**
 * struct irq_chip_type - Generic interrupt chip instance for a flow type
 * @chip:		The real interrupt chip which provides the callbacks
 * @regs:		Register offsets for this chip
 * @handler:		Flow handler associated with this chip
 * @type:		Chip can handle these flow types
785 786
 * @mask_cache_priv:	Cached mask register private to the chip type
 * @mask_cache:		Pointer to cached mask register
787 788 789 790 791 792 793 794 795 796
 *
 * A irq_generic_chip can have several instances of irq_chip_type when
 * it requires different functions and register offsets for different
 * flow types.
 */
struct irq_chip_type {
	struct irq_chip		chip;
	struct irq_chip_regs	regs;
	irq_flow_handler_t	handler;
	u32			type;
797 798
	u32			mask_cache_priv;
	u32			*mask_cache;
799 800 801 802 803 804
};

/**
 * struct irq_chip_generic - Generic irq chip data structure
 * @lock:		Lock to protect register and cache data access
 * @reg_base:		Register base address (virtual)
805 806
 * @reg_readl:		Alternate I/O accessor (defaults to readl if NULL)
 * @reg_writel:		Alternate I/O accessor (defaults to writel if NULL)
807 808 809 810 811 812
 * @suspend:		Function called from core code on suspend once per
 *			chip; can be useful instead of irq_chip::suspend to
 *			handle chip details even when no interrupts are in use
 * @resume:		Function called from core code on resume once per chip;
 *			can be useful instead of irq_chip::suspend to handle
 *			chip details even when no interrupts are in use
813 814
 * @irq_base:		Interrupt base nr for this chip
 * @irq_cnt:		Number of interrupts handled by this chip
815
 * @mask_cache:		Cached mask register shared between all chip types
816 817 818 819 820 821
 * @type_cache:		Cached type register
 * @polarity_cache:	Cached polarity register
 * @wake_enabled:	Interrupt can wakeup from suspend
 * @wake_active:	Interrupt is marked as an wakeup from suspend source
 * @num_ct:		Number of available irq_chip_type instances (usually 1)
 * @private:		Private data for non generic chip callbacks
822
 * @installed:		bitfield to denote installed interrupts
823
 * @unused:		bitfield to denote unused interrupts
824
 * @domain:		irq domain pointer
825
 * @list:		List head for keeping track of instances
826 827 828 829 830 831 832 833 834 835 836
 * @chip_types:		Array of interrupt irq_chip_types
 *
 * Note, that irq_chip_generic can have multiple irq_chip_type
 * implementations which can be associated to a particular irq line of
 * an irq_chip_generic instance. That allows to share and protect
 * state in an irq_chip_generic instance when we need to implement
 * different flow mechanisms (level/edge) for it.
 */
struct irq_chip_generic {
	raw_spinlock_t		lock;
	void __iomem		*reg_base;
837 838
	u32			(*reg_readl)(void __iomem *addr);
	void			(*reg_writel)(u32 val, void __iomem *addr);
839 840
	void			(*suspend)(struct irq_chip_generic *gc);
	void			(*resume)(struct irq_chip_generic *gc);
841 842 843 844 845 846 847 848 849
	unsigned int		irq_base;
	unsigned int		irq_cnt;
	u32			mask_cache;
	u32			type_cache;
	u32			polarity_cache;
	u32			wake_enabled;
	u32			wake_active;
	unsigned int		num_ct;
	void			*private;
850
	unsigned long		installed;
851
	unsigned long		unused;
852
	struct irq_domain	*domain;
853
	struct list_head	list;
854 855 856 857 858 859 860 861 862
	struct irq_chip_type	chip_types[0];
};

/**
 * enum irq_gc_flags - Initialization flags for generic irq chips
 * @IRQ_GC_INIT_MASK_CACHE:	Initialize the mask_cache by reading mask reg
 * @IRQ_GC_INIT_NESTED_LOCK:	Set the lock class of the irqs to nested for
 *				irq chips which need to call irq_set_wake() on
 *				the parent irq. Usually GPIO implementations
863
 * @IRQ_GC_MASK_CACHE_PER_TYPE:	Mask cache is chip type private
864
 * @IRQ_GC_NO_MASK:		Do not calculate irq_data->mask
865
 * @IRQ_GC_BE_IO:		Use big-endian register accesses (default: LE)
866 867 868 869
 */
enum irq_gc_flags {
	IRQ_GC_INIT_MASK_CACHE		= 1 << 0,
	IRQ_GC_INIT_NESTED_LOCK		= 1 << 1,
870
	IRQ_GC_MASK_CACHE_PER_TYPE	= 1 << 2,
871
	IRQ_GC_NO_MASK			= 1 << 3,
872
	IRQ_GC_BE_IO			= 1 << 4,
873 874
};

875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892
/*
 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
 * @irqs_per_chip:	Number of interrupts per chip
 * @num_chips:		Number of chips
 * @irq_flags_to_set:	IRQ* flags to set on irq setup
 * @irq_flags_to_clear:	IRQ* flags to clear on irq setup
 * @gc_flags:		Generic chip specific setup flags
 * @gc:			Array of pointers to generic interrupt chips
 */
struct irq_domain_chip_generic {
	unsigned int		irqs_per_chip;
	unsigned int		num_chips;
	unsigned int		irq_flags_to_clear;
	unsigned int		irq_flags_to_set;
	enum irq_gc_flags	gc_flags;
	struct irq_chip_generic	*gc[0];
};

893 894 895 896 897 898
/* Generic chip callback functions */
void irq_gc_noop(struct irq_data *d);
void irq_gc_mask_disable_reg(struct irq_data *d);
void irq_gc_mask_set_bit(struct irq_data *d);
void irq_gc_mask_clr_bit(struct irq_data *d);
void irq_gc_unmask_enable_reg(struct irq_data *d);
899 900
void irq_gc_ack_set_bit(struct irq_data *d);
void irq_gc_ack_clr_bit(struct irq_data *d);
901 902 903 904 905
void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
void irq_gc_eoi(struct irq_data *d);
int irq_gc_set_wake(struct irq_data *d, unsigned int on);

/* Setup functions for irq_chip_generic */
906 907
int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
			 irq_hw_number_t hw_irq);
908 909 910 911 912 913 914
struct irq_chip_generic *
irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
		       void __iomem *reg_base, irq_flow_handler_t handler);
void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
			    enum irq_gc_flags flags, unsigned int clr,
			    unsigned int set);
int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
915 916
void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
			     unsigned int clr, unsigned int set);
917

918 919
struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);

920 921 922 923 924 925 926 927 928 929 930 931 932
int __irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
				     int num_ct, const char *name,
				     irq_flow_handler_t handler,
				     unsigned int clr, unsigned int set,
				     enum irq_gc_flags flags);

#define irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name,	\
				       handler,	clr, set, flags)	\
({									\
	MAYBE_BUILD_BUG_ON(irqs_per_chip > 32);				\
	__irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name,\
					 handler, clr, set, flags);	\
})
933

934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955
static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
{
	return container_of(d->chip, struct irq_chip_type, chip);
}

#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)

#ifdef CONFIG_SMP
static inline void irq_gc_lock(struct irq_chip_generic *gc)
{
	raw_spin_lock(&gc->lock);
}

static inline void irq_gc_unlock(struct irq_chip_generic *gc)
{
	raw_spin_unlock(&gc->lock);
}
#else
static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
#endif

956 957 958 959 960 961 962 963 964 965
/*
 * The irqsave variants are for usage in non interrupt code. Do not use
 * them in irq_chip callbacks. Use irq_gc_lock() instead.
 */
#define irq_gc_lock_irqsave(gc, flags)	\
	raw_spin_lock_irqsave(&(gc)->lock, flags)

#define irq_gc_unlock_irqrestore(gc, flags)	\
	raw_spin_unlock_irqrestore(&(gc)->lock, flags)

966 967 968
static inline void irq_reg_writel(struct irq_chip_generic *gc,
				  u32 val, int reg_offset)
{
969 970 971 972
	if (gc->reg_writel)
		gc->reg_writel(val, gc->reg_base + reg_offset);
	else
		writel(val, gc->reg_base + reg_offset);
973 974 975 976 977
}

static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
				int reg_offset)
{
978 979 980 981
	if (gc->reg_readl)
		return gc->reg_readl(gc->reg_base + reg_offset);
	else
		return readl(gc->reg_base + reg_offset);
982 983
}

984 985
/* Contrary to Linux irqs, for hardware irqs the irq number 0 is valid */
#define INVALID_HWIRQ	(~0UL)
986
irq_hw_number_t ipi_get_hwirq(unsigned int irq, unsigned int cpu);
987 988 989 990
int __ipi_send_single(struct irq_desc *desc, unsigned int cpu);
int __ipi_send_mask(struct irq_desc *desc, const struct cpumask *dest);
int ipi_send_single(unsigned int virq, unsigned int cpu);
int ipi_send_mask(unsigned int virq, const struct cpumask *dest);
991

992
#endif /* _LINUX_IRQ_H */