Kconfig 22.9 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6
comment "Processor Type"

# Select CPU types depending on the architecture selected.  This selects
# which CPUs we support in the kernel image, and the compiler instruction
# optimiser behaviour.

7 8 9
# ARM7TDMI
config CPU_ARM7TDMI
	bool "Support ARM7TDMI processor"
10
	depends on !MMU
11 12 13
	select CPU_32v4T
	select CPU_ABRT_LV4T
	select CPU_CACHE_V4
14
	select CPU_PABRT_LEGACY
15 16 17 18 19 20 21
	help
	  A 32-bit RISC microprocessor based on the ARM7 processor core
	  which has no memory control unit and cache.

	  Say Y if you want support for the ARM7TDMI processor.
	  Otherwise, say N.

L
Linus Torvalds 已提交
22 23
# ARM720T
config CPU_ARM720T
24
	bool "Support ARM720T processor" if ARCH_INTEGRATOR
25
	select CPU_32v4T
L
Linus Torvalds 已提交
26 27 28
	select CPU_ABRT_LV4T
	select CPU_CACHE_V4
	select CPU_CACHE_VIVT
29
	select CPU_COPY_V4WT if MMU
30 31
	select CPU_CP15_MMU
	select CPU_PABRT_LEGACY
32
	select CPU_TLB_V4WT if MMU
L
Linus Torvalds 已提交
33 34 35 36 37 38 39
	help
	  A 32-bit RISC processor with 8kByte Cache, Write Buffer and
	  MMU built around an ARM7TDMI core.

	  Say Y if you want support for the ARM720T processor.
	  Otherwise, say N.

40 41 42
# ARM740T
config CPU_ARM740T
	bool "Support ARM740T processor" if ARCH_INTEGRATOR
43
	depends on !MMU
44 45 46 47
	select CPU_32v4T
	select CPU_ABRT_LV4T
	select CPU_CACHE_V3	# although the core is v4t
	select CPU_CP15_MPU
48
	select CPU_PABRT_LEGACY
49 50 51 52 53 54 55 56
	help
	  A 32-bit RISC processor with 8KB cache or 4KB variants,
	  write buffer and MPU(Protection Unit) built around
	  an ARM7TDMI core.

	  Say Y if you want support for the ARM740T processor.
	  Otherwise, say N.

57 58 59
# ARM9TDMI
config CPU_ARM9TDMI
	bool "Support ARM9TDMI processor"
60
	depends on !MMU
61
	select CPU_32v4T
62
	select CPU_ABRT_NOMMU
63
	select CPU_CACHE_V4
64
	select CPU_PABRT_LEGACY
65 66 67 68 69 70 71
	help
	  A 32-bit RISC microprocessor based on the ARM9 processor core
	  which has no memory control unit and cache.

	  Say Y if you want support for the ARM9TDMI processor.
	  Otherwise, say N.

L
Linus Torvalds 已提交
72 73
# ARM920T
config CPU_ARM920T
74
	bool "Support ARM920T processor" if ARCH_INTEGRATOR
75
	select CPU_32v4T
L
Linus Torvalds 已提交
76 77 78
	select CPU_ABRT_EV4T
	select CPU_CACHE_V4WT
	select CPU_CACHE_VIVT
79
	select CPU_COPY_V4WB if MMU
80 81
	select CPU_CP15_MMU
	select CPU_PABRT_LEGACY
82
	select CPU_TLB_V4WBI if MMU
L
Linus Torvalds 已提交
83 84
	help
	  The ARM920T is licensed to be produced by numerous vendors,
85
	  and is used in the Cirrus EP93xx and the Samsung S3C2410.
L
Linus Torvalds 已提交
86 87 88 89 90 91 92

	  Say Y if you want support for the ARM920T processor.
	  Otherwise, say N.

# ARM922T
config CPU_ARM922T
	bool "Support ARM922T processor" if ARCH_INTEGRATOR
93
	select CPU_32v4T
L
Linus Torvalds 已提交
94 95 96
	select CPU_ABRT_EV4T
	select CPU_CACHE_V4WT
	select CPU_CACHE_VIVT
97
	select CPU_COPY_V4WB if MMU
98 99
	select CPU_CP15_MMU
	select CPU_PABRT_LEGACY
100
	select CPU_TLB_V4WBI if MMU
L
Linus Torvalds 已提交
101 102 103
	help
	  The ARM922T is a version of the ARM920T, but with smaller
	  instruction and data caches. It is used in Altera's
104
	  Excalibur XA device family and Micrel's KS8695 Centaur.
L
Linus Torvalds 已提交
105 106 107 108 109 110

	  Say Y if you want support for the ARM922T processor.
	  Otherwise, say N.

# ARM925T
config CPU_ARM925T
111
 	bool "Support ARM925T processor" if ARCH_OMAP1
112
	select CPU_32v4T
L
Linus Torvalds 已提交
113 114 115
	select CPU_ABRT_EV4T
	select CPU_CACHE_V4WT
	select CPU_CACHE_VIVT
116
	select CPU_COPY_V4WB if MMU
117 118
	select CPU_CP15_MMU
	select CPU_PABRT_LEGACY
119
	select CPU_TLB_V4WBI if MMU
L
Linus Torvalds 已提交
120 121 122 123 124 125 126 127 128 129
 	help
 	  The ARM925T is a mix between the ARM920T and ARM926T, but with
	  different instruction and data caches. It is used in TI's OMAP
 	  device family.

 	  Say Y if you want support for the ARM925T processor.
 	  Otherwise, say N.

# ARM926T
config CPU_ARM926T
130
	bool "Support ARM926T processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB
L
Linus Torvalds 已提交
131 132 133
	select CPU_32v5
	select CPU_ABRT_EV5TJ
	select CPU_CACHE_VIVT
134
	select CPU_COPY_V4WB if MMU
135 136
	select CPU_CP15_MMU
	select CPU_PABRT_LEGACY
137
	select CPU_TLB_V4WBI if MMU
L
Linus Torvalds 已提交
138 139 140 141 142 143 144 145
	help
	  This is a variant of the ARM920.  It has slightly different
	  instruction sequences for cache and TLB operations.  Curiously,
	  there is no documentation on it at the ARM corporate website.

	  Say Y if you want support for the ARM926T processor.
	  Otherwise, say N.

P
Paulius Zaleckas 已提交
146 147 148 149 150 151
# FA526
config CPU_FA526
	bool
	select CPU_32v4
	select CPU_ABRT_EV4
	select CPU_CACHE_FA
152
	select CPU_CACHE_VIVT
P
Paulius Zaleckas 已提交
153
	select CPU_COPY_FA if MMU
154 155
	select CPU_CP15_MMU
	select CPU_PABRT_LEGACY
P
Paulius Zaleckas 已提交
156 157 158 159 160 161 162 163
	select CPU_TLB_FA if MMU
	help
	  The FA526 is a version of the ARMv4 compatible processor with
	  Branch Target Buffer, Unified TLB and cache line size 16.

	  Say Y if you want support for the FA526 processor.
	  Otherwise, say N.

164 165 166
# ARM940T
config CPU_ARM940T
	bool "Support ARM940T processor" if ARCH_INTEGRATOR
167
	depends on !MMU
168
	select CPU_32v4T
169
	select CPU_ABRT_NOMMU
170 171
	select CPU_CACHE_VIVT
	select CPU_CP15_MPU
172
	select CPU_PABRT_LEGACY
173 174
	help
	  ARM940T is a member of the ARM9TDMI family of general-
M
Matt LaPlante 已提交
175
	  purpose microprocessors with MPU and separate 4KB
176 177 178 179 180 181
	  instruction and 4KB data cases, each with a 4-word line
	  length.

	  Say Y if you want support for the ARM940T processor.
	  Otherwise, say N.

182 183 184
# ARM946E-S
config CPU_ARM946E
	bool "Support ARM946E-S processor" if ARCH_INTEGRATOR
185
	depends on !MMU
186
	select CPU_32v5
187
	select CPU_ABRT_NOMMU
188 189
	select CPU_CACHE_VIVT
	select CPU_CP15_MPU
190
	select CPU_PABRT_LEGACY
191 192 193 194 195 196 197 198
	help
	  ARM946E-S is a member of the ARM9E-S family of high-
	  performance, 32-bit system-on-chip processor solutions.
	  The TCM and ARMv5TE 32-bit instruction set is supported.

	  Say Y if you want support for the ARM946E-S processor.
	  Otherwise, say N.

L
Linus Torvalds 已提交
199 200
# ARM1020 - needs validating
config CPU_ARM1020
201
	bool "Support ARM1020T (rev 0) processor" if ARCH_INTEGRATOR
L
Linus Torvalds 已提交
202 203 204 205
	select CPU_32v5
	select CPU_ABRT_EV4T
	select CPU_CACHE_V4WT
	select CPU_CACHE_VIVT
206
	select CPU_COPY_V4WB if MMU
207 208
	select CPU_CP15_MMU
	select CPU_PABRT_LEGACY
209
	select CPU_TLB_V4WBI if MMU
L
Linus Torvalds 已提交
210 211 212 213 214 215 216 217 218
	help
	  The ARM1020 is the 32K cached version of the ARM10 processor,
	  with an addition of a floating-point unit.

	  Say Y if you want support for the ARM1020 processor.
	  Otherwise, say N.

# ARM1020E - needs validating
config CPU_ARM1020E
219
	bool "Support ARM1020E processor" if ARCH_INTEGRATOR
220
	depends on n
L
Linus Torvalds 已提交
221 222 223 224
	select CPU_32v5
	select CPU_ABRT_EV4T
	select CPU_CACHE_V4WT
	select CPU_CACHE_VIVT
225
	select CPU_COPY_V4WB if MMU
226 227
	select CPU_CP15_MMU
	select CPU_PABRT_LEGACY
228
	select CPU_TLB_V4WBI if MMU
L
Linus Torvalds 已提交
229 230 231

# ARM1022E
config CPU_ARM1022
232
	bool "Support ARM1022E processor" if ARCH_INTEGRATOR
L
Linus Torvalds 已提交
233 234 235
	select CPU_32v5
	select CPU_ABRT_EV4T
	select CPU_CACHE_VIVT
236
	select CPU_COPY_V4WB if MMU # can probably do better
237 238
	select CPU_CP15_MMU
	select CPU_PABRT_LEGACY
239
	select CPU_TLB_V4WBI if MMU
L
Linus Torvalds 已提交
240 241 242 243 244 245 246 247 248 249
	help
	  The ARM1022E is an implementation of the ARMv5TE architecture
	  based upon the ARM10 integer core with a 16KiB L1 Harvard cache,
	  embedded trace macrocell, and a floating-point unit.

	  Say Y if you want support for the ARM1022E processor.
	  Otherwise, say N.

# ARM1026EJ-S
config CPU_ARM1026
250
	bool "Support ARM1026EJ-S processor" if ARCH_INTEGRATOR
L
Linus Torvalds 已提交
251 252 253
	select CPU_32v5
	select CPU_ABRT_EV5T # But need Jazelle, but EV5TJ ignores bit 10
	select CPU_CACHE_VIVT
254
	select CPU_COPY_V4WB if MMU # can probably do better
255 256
	select CPU_CP15_MMU
	select CPU_PABRT_LEGACY
257
	select CPU_TLB_V4WBI if MMU
L
Linus Torvalds 已提交
258 259 260 261 262 263 264 265 266
	help
	  The ARM1026EJ-S is an implementation of the ARMv5TEJ architecture
	  based upon the ARM10 integer core.

	  Say Y if you want support for the ARM1026EJ-S processor.
	  Otherwise, say N.

# SA110
config CPU_SA110
267
	bool "Support StrongARM(R) SA-110 processor" if ARCH_RPC
L
Linus Torvalds 已提交
268 269 270 271 272
	select CPU_32v3 if ARCH_RPC
	select CPU_32v4 if !ARCH_RPC
	select CPU_ABRT_EV4
	select CPU_CACHE_V4WB
	select CPU_CACHE_VIVT
273
	select CPU_COPY_V4WB if MMU
274 275
	select CPU_CP15_MMU
	select CPU_PABRT_LEGACY
276
	select CPU_TLB_V4WB if MMU
L
Linus Torvalds 已提交
277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292
	help
	  The Intel StrongARM(R) SA-110 is a 32-bit microprocessor and
	  is available at five speeds ranging from 100 MHz to 233 MHz.
	  More information is available at
	  <http://developer.intel.com/design/strong/sa110.htm>.

	  Say Y if you want support for the SA-110 processor.
	  Otherwise, say N.

# SA1100
config CPU_SA1100
	bool
	select CPU_32v4
	select CPU_ABRT_EV4
	select CPU_CACHE_V4WB
	select CPU_CACHE_VIVT
293
	select CPU_CP15_MMU
294
	select CPU_PABRT_LEGACY
295
	select CPU_TLB_V4WB if MMU
L
Linus Torvalds 已提交
296 297 298 299 300 301 302

# XScale
config CPU_XSCALE
	bool
	select CPU_32v5
	select CPU_ABRT_EV5T
	select CPU_CACHE_VIVT
303
	select CPU_CP15_MMU
304
	select CPU_PABRT_LEGACY
305
	select CPU_TLB_V4WBI if MMU
L
Linus Torvalds 已提交
306

307 308 309 310 311 312
# XScale Core Version 3
config CPU_XSC3
	bool
	select CPU_32v5
	select CPU_ABRT_EV5T
	select CPU_CACHE_VIVT
313
	select CPU_CP15_MMU
314
	select CPU_PABRT_LEGACY
315
	select CPU_TLB_V4WBI if MMU
316 317
	select IO_36

318 319 320 321 322 323
# Marvell PJ1 (Mohawk)
config CPU_MOHAWK
	bool
	select CPU_32v5
	select CPU_ABRT_EV5T
	select CPU_CACHE_VIVT
324
	select CPU_COPY_V4WB if MMU
325
	select CPU_CP15_MMU
326
	select CPU_PABRT_LEGACY
327 328
	select CPU_TLB_V4WBI if MMU

329 330 331 332 333 334
# Feroceon
config CPU_FEROCEON
	bool
	select CPU_32v5
	select CPU_ABRT_EV5T
	select CPU_CACHE_VIVT
335
	select CPU_COPY_FEROCEON if MMU
336 337
	select CPU_CP15_MMU
	select CPU_PABRT_LEGACY
338
	select CPU_TLB_FEROCEON if MMU
339

340 341 342 343 344 345 346 347 348
config CPU_FEROCEON_OLD_ID
	bool "Accept early Feroceon cores with an ARM926 ID"
	depends on CPU_FEROCEON && !CPU_ARM926T
	default y
	help
	  This enables the usage of some old Feroceon cores
	  for which the CPU ID is equal to the ARM926 ID.
	  Relevant for Feroceon-1850 and early Feroceon-2850.

H
Haojian Zhuang 已提交
349 350 351 352
# Marvell PJ4
config CPU_PJ4
	bool
	select ARM_THUMBEE
353
	select CPU_V7
H
Haojian Zhuang 已提交
354

355 356 357 358
config CPU_PJ4B
	bool
	select CPU_V7

L
Linus Torvalds 已提交
359 360
# ARMv6
config CPU_V6
361
	bool "Support ARM V6 processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB || MACH_REALVIEW_PBX
L
Linus Torvalds 已提交
362 363 364 365
	select CPU_32v6
	select CPU_ABRT_EV6
	select CPU_CACHE_V6
	select CPU_CACHE_VIPT
366
	select CPU_COPY_V6 if MMU
367
	select CPU_CP15_MMU
368
	select CPU_HAS_ASID if MMU
369
	select CPU_PABRT_V6
370
	select CPU_TLB_V6 if MMU
L
Linus Torvalds 已提交
371

372
# ARMv6k
373
config CPU_V6K
374
	bool "Support ARM V6K processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB || MACH_REALVIEW_PBX
375
	select CPU_32v6
376
	select CPU_32v6K
377 378 379
	select CPU_ABRT_EV6
	select CPU_CACHE_V6
	select CPU_CACHE_VIPT
380
	select CPU_COPY_V6 if MMU
381 382
	select CPU_CP15_MMU
	select CPU_HAS_ASID if MMU
383
	select CPU_PABRT_V6
384
	select CPU_TLB_V6 if MMU
385

386 387
# ARMv7
config CPU_V7
388
	bool "Support ARM V7 processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB || MACH_REALVIEW_PBX
389
	select CPU_32v6K
390 391 392 393
	select CPU_32v7
	select CPU_ABRT_EV7
	select CPU_CACHE_V7
	select CPU_CACHE_VIPT
394
	select CPU_COPY_V6 if MMU
395
	select CPU_CP15_MMU
396
	select CPU_HAS_ASID if MMU
397
	select CPU_PABRT_V7
398
	select CPU_TLB_V7 if MMU
399

L
Linus Torvalds 已提交
400 401 402 403
# Figure out what processor architecture version we should be using.
# This defines the compiler instruction set which depends on the machine type.
config CPU_32v3
	bool
404
	select CPU_USE_DOMAINS if MMU
405 406
	select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
	select TLS_REG_EMUL if SMP || !MMU
L
Linus Torvalds 已提交
407 408 409

config CPU_32v4
	bool
410
	select CPU_USE_DOMAINS if MMU
411 412
	select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
	select TLS_REG_EMUL if SMP || !MMU
L
Linus Torvalds 已提交
413

414 415
config CPU_32v4T
	bool
416
	select CPU_USE_DOMAINS if MMU
417 418
	select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
	select TLS_REG_EMUL if SMP || !MMU
419

L
Linus Torvalds 已提交
420 421
config CPU_32v5
	bool
422
	select CPU_USE_DOMAINS if MMU
423 424
	select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
	select TLS_REG_EMUL if SMP || !MMU
L
Linus Torvalds 已提交
425 426 427

config CPU_32v6
	bool
428
	select CPU_USE_DOMAINS if CPU_V6 && MMU
429
	select TLS_REG_EMUL if !CPU_32v6K && !MMU
L
Linus Torvalds 已提交
430

431
config CPU_32v6K
432
	bool
L
Linus Torvalds 已提交
433

434 435 436
config CPU_32v7
	bool

L
Linus Torvalds 已提交
437
# The abort model
438 439 440
config CPU_ABRT_NOMMU
	bool

L
Linus Torvalds 已提交
441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458
config CPU_ABRT_EV4
	bool

config CPU_ABRT_EV4T
	bool

config CPU_ABRT_LV4T
	bool

config CPU_ABRT_EV5T
	bool

config CPU_ABRT_EV5TJ
	bool

config CPU_ABRT_EV6
	bool

459 460 461
config CPU_ABRT_EV7
	bool

462
config CPU_PABRT_LEGACY
P
Paul Brook 已提交
463 464
	bool

465 466 467 468
config CPU_PABRT_V6
	bool

config CPU_PABRT_V7
P
Paul Brook 已提交
469 470
	bool

L
Linus Torvalds 已提交
471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486
# The cache model
config CPU_CACHE_V3
	bool

config CPU_CACHE_V4
	bool

config CPU_CACHE_V4WT
	bool

config CPU_CACHE_V4WB
	bool

config CPU_CACHE_V6
	bool

487 488 489
config CPU_CACHE_V7
	bool

L
Linus Torvalds 已提交
490 491 492 493 494 495
config CPU_CACHE_VIVT
	bool

config CPU_CACHE_VIPT
	bool

P
Paulius Zaleckas 已提交
496 497 498
config CPU_CACHE_FA
	bool

499
if MMU
L
Linus Torvalds 已提交
500 501 502 503 504 505 506
# The copy-page model
config CPU_COPY_V4WT
	bool

config CPU_COPY_V4WB
	bool

507 508 509
config CPU_COPY_FEROCEON
	bool

P
Paulius Zaleckas 已提交
510 511 512
config CPU_COPY_FA
	bool

L
Linus Torvalds 已提交
513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532
config CPU_COPY_V6
	bool

# This selects the TLB model
config CPU_TLB_V4WT
	bool
	help
	  ARM Architecture Version 4 TLB with writethrough cache.

config CPU_TLB_V4WB
	bool
	help
	  ARM Architecture Version 4 TLB with writeback cache.

config CPU_TLB_V4WBI
	bool
	help
	  ARM Architecture Version 4 TLB with writeback cache and invalidate
	  instruction cache entry.

533 534 535 536 537
config CPU_TLB_FEROCEON
	bool
	help
	  Feroceon TLB (v4wbi with non-outer-cachable page table walks).

P
Paulius Zaleckas 已提交
538 539 540 541 542 543 544
config CPU_TLB_FA
	bool
	help
	  Faraday ARM FA526 architecture, unified TLB with writeback cache
	  and invalidate instruction cache entry. Branch target buffer is
	  also supported.

L
Linus Torvalds 已提交
545 546 547
config CPU_TLB_V6
	bool

548 549 550
config CPU_TLB_V7
	bool

551 552
config VERIFY_PERMISSION_FAULT
	bool
553 554
endif

555 556 557 558 559 560
config CPU_HAS_ASID
	bool
	help
	  This indicates whether the CPU has the ASID register; used to
	  tag TLB and possibly cache entries.

561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577
config CPU_CP15
	bool
	help
	  Processor has the CP15 register.

config CPU_CP15_MMU
	bool
	select CPU_CP15
	help
	  Processor has the CP15 register, which has MMU related registers.

config CPU_CP15_MPU
	bool
	select CPU_CP15
	help
	  Processor has the CP15 register, which has MPU related registers.

578 579 580 581 582 583
config CPU_USE_DOMAINS
	bool
	help
	  This option enables or disables the use of domain switching
	  via the set_fs() function.

584 585 586 587 588 589
#
# CPU supports 36-bit I/O
#
config IO_36
	bool

L
Linus Torvalds 已提交
590 591
comment "Processor Features"

592 593
config ARM_LPAE
	bool "Support for the Large Physical Address Extension"
594 595
	depends on MMU && CPU_32v7 && !CPU_32v6 && !CPU_32v5 && \
		!CPU_32v4 && !CPU_32v3
596 597 598 599 600 601 602 603 604 605 606 607 608 609
	help
	  Say Y if you have an ARMv7 processor supporting the LPAE page
	  table format and you would like to access memory beyond the
	  4GB limit. The resulting kernel image will not run on
	  processors without the LPA extension.

	  If unsure, say N.

config ARCH_PHYS_ADDR_T_64BIT
	def_bool ARM_LPAE

config ARCH_DMA_ADDR_T_64BIT
	bool

L
Linus Torvalds 已提交
610 611
config ARM_THUMB
	bool "Support Thumb user binaries"
612
	depends on CPU_ARM720T || CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || CPU_ARM1020 || CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_V6 || CPU_V6K || CPU_V7 || CPU_FEROCEON
L
Linus Torvalds 已提交
613 614 615 616 617 618 619 620 621 622 623
	default y
	help
	  Say Y if you want to include kernel support for running user space
	  Thumb binaries.

	  The Thumb instruction set is a compressed form of the standard ARM
	  instruction set resulting in smaller binaries at the expense of
	  slightly less efficient code.

	  If you don't know what this all is, saying Y is a safe choice.

624 625 626 627 628 629 630
config ARM_THUMBEE
	bool "Enable ThumbEE CPU extension"
	depends on CPU_V7
	help
	  Say Y here if you have a CPU with the ThumbEE extension and code to
	  make use of it. Say N for code that can run on CPUs without ThumbEE.

631
config ARM_VIRT_EXT
632 633 634
	bool
	depends on MMU
	default y if CPU_V7
635 636 637 638 639 640 641 642 643
	help
	  Enable the kernel to make use of the ARM Virtualization
	  Extensions to install hypervisors without run-time firmware
	  assistance.

	  A compliant bootloader is required in order to make maximum
	  use of this feature.  Refer to Documentation/arm/Booting for
	  details.

644 645
config SWP_EMULATE
	bool "Emulate SWP/SWPB instructions"
R
Russell King 已提交
646
	depends on !CPU_USE_DOMAINS && CPU_V7
647
	default y if SMP
648
	select HAVE_PROC_CPU if PROC_FS
649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670
	help
	  ARMv6 architecture deprecates use of the SWP/SWPB instructions.
	  ARMv7 multiprocessing extensions introduce the ability to disable
	  these instructions, triggering an undefined instruction exception
	  when executed. Say Y here to enable software emulation of these
	  instructions for userspace (not kernel) using LDREX/STREX.
	  Also creates /proc/cpu/swp_emulation for statistics.

	  In some older versions of glibc [<=2.8] SWP is used during futex
	  trylock() operations with the assumption that the code will not
	  be preempted. This invalid assumption may be more likely to fail
	  with SWP emulation enabled, leading to deadlock of the user
	  application.

	  NOTE: when accessing uncached shared regions, LDREX/STREX rely
	  on an external transaction monitoring block called a global
	  monitor to maintain update atomicity. If your system does not
	  implement a global monitor, this option can cause programs that
	  perform SWP operations to uncached memory to deadlock.

	  If unsure, say Y.

L
Linus Torvalds 已提交
671 672 673 674 675 676 677 678 679
config CPU_BIG_ENDIAN
	bool "Build big-endian kernel"
	depends on ARCH_SUPPORTS_BIG_ENDIAN
	help
	  Say Y if you plan on running a kernel in big-endian mode.
	  Note that your board must be properly built and your board
	  port must properly enable any big-endian related features
	  of your chipset/board/processor.

680 681 682
config CPU_ENDIAN_BE8
	bool
	depends on CPU_BIG_ENDIAN
683
	default CPU_V6 || CPU_V6K || CPU_V7
684 685 686 687 688 689 690 691 692 693
	help
	  Support for the BE-8 (big-endian) mode on ARMv6 and ARMv7 processors.

config CPU_ENDIAN_BE32
	bool
	depends on CPU_BIG_ENDIAN
	default !CPU_ENDIAN_BE8
	help
	  Support for the BE-32 (big-endian) mode on pre-ARMv6 processors.

694
config CPU_HIGH_VECTOR
695
	depends on !MMU && CPU_CP15 && !CPU_ARM740T
696 697 698
	bool "Select the High exception vector"
	help
	  Say Y here to select high exception vector(0xFFFF0000~).
699
	  The exception vector can vary depending on the platform
700 701 702 703 704
	  design in nommu mode. If your platform needs to select
	  high exception vector, say Y.
	  Otherwise or if you are unsure, say N, and the low exception
	  vector (0x00000000~) will be used.

L
Linus Torvalds 已提交
705
config CPU_ICACHE_DISABLE
706
	bool "Disable I-Cache (I-bit)"
707
	depends on CPU_CP15 && !(CPU_ARM720T || CPU_ARM740T || CPU_XSCALE || CPU_XSC3)
L
Linus Torvalds 已提交
708 709 710 711 712
	help
	  Say Y here to disable the processor instruction cache. Unless
	  you have a reason not to or are unsure, say N.

config CPU_DCACHE_DISABLE
713 714
	bool "Disable D-Cache (C-bit)"
	depends on CPU_CP15
L
Linus Torvalds 已提交
715 716 717 718
	help
	  Say Y here to disable the processor data cache. Unless
	  you have a reason not to or are unsure, say N.

719 720 721 722 723 724 725 726 727 728 729 730 731
config CPU_DCACHE_SIZE
	hex
	depends on CPU_ARM740T || CPU_ARM946E
	default 0x00001000 if CPU_ARM740T
	default 0x00002000 # default size for ARM946E-S
	help
	  Some cores are synthesizable to have various sized cache. For
	  ARM946E-S case, it can vary from 0KB to 1MB.
	  To support such cache operations, it is efficient to know the size
	  before compile time.
	  If your SoC is configured to have a different size, define the value
	  here with proper conditions.

L
Linus Torvalds 已提交
732 733
config CPU_DCACHE_WRITETHROUGH
	bool "Force write through D-cache"
P
Paulius Zaleckas 已提交
734
	depends on (CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || CPU_ARM1020 || CPU_FA526) && !CPU_DCACHE_DISABLE
L
Linus Torvalds 已提交
735 736 737 738 739 740 741
	default y if CPU_ARM925T
	help
	  Say Y here to use the data cache in writethrough mode. Unless you
	  specifically require this or are unsure, say N.

config CPU_CACHE_ROUND_ROBIN
	bool "Round robin I and D cache replacement algorithm"
742
	depends on (CPU_ARM926T || CPU_ARM946E || CPU_ARM1020) && (!CPU_ICACHE_DISABLE || !CPU_DCACHE_DISABLE)
L
Linus Torvalds 已提交
743 744 745 746 747 748
	help
	  Say Y here to use the predictable round-robin cache replacement
	  policy.  Unless you specifically require this or are unsure, say N.

config CPU_BPREDICT_DISABLE
	bool "Disable branch prediction"
749
	depends on CPU_ARM1020 || CPU_V6 || CPU_V6K || CPU_MOHAWK || CPU_XSC3 || CPU_V7 || CPU_FA526
L
Linus Torvalds 已提交
750 751
	help
	  Say Y here to disable branch prediction.  If unsure, say N.
752

753 754 755
config TLS_REG_EMUL
	bool
	help
756 757 758
	  An SMP system using a pre-ARMv6 processor (there are apparently
	  a few prototypes like that in existence) and therefore access to
	  that required register must be emulated.
759

760 761 762 763 764 765 766
config NEEDS_SYSCALL_FOR_CMPXCHG
	bool
	help
	  SMP on a pre-ARMv6 processor?  Well OK then.
	  Forget about fast user space cmpxchg support.
	  It is just not possible.

767 768
config DMA_CACHE_RWFO
	bool "Enable read/write for ownership DMA cache maintenance"
769
	depends on CPU_V6K && SMP
770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785
	default y
	help
	  The Snoop Control Unit on ARM11MPCore does not detect the
	  cache maintenance operations and the dma_{map,unmap}_area()
	  functions may leave stale cache entries on other CPUs. By
	  enabling this option, Read or Write For Ownership in the ARMv6
	  DMA cache maintenance functions is performed. These LDR/STR
	  instructions change the cache line state to shared or modified
	  so that the cache operation has the desired effect.

	  Note that the workaround is only valid on processors that do
	  not perform speculative loads into the D-cache. For such
	  processors, if cache maintenance operations are not broadcast
	  in hardware, other workarounds are needed (e.g. cache
	  maintenance broadcasting in software via FIQ).

786 787
config OUTER_CACHE
	bool
788

789 790 791 792 793 794
config OUTER_CACHE_SYNC
	bool
	help
	  The outer cache has a outer_cache_fns.sync function pointer
	  that can be used to drain the write buffer of the outer cache.

795 796
config CACHE_FEROCEON_L2
	bool "Enable the Feroceon L2 cache controller"
797
	depends on ARCH_KIRKWOOD || ARCH_MV78XX0
798 799 800 801 802
	default y
	select OUTER_CACHE
	help
	  This option enables the Feroceon L2 cache controller.

803 804 805 806 807 808 809
config CACHE_FEROCEON_L2_WRITETHROUGH
	bool "Force Feroceon L2 cache write through"
	depends on CACHE_FEROCEON_L2
	help
	  Say Y here to use the Feroceon L2 cache in writethrough mode.
	  Unless you specifically require this, say N for writeback mode.

810 811 812 813 814 815 816 817 818 819 820 821 822 823
config MIGHT_HAVE_CACHE_L2X0
	bool
	help
	  This option should be selected by machines which have a L2x0
	  or PL310 cache controller, but where its use is optional.

	  The only effect of this option is to make CACHE_L2X0 and
	  related options available to the user for configuration.

	  Boards or SoCs which always require the cache controller
	  support to be present should select CACHE_L2X0 directly
	  instead of this option, thus preventing the user from
	  inadvertently configuring a broken kernel.

824
config CACHE_L2X0
825 826
	bool "Enable the L2x0 outer cache controller" if MIGHT_HAVE_CACHE_L2X0
	default MIGHT_HAVE_CACHE_L2X0
827
	select OUTER_CACHE
828
	select OUTER_CACHE_SYNC
829 830
	help
	  This option enables the L2x0 PrimeCell.
831

832 833 834
config CACHE_PL310
	bool
	depends on CACHE_L2X0
835
	default y if CPU_V7 && !(CPU_V6 || CPU_V6K)
836 837 838 839
	help
	  This option enables optimisations for the PL310 cache
	  controller.

840 841
config CACHE_TAUROS2
	bool "Enable the Tauros2 L2 cache controller"
H
Haojian Zhuang 已提交
842
	depends on (ARCH_DOVE || ARCH_MMP || CPU_PJ4)
843 844 845 846 847 848
	default y
	select OUTER_CACHE
	help
	  This option enables the Tauros2 L2 cache controller (as
	  found on PJ1/PJ4).

849 850 851 852 853 854 855
config CACHE_XSC3L2
	bool "Enable the L2 cache on XScale3"
	depends on CPU_XSC3
	default y
	select OUTER_CACHE
	help
	  This option enables the L2 cache on XScale3.
856

857 858
config ARM_L1_CACHE_SHIFT_6
	bool
859
	default y if CPU_V7
860 861 862
	help
	  Setting ARM L1 cache line size to 64 Bytes.

863 864
config ARM_L1_CACHE_SHIFT
	int
865
	default 6 if ARM_L1_CACHE_SHIFT_6
866
	default 5
867 868

config ARM_DMA_MEM_BUFFERABLE
869
	bool "Use non-cacheable memory for DMA" if (CPU_V6 || CPU_V6K) && !CPU_V7
870 871
	depends on !(MACH_REALVIEW_PB1176 || REALVIEW_EB_ARM11MP || \
		     MACH_REALVIEW_PB11MP)
872
	default y if CPU_V6 || CPU_V6K || CPU_V7
873 874 875 876 877 878 879 880 881 882 883 884 885 886 887
	help
	  Historically, the kernel has used strongly ordered mappings to
	  provide DMA coherent memory.  With the advent of ARMv7, mapping
	  memory with differing types results in unpredictable behaviour,
	  so on these CPUs, this option is forced on.

	  Multiple mappings with differing attributes is also unpredictable
	  on ARMv6 CPUs, but since they do not have aggressive speculative
	  prefetch, no harm appears to occur.

	  However, drivers may be missing the necessary barriers for ARMv6,
	  and therefore turning this on may result in unpredictable driver
	  behaviour.  Therefore, we offer this as an option.

	  You are recommended say 'Y' here and debug any affected drivers.
888

889 890 891 892 893
config ARCH_HAS_BARRIERS
	bool
	help
	  This option allows the use of custom mandatory barriers
	  included via the mach/barriers.h file.