Kconfig 17.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12
comment "Processor Type"

config CPU_32
	bool
	default y

# Select CPU types depending on the architecture selected.  This selects
# which CPUs we support in the kernel image, and the compiler instruction
# optimiser behaviour.

# ARM610
config CPU_ARM610
13
	bool "Support ARM610 processor" if ARCH_RPC
L
Linus Torvalds 已提交
14 15 16
	select CPU_32v3
	select CPU_CACHE_V3
	select CPU_CACHE_VIVT
17
	select CPU_CP15_MMU
18 19
	select CPU_COPY_V3 if MMU
	select CPU_TLB_V3 if MMU
P
Paul Brook 已提交
20
	select CPU_PABRT_NOIFAR
L
Linus Torvalds 已提交
21 22 23 24 25 26 27
	help
	  The ARM610 is the successor to the ARM3 processor
	  and was produced by VLSI Technology Inc.

	  Say Y if you want support for the ARM610 processor.
	  Otherwise, say N.

28 29 30
# ARM7TDMI
config CPU_ARM7TDMI
	bool "Support ARM7TDMI processor"
31
	depends on !MMU
32 33
	select CPU_32v4T
	select CPU_ABRT_LV4T
34
	select CPU_PABRT_NOIFAR
35 36 37 38 39 40 41 42
	select CPU_CACHE_V4
	help
	  A 32-bit RISC microprocessor based on the ARM7 processor core
	  which has no memory control unit and cache.

	  Say Y if you want support for the ARM7TDMI processor.
	  Otherwise, say N.

L
Linus Torvalds 已提交
43 44
# ARM710
config CPU_ARM710
45
	bool "Support ARM710 processor" if ARCH_RPC
L
Linus Torvalds 已提交
46 47 48
	select CPU_32v3
	select CPU_CACHE_V3
	select CPU_CACHE_VIVT
49
	select CPU_CP15_MMU
50 51
	select CPU_COPY_V3 if MMU
	select CPU_TLB_V3 if MMU
P
Paul Brook 已提交
52
	select CPU_PABRT_NOIFAR
L
Linus Torvalds 已提交
53 54 55 56 57 58 59 60 61 62 63
	help
	  A 32-bit RISC microprocessor based on the ARM7 processor core
	  designed by Advanced RISC Machines Ltd. The ARM710 is the
	  successor to the ARM610 processor. It was released in
	  July 1994 by VLSI Technology Inc.

	  Say Y if you want support for the ARM710 processor.
	  Otherwise, say N.

# ARM720T
config CPU_ARM720T
64
	bool "Support ARM720T processor" if ARCH_INTEGRATOR
65
	select CPU_32v4T
L
Linus Torvalds 已提交
66
	select CPU_ABRT_LV4T
P
Paul Brook 已提交
67
	select CPU_PABRT_NOIFAR
L
Linus Torvalds 已提交
68 69
	select CPU_CACHE_V4
	select CPU_CACHE_VIVT
70
	select CPU_CP15_MMU
71 72
	select CPU_COPY_V4WT if MMU
	select CPU_TLB_V4WT if MMU
L
Linus Torvalds 已提交
73 74 75 76 77 78 79
	help
	  A 32-bit RISC processor with 8kByte Cache, Write Buffer and
	  MMU built around an ARM7TDMI core.

	  Say Y if you want support for the ARM720T processor.
	  Otherwise, say N.

80 81 82
# ARM740T
config CPU_ARM740T
	bool "Support ARM740T processor" if ARCH_INTEGRATOR
83
	depends on !MMU
84 85
	select CPU_32v4T
	select CPU_ABRT_LV4T
86
	select CPU_PABRT_NOIFAR
87 88 89 90 91 92 93 94 95 96
	select CPU_CACHE_V3	# although the core is v4t
	select CPU_CP15_MPU
	help
	  A 32-bit RISC processor with 8KB cache or 4KB variants,
	  write buffer and MPU(Protection Unit) built around
	  an ARM7TDMI core.

	  Say Y if you want support for the ARM740T processor.
	  Otherwise, say N.

97 98 99
# ARM9TDMI
config CPU_ARM9TDMI
	bool "Support ARM9TDMI processor"
100
	depends on !MMU
101
	select CPU_32v4T
102
	select CPU_ABRT_NOMMU
103
	select CPU_PABRT_NOIFAR
104 105 106 107 108 109 110 111
	select CPU_CACHE_V4
	help
	  A 32-bit RISC microprocessor based on the ARM9 processor core
	  which has no memory control unit and cache.

	  Say Y if you want support for the ARM9TDMI processor.
	  Otherwise, say N.

L
Linus Torvalds 已提交
112 113
# ARM920T
config CPU_ARM920T
114
	bool "Support ARM920T processor" if ARCH_INTEGRATOR
115
	select CPU_32v4T
L
Linus Torvalds 已提交
116
	select CPU_ABRT_EV4T
P
Paul Brook 已提交
117
	select CPU_PABRT_NOIFAR
L
Linus Torvalds 已提交
118 119
	select CPU_CACHE_V4WT
	select CPU_CACHE_VIVT
120
	select CPU_CP15_MMU
121 122
	select CPU_COPY_V4WB if MMU
	select CPU_TLB_V4WBI if MMU
L
Linus Torvalds 已提交
123 124 125 126 127 128 129 130 131 132 133 134 135
	help
	  The ARM920T is licensed to be produced by numerous vendors,
	  and is used in the Maverick EP9312 and the Samsung S3C2410.

	  More information on the Maverick EP9312 at
	  <http://linuxdevices.com/products/PD2382866068.html>.

	  Say Y if you want support for the ARM920T processor.
	  Otherwise, say N.

# ARM922T
config CPU_ARM922T
	bool "Support ARM922T processor" if ARCH_INTEGRATOR
136
	select CPU_32v4T
L
Linus Torvalds 已提交
137
	select CPU_ABRT_EV4T
P
Paul Brook 已提交
138
	select CPU_PABRT_NOIFAR
L
Linus Torvalds 已提交
139 140
	select CPU_CACHE_V4WT
	select CPU_CACHE_VIVT
141
	select CPU_CP15_MMU
142 143
	select CPU_COPY_V4WB if MMU
	select CPU_TLB_V4WBI if MMU
L
Linus Torvalds 已提交
144 145 146
	help
	  The ARM922T is a version of the ARM920T, but with smaller
	  instruction and data caches. It is used in Altera's
147
	  Excalibur XA device family and Micrel's KS8695 Centaur.
L
Linus Torvalds 已提交
148 149 150 151 152 153

	  Say Y if you want support for the ARM922T processor.
	  Otherwise, say N.

# ARM925T
config CPU_ARM925T
154
 	bool "Support ARM925T processor" if ARCH_OMAP1
155
	select CPU_32v4T
L
Linus Torvalds 已提交
156
	select CPU_ABRT_EV4T
P
Paul Brook 已提交
157
	select CPU_PABRT_NOIFAR
L
Linus Torvalds 已提交
158 159
	select CPU_CACHE_V4WT
	select CPU_CACHE_VIVT
160
	select CPU_CP15_MMU
161 162
	select CPU_COPY_V4WB if MMU
	select CPU_TLB_V4WBI if MMU
L
Linus Torvalds 已提交
163 164 165 166 167 168 169 170 171 172
 	help
 	  The ARM925T is a mix between the ARM920T and ARM926T, but with
	  different instruction and data caches. It is used in TI's OMAP
 	  device family.

 	  Say Y if you want support for the ARM925T processor.
 	  Otherwise, say N.

# ARM926T
config CPU_ARM926T
173
	bool "Support ARM926T processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB
L
Linus Torvalds 已提交
174 175
	select CPU_32v5
	select CPU_ABRT_EV5TJ
P
Paul Brook 已提交
176
	select CPU_PABRT_NOIFAR
L
Linus Torvalds 已提交
177
	select CPU_CACHE_VIVT
178
	select CPU_CP15_MMU
179 180
	select CPU_COPY_V4WB if MMU
	select CPU_TLB_V4WBI if MMU
L
Linus Torvalds 已提交
181 182 183 184 185 186 187 188
	help
	  This is a variant of the ARM920.  It has slightly different
	  instruction sequences for cache and TLB operations.  Curiously,
	  there is no documentation on it at the ARM corporate website.

	  Say Y if you want support for the ARM926T processor.
	  Otherwise, say N.

189 190 191
# ARM940T
config CPU_ARM940T
	bool "Support ARM940T processor" if ARCH_INTEGRATOR
192
	depends on !MMU
193
	select CPU_32v4T
194
	select CPU_ABRT_NOMMU
195
	select CPU_PABRT_NOIFAR
196 197 198 199
	select CPU_CACHE_VIVT
	select CPU_CP15_MPU
	help
	  ARM940T is a member of the ARM9TDMI family of general-
M
Matt LaPlante 已提交
200
	  purpose microprocessors with MPU and separate 4KB
201 202 203 204 205 206
	  instruction and 4KB data cases, each with a 4-word line
	  length.

	  Say Y if you want support for the ARM940T processor.
	  Otherwise, say N.

207 208 209
# ARM946E-S
config CPU_ARM946E
	bool "Support ARM946E-S processor" if ARCH_INTEGRATOR
210
	depends on !MMU
211
	select CPU_32v5
212
	select CPU_ABRT_NOMMU
213
	select CPU_PABRT_NOIFAR
214 215 216 217 218 219 220 221 222 223
	select CPU_CACHE_VIVT
	select CPU_CP15_MPU
	help
	  ARM946E-S is a member of the ARM9E-S family of high-
	  performance, 32-bit system-on-chip processor solutions.
	  The TCM and ARMv5TE 32-bit instruction set is supported.

	  Say Y if you want support for the ARM946E-S processor.
	  Otherwise, say N.

L
Linus Torvalds 已提交
224 225
# ARM1020 - needs validating
config CPU_ARM1020
226
	bool "Support ARM1020T (rev 0) processor" if ARCH_INTEGRATOR
L
Linus Torvalds 已提交
227 228
	select CPU_32v5
	select CPU_ABRT_EV4T
P
Paul Brook 已提交
229
	select CPU_PABRT_NOIFAR
L
Linus Torvalds 已提交
230 231
	select CPU_CACHE_V4WT
	select CPU_CACHE_VIVT
232
	select CPU_CP15_MMU
233 234
	select CPU_COPY_V4WB if MMU
	select CPU_TLB_V4WBI if MMU
L
Linus Torvalds 已提交
235 236 237 238 239 240 241 242 243
	help
	  The ARM1020 is the 32K cached version of the ARM10 processor,
	  with an addition of a floating-point unit.

	  Say Y if you want support for the ARM1020 processor.
	  Otherwise, say N.

# ARM1020E - needs validating
config CPU_ARM1020E
244
	bool "Support ARM1020E processor" if ARCH_INTEGRATOR
L
Linus Torvalds 已提交
245 246
	select CPU_32v5
	select CPU_ABRT_EV4T
P
Paul Brook 已提交
247
	select CPU_PABRT_NOIFAR
L
Linus Torvalds 已提交
248 249
	select CPU_CACHE_V4WT
	select CPU_CACHE_VIVT
250
	select CPU_CP15_MMU
251 252
	select CPU_COPY_V4WB if MMU
	select CPU_TLB_V4WBI if MMU
L
Linus Torvalds 已提交
253 254 255 256
	depends on n

# ARM1022E
config CPU_ARM1022
257
	bool "Support ARM1022E processor" if ARCH_INTEGRATOR
L
Linus Torvalds 已提交
258 259
	select CPU_32v5
	select CPU_ABRT_EV4T
P
Paul Brook 已提交
260
	select CPU_PABRT_NOIFAR
L
Linus Torvalds 已提交
261
	select CPU_CACHE_VIVT
262
	select CPU_CP15_MMU
263 264
	select CPU_COPY_V4WB if MMU # can probably do better
	select CPU_TLB_V4WBI if MMU
L
Linus Torvalds 已提交
265 266 267 268 269 270 271 272 273 274
	help
	  The ARM1022E is an implementation of the ARMv5TE architecture
	  based upon the ARM10 integer core with a 16KiB L1 Harvard cache,
	  embedded trace macrocell, and a floating-point unit.

	  Say Y if you want support for the ARM1022E processor.
	  Otherwise, say N.

# ARM1026EJ-S
config CPU_ARM1026
275
	bool "Support ARM1026EJ-S processor" if ARCH_INTEGRATOR
L
Linus Torvalds 已提交
276 277
	select CPU_32v5
	select CPU_ABRT_EV5T # But need Jazelle, but EV5TJ ignores bit 10
P
Paul Brook 已提交
278
	select CPU_PABRT_NOIFAR
L
Linus Torvalds 已提交
279
	select CPU_CACHE_VIVT
280
	select CPU_CP15_MMU
281 282
	select CPU_COPY_V4WB if MMU # can probably do better
	select CPU_TLB_V4WBI if MMU
L
Linus Torvalds 已提交
283 284 285 286 287 288 289 290 291
	help
	  The ARM1026EJ-S is an implementation of the ARMv5TEJ architecture
	  based upon the ARM10 integer core.

	  Say Y if you want support for the ARM1026EJ-S processor.
	  Otherwise, say N.

# SA110
config CPU_SA110
292
	bool "Support StrongARM(R) SA-110 processor" if ARCH_RPC
L
Linus Torvalds 已提交
293 294 295
	select CPU_32v3 if ARCH_RPC
	select CPU_32v4 if !ARCH_RPC
	select CPU_ABRT_EV4
P
Paul Brook 已提交
296
	select CPU_PABRT_NOIFAR
L
Linus Torvalds 已提交
297 298
	select CPU_CACHE_V4WB
	select CPU_CACHE_VIVT
299
	select CPU_CP15_MMU
300 301
	select CPU_COPY_V4WB if MMU
	select CPU_TLB_V4WB if MMU
L
Linus Torvalds 已提交
302 303 304 305 306 307 308 309 310 311 312 313 314 315
	help
	  The Intel StrongARM(R) SA-110 is a 32-bit microprocessor and
	  is available at five speeds ranging from 100 MHz to 233 MHz.
	  More information is available at
	  <http://developer.intel.com/design/strong/sa110.htm>.

	  Say Y if you want support for the SA-110 processor.
	  Otherwise, say N.

# SA1100
config CPU_SA1100
	bool
	select CPU_32v4
	select CPU_ABRT_EV4
P
Paul Brook 已提交
316
	select CPU_PABRT_NOIFAR
L
Linus Torvalds 已提交
317 318
	select CPU_CACHE_V4WB
	select CPU_CACHE_VIVT
319
	select CPU_CP15_MMU
320
	select CPU_TLB_V4WB if MMU
L
Linus Torvalds 已提交
321 322 323 324 325 326

# XScale
config CPU_XSCALE
	bool
	select CPU_32v5
	select CPU_ABRT_EV5T
P
Paul Brook 已提交
327
	select CPU_PABRT_NOIFAR
L
Linus Torvalds 已提交
328
	select CPU_CACHE_VIVT
329
	select CPU_CP15_MMU
330
	select CPU_TLB_V4WBI if MMU
L
Linus Torvalds 已提交
331

332 333 334 335 336
# XScale Core Version 3
config CPU_XSC3
	bool
	select CPU_32v5
	select CPU_ABRT_EV5T
337
	select CPU_PABRT_NOIFAR
338
	select CPU_CACHE_VIVT
339
	select CPU_CP15_MMU
340
	select CPU_TLB_V4WBI if MMU
341 342
	select IO_36

343 344 345 346 347
# Feroceon
config CPU_FEROCEON
	bool
	select CPU_32v5
	select CPU_ABRT_EV5T
P
Paul Brook 已提交
348
	select CPU_PABRT_NOIFAR
349 350
	select CPU_CACHE_VIVT
	select CPU_CP15_MMU
351
	select CPU_COPY_FEROCEON if MMU
352
	select CPU_TLB_FEROCEON if MMU
353

354 355 356 357 358 359 360 361 362
config CPU_FEROCEON_OLD_ID
	bool "Accept early Feroceon cores with an ARM926 ID"
	depends on CPU_FEROCEON && !CPU_ARM926T
	default y
	help
	  This enables the usage of some old Feroceon cores
	  for which the CPU ID is equal to the ARM926 ID.
	  Relevant for Feroceon-1850 and early Feroceon-2850.

L
Linus Torvalds 已提交
363 364
# ARMv6
config CPU_V6
365
	bool "Support ARM V6 processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB
L
Linus Torvalds 已提交
366 367
	select CPU_32v6
	select CPU_ABRT_EV6
P
Paul Brook 已提交
368
	select CPU_PABRT_NOIFAR
L
Linus Torvalds 已提交
369 370
	select CPU_CACHE_V6
	select CPU_CACHE_VIPT
371
	select CPU_CP15_MMU
372
	select CPU_HAS_ASID if MMU
373 374
	select CPU_COPY_V6 if MMU
	select CPU_TLB_V6 if MMU
L
Linus Torvalds 已提交
375

376 377 378 379
# ARMv6k
config CPU_32v6K
	bool "Support ARM V6K processor extensions" if !SMP
	depends on CPU_V6
380
	default y if SMP && !ARCH_MX3
381 382 383 384 385 386 387
	help
	  Say Y here if your ARMv6 processor supports the 'K' extension.
	  This enables the kernel to use some instructions not present
	  on previous processors, and as such a kernel build with this
	  enabled will not boot on processors with do not support these
	  instructions.

388 389
# ARMv7
config CPU_V7
390
	bool "Support ARM V7 processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB
391 392 393
	select CPU_32v6K
	select CPU_32v7
	select CPU_ABRT_EV7
P
Paul Brook 已提交
394
	select CPU_PABRT_IFAR
395 396 397
	select CPU_CACHE_V7
	select CPU_CACHE_VIPT
	select CPU_CP15_MMU
398
	select CPU_HAS_ASID if MMU
399
	select CPU_COPY_V6 if MMU
400
	select CPU_TLB_V7 if MMU
401

L
Linus Torvalds 已提交
402 403 404 405
# Figure out what processor architecture version we should be using.
# This defines the compiler instruction set which depends on the machine type.
config CPU_32v3
	bool
406
	select TLS_REG_EMUL if SMP || !MMU
407
	select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
L
Linus Torvalds 已提交
408 409 410

config CPU_32v4
	bool
411
	select TLS_REG_EMUL if SMP || !MMU
412
	select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
L
Linus Torvalds 已提交
413

414 415 416 417 418
config CPU_32v4T
	bool
	select TLS_REG_EMUL if SMP || !MMU
	select NEEDS_SYSCALL_FOR_CMPXCHG if SMP

L
Linus Torvalds 已提交
419 420
config CPU_32v5
	bool
421
	select TLS_REG_EMUL if SMP || !MMU
422
	select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
L
Linus Torvalds 已提交
423 424 425

config CPU_32v6
	bool
426
	select TLS_REG_EMUL if !CPU_32v6K && !MMU
L
Linus Torvalds 已提交
427

428 429 430
config CPU_32v7
	bool

L
Linus Torvalds 已提交
431
# The abort model
432 433 434
config CPU_ABRT_NOMMU
	bool

L
Linus Torvalds 已提交
435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452
config CPU_ABRT_EV4
	bool

config CPU_ABRT_EV4T
	bool

config CPU_ABRT_LV4T
	bool

config CPU_ABRT_EV5T
	bool

config CPU_ABRT_EV5TJ
	bool

config CPU_ABRT_EV6
	bool

453 454 455
config CPU_ABRT_EV7
	bool

P
Paul Brook 已提交
456 457 458 459 460 461
config CPU_PABRT_IFAR
	bool

config CPU_PABRT_NOIFAR
	bool

L
Linus Torvalds 已提交
462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477
# The cache model
config CPU_CACHE_V3
	bool

config CPU_CACHE_V4
	bool

config CPU_CACHE_V4WT
	bool

config CPU_CACHE_V4WB
	bool

config CPU_CACHE_V6
	bool

478 479 480
config CPU_CACHE_V7
	bool

L
Linus Torvalds 已提交
481 482 483 484 485 486
config CPU_CACHE_VIVT
	bool

config CPU_CACHE_VIPT
	bool

487
if MMU
L
Linus Torvalds 已提交
488 489 490 491 492 493 494 495 496 497
# The copy-page model
config CPU_COPY_V3
	bool

config CPU_COPY_V4WT
	bool

config CPU_COPY_V4WB
	bool

498 499 500
config CPU_COPY_FEROCEON
	bool

L
Linus Torvalds 已提交
501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525
config CPU_COPY_V6
	bool

# This selects the TLB model
config CPU_TLB_V3
	bool
	help
	  ARM Architecture Version 3 TLB.

config CPU_TLB_V4WT
	bool
	help
	  ARM Architecture Version 4 TLB with writethrough cache.

config CPU_TLB_V4WB
	bool
	help
	  ARM Architecture Version 4 TLB with writeback cache.

config CPU_TLB_V4WBI
	bool
	help
	  ARM Architecture Version 4 TLB with writeback cache and invalidate
	  instruction cache entry.

526 527 528 529 530
config CPU_TLB_FEROCEON
	bool
	help
	  Feroceon TLB (v4wbi with non-outer-cachable page table walks).

L
Linus Torvalds 已提交
531 532 533
config CPU_TLB_V6
	bool

534 535 536
config CPU_TLB_V7
	bool

537 538
endif

539 540 541 542 543 544
config CPU_HAS_ASID
	bool
	help
	  This indicates whether the CPU has the ASID register; used to
	  tag TLB and possibly cache entries.

545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561
config CPU_CP15
	bool
	help
	  Processor has the CP15 register.

config CPU_CP15_MMU
	bool
	select CPU_CP15
	help
	  Processor has the CP15 register, which has MMU related registers.

config CPU_CP15_MPU
	bool
	select CPU_CP15
	help
	  Processor has the CP15 register, which has MPU related registers.

562 563 564 565 566 567
#
# CPU supports 36-bit I/O
#
config IO_36
	bool

L
Linus Torvalds 已提交
568 569 570 571
comment "Processor Features"

config ARM_THUMB
	bool "Support Thumb user binaries"
572
	depends on CPU_ARM720T || CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || CPU_ARM1020 || CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || CPU_XSCALE || CPU_XSC3 || CPU_V6 || CPU_V7 || CPU_FEROCEON
L
Linus Torvalds 已提交
573 574 575 576 577 578 579 580 581 582 583
	default y
	help
	  Say Y if you want to include kernel support for running user space
	  Thumb binaries.

	  The Thumb instruction set is a compressed form of the standard ARM
	  instruction set resulting in smaller binaries at the expense of
	  slightly less efficient code.

	  If you don't know what this all is, saying Y is a safe choice.

584 585 586 587 588 589 590
config ARM_THUMBEE
	bool "Enable ThumbEE CPU extension"
	depends on CPU_V7
	help
	  Say Y here if you have a CPU with the ThumbEE extension and code to
	  make use of it. Say N for code that can run on CPUs without ThumbEE.

L
Linus Torvalds 已提交
591 592 593 594 595 596 597 598 599
config CPU_BIG_ENDIAN
	bool "Build big-endian kernel"
	depends on ARCH_SUPPORTS_BIG_ENDIAN
	help
	  Say Y if you plan on running a kernel in big-endian mode.
	  Note that your board must be properly built and your board
	  port must properly enable any big-endian related features
	  of your chipset/board/processor.

600
config CPU_HIGH_VECTOR
601
	depends on !MMU && CPU_CP15 && !CPU_ARM740T
602 603 604 605 606 607 608 609 610 611
	bool "Select the High exception vector"
	default n
	help
	  Say Y here to select high exception vector(0xFFFF0000~).
	  The exception vector can be vary depending on the platform
	  design in nommu mode. If your platform needs to select
	  high exception vector, say Y.
	  Otherwise or if you are unsure, say N, and the low exception
	  vector (0x00000000~) will be used.

L
Linus Torvalds 已提交
612
config CPU_ICACHE_DISABLE
613 614
	bool "Disable I-Cache (I-bit)"
	depends on CPU_CP15 && !(CPU_ARM610 || CPU_ARM710 || CPU_ARM720T || CPU_ARM740T || CPU_XSCALE || CPU_XSC3)
L
Linus Torvalds 已提交
615 616 617 618 619
	help
	  Say Y here to disable the processor instruction cache. Unless
	  you have a reason not to or are unsure, say N.

config CPU_DCACHE_DISABLE
620 621
	bool "Disable D-Cache (C-bit)"
	depends on CPU_CP15
L
Linus Torvalds 已提交
622 623 624 625
	help
	  Say Y here to disable the processor data cache. Unless
	  you have a reason not to or are unsure, say N.

626 627 628 629 630 631 632 633 634 635 636 637 638
config CPU_DCACHE_SIZE
	hex
	depends on CPU_ARM740T || CPU_ARM946E
	default 0x00001000 if CPU_ARM740T
	default 0x00002000 # default size for ARM946E-S
	help
	  Some cores are synthesizable to have various sized cache. For
	  ARM946E-S case, it can vary from 0KB to 1MB.
	  To support such cache operations, it is efficient to know the size
	  before compile time.
	  If your SoC is configured to have a different size, define the value
	  here with proper conditions.

L
Linus Torvalds 已提交
639 640
config CPU_DCACHE_WRITETHROUGH
	bool "Force write through D-cache"
641
	depends on (CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || CPU_ARM1020) && !CPU_DCACHE_DISABLE
L
Linus Torvalds 已提交
642 643 644 645 646 647 648
	default y if CPU_ARM925T
	help
	  Say Y here to use the data cache in writethrough mode. Unless you
	  specifically require this or are unsure, say N.

config CPU_CACHE_ROUND_ROBIN
	bool "Round robin I and D cache replacement algorithm"
649
	depends on (CPU_ARM926T || CPU_ARM946E || CPU_ARM1020) && (!CPU_ICACHE_DISABLE || !CPU_DCACHE_DISABLE)
L
Linus Torvalds 已提交
650 651 652 653 654 655
	help
	  Say Y here to use the predictable round-robin cache replacement
	  policy.  Unless you specifically require this or are unsure, say N.

config CPU_BPREDICT_DISABLE
	bool "Disable branch prediction"
656
	depends on CPU_ARM1020 || CPU_V6 || CPU_XSC3 || CPU_V7
L
Linus Torvalds 已提交
657 658
	help
	  Say Y here to disable branch prediction.  If unsure, say N.
659

660 661 662
config TLS_REG_EMUL
	bool
	help
663 664 665
	  An SMP system using a pre-ARMv6 processor (there are apparently
	  a few prototypes like that in existence) and therefore access to
	  that required register must be emulated.
666

667 668
config HAS_TLS_REG
	bool
669 670
	depends on !TLS_REG_EMUL
	default y if SMP || CPU_32v7
671 672
	help
	  This selects support for the CP15 thread register.
673 674 675 676
	  It is defined to be available on some ARMv6 processors (including
	  all SMP capable ARMv6's) or later processors.  User space may
	  assume directly accessing that register and always obtain the
	  expected value only on ARMv7 and above.
677

678 679 680 681 682 683 684
config NEEDS_SYSCALL_FOR_CMPXCHG
	bool
	help
	  SMP on a pre-ARMv6 processor?  Well OK then.
	  Forget about fast user space cmpxchg support.
	  It is just not possible.

685 686 687
config OUTER_CACHE
	bool
	default n
688

689 690
config CACHE_FEROCEON_L2
	bool "Enable the Feroceon L2 cache controller"
691
	depends on ARCH_KIRKWOOD || ARCH_MV78XX0
692 693 694 695 696
	default y
	select OUTER_CACHE
	help
	  This option enables the Feroceon L2 cache controller.

697 698 699 700 701 702 703 704
config CACHE_FEROCEON_L2_WRITETHROUGH
	bool "Force Feroceon L2 cache write through"
	depends on CACHE_FEROCEON_L2
	default n
	help
	  Say Y here to use the Feroceon L2 cache in writethrough mode.
	  Unless you specifically require this, say N for writeback mode.

705
config CACHE_L2X0
706
	bool "Enable the L2x0 outer cache controller"
707
	depends on REALVIEW_EB_ARM11MP || MACH_REALVIEW_PB11MP || MACH_REALVIEW_PB1176 || REALVIEW_EB_A9MP
708
	default y
709
	select OUTER_CACHE
710 711
	help
	  This option enables the L2x0 PrimeCell.
712 713 714 715 716 717 718 719

config CACHE_XSC3L2
	bool "Enable the L2 cache on XScale3"
	depends on CPU_XSC3
	default y
	select OUTER_CACHE
	help
	  This option enables the L2 cache on XScale3.