omap_crtc.c 14.0 KB
Newer Older
1
/*
R
Rob Clark 已提交
2
 * drivers/gpu/drm/omapdrm/omap_crtc.c
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * Copyright (C) 2011 Texas Instruments
 * Author: Rob Clark <rob@ti.com>
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

20 21
#include <drm/drm_atomic.h>
#include <drm/drm_atomic_helper.h>
22 23
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
24
#include <drm/drm_mode.h>
25
#include <drm/drm_plane_helper.h>
26 27

#include "omap_drv.h"
28 29 30 31 32

#define to_omap_crtc(x) container_of(x, struct omap_crtc, base)

struct omap_crtc {
	struct drm_crtc base;
33

34
	const char *name;
35 36 37 38 39 40 41 42
	enum omap_channel channel;

	/*
	 * Temporary: eventually this will go away, but it is needed
	 * for now to keep the output's happy.  (They only need
	 * mgr->id.)  Eventually this will be replaced w/ something
	 * more common-panel-framework-y
	 */
43
	struct omap_overlay_manager *mgr;
44 45 46

	struct omap_video_timings timings;

47
	struct omap_drm_irq vblank_irq;
48 49
	struct omap_drm_irq error_irq;

50
	bool ignore_digit_sync_lost;
51 52 53

	bool pending;
	wait_queue_head_t pending_wait;
54 55
};

56 57 58 59
/* -----------------------------------------------------------------------------
 * Helper Functions
 */

60 61 62 63 64 65 66
uint32_t pipe2vbl(struct drm_crtc *crtc)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);

	return dispc_mgr_get_vsync_irq(omap_crtc->channel);
}

67
struct omap_video_timings *omap_crtc_timings(struct drm_crtc *crtc)
68 69 70 71 72 73 74 75 76 77 78
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
	return &omap_crtc->timings;
}

enum omap_channel omap_crtc_channel(struct drm_crtc *crtc)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
	return omap_crtc->channel;
}

79 80 81 82 83 84 85 86 87
int omap_crtc_wait_pending(struct drm_crtc *crtc)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);

	return wait_event_timeout(omap_crtc->pending_wait,
				  !omap_crtc->pending,
				  msecs_to_jiffies(50));
}

88 89 90 91
/* -----------------------------------------------------------------------------
 * DSS Manager Functions
 */

92 93 94 95 96 97 98 99 100
/*
 * Manager-ops, callbacks from output when they need to configure
 * the upstream part of the video pipe.
 *
 * Most of these we can ignore until we add support for command-mode
 * panels.. for video-mode the crtc-helpers already do an adequate
 * job of sequencing the setup of the video pipe in the proper order
 */

101 102 103
/* ovl-mgr-id -> crtc */
static struct omap_crtc *omap_crtcs[8];

104
/* we can probably ignore these until we support command-mode panels: */
105
static int omap_crtc_dss_connect(struct omap_overlay_manager *mgr,
106
		struct omap_dss_device *dst)
107 108 109 110 111 112 113 114 115 116 117 118 119
{
	if (mgr->output)
		return -EINVAL;

	if ((mgr->supported_outputs & dst->id) == 0)
		return -EINVAL;

	dst->manager = mgr;
	mgr->output = dst;

	return 0;
}

120
static void omap_crtc_dss_disconnect(struct omap_overlay_manager *mgr,
121
		struct omap_dss_device *dst)
122 123 124 125 126
{
	mgr->output->manager = NULL;
	mgr->output = NULL;
}

127
static void omap_crtc_dss_start_update(struct omap_overlay_manager *mgr)
128 129 130
{
}

131
/* Called only from the encoder enable/disable and suspend/resume handlers. */
132 133 134 135 136 137 138 139 140
static void omap_crtc_set_enabled(struct drm_crtc *crtc, bool enable)
{
	struct drm_device *dev = crtc->dev;
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
	enum omap_channel channel = omap_crtc->channel;
	struct omap_irq_wait *wait;
	u32 framedone_irq, vsync_irq;
	int ret;

141 142 143 144 145
	if (omap_crtc->mgr->output->output_type == OMAP_DISPLAY_TYPE_HDMI) {
		dispc_mgr_enable(channel, enable);
		return;
	}

146 147 148
	if (dispc_mgr_is_enabled(channel) == enable)
		return;

149 150 151 152 153 154 155
	if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
		/*
		 * Digit output produces some sync lost interrupts during the
		 * first frame when enabling, so we need to ignore those.
		 */
		omap_crtc->ignore_digit_sync_lost = true;
	}
156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185

	framedone_irq = dispc_mgr_get_framedone_irq(channel);
	vsync_irq = dispc_mgr_get_vsync_irq(channel);

	if (enable) {
		wait = omap_irq_wait_init(dev, vsync_irq, 1);
	} else {
		/*
		 * When we disable the digit output, we need to wait for
		 * FRAMEDONE to know that DISPC has finished with the output.
		 *
		 * OMAP2/3 does not have FRAMEDONE irq for digit output, and in
		 * that case we need to use vsync interrupt, and wait for both
		 * even and odd frames.
		 */

		if (framedone_irq)
			wait = omap_irq_wait_init(dev, framedone_irq, 1);
		else
			wait = omap_irq_wait_init(dev, vsync_irq, 2);
	}

	dispc_mgr_enable(channel, enable);

	ret = omap_irq_wait(dev, wait, msecs_to_jiffies(100));
	if (ret) {
		dev_err(dev->dev, "%s: timeout waiting for %s\n",
				omap_crtc->name, enable ? "enable" : "disable");
	}

186 187 188 189 190
	if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
		omap_crtc->ignore_digit_sync_lost = false;
		/* make sure the irq handler sees the value above */
		mb();
	}
191 192
}

193

194
static int omap_crtc_dss_enable(struct omap_overlay_manager *mgr)
195
{
196
	struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
197
	struct omap_overlay_manager_info info;
198

199 200 201 202 203 204 205
	memset(&info, 0, sizeof(info));
	info.default_color = 0x00000000;
	info.trans_key = 0x00000000;
	info.trans_key_type = OMAP_DSS_COLOR_KEY_GFX_DST;
	info.trans_enabled = false;

	dispc_mgr_setup(omap_crtc->channel, &info);
206 207
	dispc_mgr_set_timings(omap_crtc->channel,
			&omap_crtc->timings);
208
	omap_crtc_set_enabled(&omap_crtc->base, true);
209

210 211 212
	return 0;
}

213
static void omap_crtc_dss_disable(struct omap_overlay_manager *mgr)
214
{
215 216
	struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];

217
	omap_crtc_set_enabled(&omap_crtc->base, false);
218 219
}

220
static void omap_crtc_dss_set_timings(struct omap_overlay_manager *mgr,
221 222
		const struct omap_video_timings *timings)
{
223
	struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
224 225 226 227
	DBG("%s", omap_crtc->name);
	omap_crtc->timings = *timings;
}

228
static void omap_crtc_dss_set_lcd_config(struct omap_overlay_manager *mgr,
229 230
		const struct dss_lcd_mgr_config *config)
{
231
	struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
232 233 234 235
	DBG("%s", omap_crtc->name);
	dispc_mgr_set_lcd_config(omap_crtc->channel, config);
}

236
static int omap_crtc_dss_register_framedone(
237 238 239 240 241 242
		struct omap_overlay_manager *mgr,
		void (*handler)(void *), void *data)
{
	return 0;
}

243
static void omap_crtc_dss_unregister_framedone(
244 245 246 247 248 249
		struct omap_overlay_manager *mgr,
		void (*handler)(void *), void *data)
{
}

static const struct dss_mgr_ops mgr_ops = {
250 251 252 253 254 255 256 257 258
	.connect = omap_crtc_dss_connect,
	.disconnect = omap_crtc_dss_disconnect,
	.start_update = omap_crtc_dss_start_update,
	.enable = omap_crtc_dss_enable,
	.disable = omap_crtc_dss_disable,
	.set_timings = omap_crtc_dss_set_timings,
	.set_lcd_config = omap_crtc_dss_set_lcd_config,
	.register_framedone_handler = omap_crtc_dss_register_framedone,
	.unregister_framedone_handler = omap_crtc_dss_unregister_framedone,
259 260
};

261
/* -----------------------------------------------------------------------------
262
 * Setup, Flush and Page Flip
263 264
 */

265
static void omap_crtc_complete_page_flip(struct drm_crtc *crtc)
266
{
267
	struct drm_pending_vblank_event *event;
268
	struct drm_device *dev = crtc->dev;
269
	unsigned long flags;
270

271
	event = crtc->state->event;
272

273 274
	if (!event)
		return;
275 276 277

	spin_lock_irqsave(&dev->event_lock, flags);

278
	list_del(&event->base.link);
279

280 281 282 283 284 285 286 287
	/*
	 * Queue the event for delivery if it's still linked to a file
	 * handle, otherwise just destroy it.
	 */
	if (event->base.file_priv)
		drm_crtc_send_vblank_event(crtc, event);
	else
		event->base.destroy(&event->base);
288

289
	spin_unlock_irqrestore(&dev->event_lock, flags);
290 291
}

292 293 294 295
static void omap_crtc_error_irq(struct omap_drm_irq *irq, uint32_t irqstatus)
{
	struct omap_crtc *omap_crtc =
			container_of(irq, struct omap_crtc, error_irq);
296 297 298 299 300 301 302

	if (omap_crtc->ignore_digit_sync_lost) {
		irqstatus &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
		if (!irqstatus)
			return;
	}

303
	DRM_ERROR_RATELIMITED("%s: errors: %08x\n", omap_crtc->name, irqstatus);
304 305
}

306
static void omap_crtc_vblank_irq(struct omap_drm_irq *irq, uint32_t irqstatus)
307 308
{
	struct omap_crtc *omap_crtc =
309 310
			container_of(irq, struct omap_crtc, vblank_irq);
	struct drm_device *dev = omap_crtc->base.dev;
311

312 313 314 315
	if (dispc_mgr_go_busy(omap_crtc->channel))
		return;

	DBG("%s: apply done", omap_crtc->name);
316

317 318
	__omap_irq_unregister(dev, &omap_crtc->vblank_irq);

319 320 321 322 323 324
	rmb();
	WARN_ON(!omap_crtc->pending);
	omap_crtc->pending = false;
	wmb();

	/* wake up userspace */
325
	omap_crtc_complete_page_flip(&omap_crtc->base);
326

327 328
	/* wake up omap_atomic_complete */
	wake_up(&omap_crtc->pending_wait);
329 330 331 332
}

/* -----------------------------------------------------------------------------
 * CRTC Functions
333 334
 */

335 336 337
static void omap_crtc_destroy(struct drm_crtc *crtc)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
338 339 340

	DBG("%s", omap_crtc->name);

341
	WARN_ON(omap_crtc->vblank_irq.registered);
342 343
	omap_irq_unregister(crtc->dev, &omap_crtc->error_irq);

344
	drm_crtc_cleanup(crtc);
345

346 347 348
	kfree(omap_crtc);
}

349 350 351 352 353 354 355 356
static bool omap_crtc_mode_fixup(struct drm_crtc *crtc,
		const struct drm_display_mode *mode,
		struct drm_display_mode *adjusted_mode)
{
	return true;
}

static void omap_crtc_enable(struct drm_crtc *crtc)
357 358 359
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);

360
	DBG("%s", omap_crtc->name);
361

362 363 364 365 366 367 368
	rmb();
	WARN_ON(omap_crtc->pending);
	omap_crtc->pending = true;
	wmb();

	omap_irq_register(crtc->dev, &omap_crtc->vblank_irq);

369
	drm_crtc_vblank_on(crtc);
370 371
}

372
static void omap_crtc_disable(struct drm_crtc *crtc)
373
{
374 375 376 377 378
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);

	DBG("%s", omap_crtc->name);

	drm_crtc_vblank_off(crtc);
379 380
}

381
static void omap_crtc_mode_set_nofb(struct drm_crtc *crtc)
382 383
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
384
	struct drm_display_mode *mode = &crtc->state->adjusted_mode;
385 386

	DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
387 388 389 390 391
	    omap_crtc->name, mode->base.id, mode->name,
	    mode->vrefresh, mode->clock,
	    mode->hdisplay, mode->hsync_start, mode->hsync_end, mode->htotal,
	    mode->vdisplay, mode->vsync_start, mode->vsync_end, mode->vtotal,
	    mode->type, mode->flags);
392 393

	copy_timings_drm_to_omap(&omap_crtc->timings, mode);
394 395
}

D
Daniel Vetter 已提交
396 397
static void omap_crtc_atomic_begin(struct drm_crtc *crtc,
                                  struct drm_crtc_state *old_crtc_state)
398
{
399
}
400

D
Daniel Vetter 已提交
401 402
static void omap_crtc_atomic_flush(struct drm_crtc *crtc,
                                  struct drm_crtc_state *old_crtc_state)
403
{
404 405 406 407 408
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);

	WARN_ON(omap_crtc->vblank_irq.registered);

	if (dispc_mgr_is_enabled(omap_crtc->channel)) {
409

410 411
		DBG("%s: GO", omap_crtc->name);

412 413 414 415 416
		rmb();
		WARN_ON(omap_crtc->pending);
		omap_crtc->pending = true;
		wmb();

417 418 419
		dispc_mgr_go(omap_crtc->channel);
		omap_irq_register(crtc->dev, &omap_crtc->vblank_irq);
	}
420 421
}

422 423 424 425
static int omap_crtc_atomic_set_property(struct drm_crtc *crtc,
					 struct drm_crtc_state *state,
					 struct drm_property *property,
					 uint64_t val)
426
{
427 428 429 430 431 432 433 434 435
	struct drm_plane_state *plane_state;
	struct drm_plane *plane = crtc->primary;

	/*
	 * Delegate property set to the primary plane. Get the plane state and
	 * set the property directly.
	 */

	plane_state = drm_atomic_get_plane_state(state->state, plane);
436 437
	if (IS_ERR(plane_state))
		return PTR_ERR(plane_state);
438 439 440

	return drm_atomic_plane_set_property(plane, plane_state, property, val);
}
441

442 443 444 445 446 447 448 449 450 451 452 453 454
static int omap_crtc_atomic_get_property(struct drm_crtc *crtc,
					 const struct drm_crtc_state *state,
					 struct drm_property *property,
					 uint64_t *val)
{
	/*
	 * Delegate property get to the primary plane. The
	 * drm_atomic_plane_get_property() function isn't exported, but can be
	 * called through drm_object_property_get_value() as that will call
	 * drm_atomic_get_property() for atomic drivers.
	 */
	return drm_object_property_get_value(&crtc->primary->base, property,
					     val);
455 456
}

457
static const struct drm_crtc_funcs omap_crtc_funcs = {
458
	.reset = drm_atomic_helper_crtc_reset,
459
	.set_config = drm_atomic_helper_set_config,
460
	.destroy = omap_crtc_destroy,
461
	.page_flip = drm_atomic_helper_page_flip,
462
	.set_property = drm_atomic_helper_crtc_set_property,
463 464
	.atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
	.atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
465 466
	.atomic_set_property = omap_crtc_atomic_set_property,
	.atomic_get_property = omap_crtc_atomic_get_property,
467 468 469 470
};

static const struct drm_crtc_helper_funcs omap_crtc_helper_funcs = {
	.mode_fixup = omap_crtc_mode_fixup,
471
	.mode_set_nofb = omap_crtc_mode_set_nofb,
472 473
	.disable = omap_crtc_disable,
	.enable = omap_crtc_enable,
474 475
	.atomic_begin = omap_crtc_atomic_begin,
	.atomic_flush = omap_crtc_atomic_flush,
476 477
};

478 479 480
/* -----------------------------------------------------------------------------
 * Init and Cleanup
 */
481

482
static const char *channel_names[] = {
483 484 485 486
	[OMAP_DSS_CHANNEL_LCD] = "lcd",
	[OMAP_DSS_CHANNEL_DIGIT] = "tv",
	[OMAP_DSS_CHANNEL_LCD2] = "lcd2",
	[OMAP_DSS_CHANNEL_LCD3] = "lcd3",
487 488
};

489 490 491 492 493
void omap_crtc_pre_init(void)
{
	dss_install_mgr_ops(&mgr_ops);
}

494 495 496 497 498
void omap_crtc_pre_uninit(void)
{
	dss_uninstall_mgr_ops();
}

499 500
/* initialize crtc */
struct drm_crtc *omap_crtc_init(struct drm_device *dev,
501
		struct drm_plane *plane, enum omap_channel channel, int id)
502 503
{
	struct drm_crtc *crtc = NULL;
504
	struct omap_crtc *omap_crtc;
505
	int ret;
506 507

	DBG("%s", channel_names[channel]);
508

509
	omap_crtc = kzalloc(sizeof(*omap_crtc), GFP_KERNEL);
510
	if (!omap_crtc)
511
		return NULL;
512 513

	crtc = &omap_crtc->base;
514

515
	init_waitqueue_head(&omap_crtc->pending_wait);
516

517 518 519
	omap_crtc->channel = channel;
	omap_crtc->name = channel_names[channel];

520 521
	omap_crtc->vblank_irq.irqmask = pipe2vbl(crtc);
	omap_crtc->vblank_irq.irq = omap_crtc_vblank_irq;
522 523 524 525 526 527 528

	omap_crtc->error_irq.irqmask =
			dispc_mgr_get_sync_lost_irq(channel);
	omap_crtc->error_irq.irq = omap_crtc_error_irq;
	omap_irq_register(dev, &omap_crtc->error_irq);

	/* temporary: */
529
	omap_crtc->mgr = omap_dss_get_overlay_manager(channel);
530

531
	ret = drm_crtc_init_with_planes(dev, crtc, plane, NULL,
532
					&omap_crtc_funcs, NULL);
533 534 535 536 537
	if (ret < 0) {
		kfree(omap_crtc);
		return NULL;
	}

538 539
	drm_crtc_helper_add(crtc, &omap_crtc_helper_funcs);

540
	omap_plane_install_properties(crtc->primary, &crtc->base);
541

542 543
	omap_crtcs[channel] = omap_crtc;

544 545
	return crtc;
}