omap_crtc.c 14.8 KB
Newer Older
1
/*
R
Rob Clark 已提交
2
 * drivers/gpu/drm/omapdrm/omap_crtc.c
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * Copyright (C) 2011 Texas Instruments
 * Author: Rob Clark <rob@ti.com>
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

20 21
#include <linux/completion.h>

22 23
#include <drm/drm_atomic.h>
#include <drm/drm_atomic_helper.h>
24 25
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
26
#include <drm/drm_mode.h>
27
#include <drm/drm_plane_helper.h>
28 29

#include "omap_drv.h"
30 31 32 33 34

#define to_omap_crtc(x) container_of(x, struct omap_crtc, base)

struct omap_crtc {
	struct drm_crtc base;
35

36
	const char *name;
37 38 39 40 41 42 43 44
	enum omap_channel channel;

	/*
	 * Temporary: eventually this will go away, but it is needed
	 * for now to keep the output's happy.  (They only need
	 * mgr->id.)  Eventually this will be replaced w/ something
	 * more common-panel-framework-y
	 */
45
	struct omap_overlay_manager *mgr;
46 47 48

	struct omap_video_timings timings;

49
	struct omap_drm_irq vblank_irq;
50 51
	struct omap_drm_irq error_irq;

52 53
	/* pending event */
	struct drm_pending_vblank_event *event;
54
	wait_queue_head_t flip_wait;
55

56 57
	struct completion completion;

58
	bool ignore_digit_sync_lost;
59 60
};

61 62 63 64
/* -----------------------------------------------------------------------------
 * Helper Functions
 */

65 66 67 68 69 70 71
uint32_t pipe2vbl(struct drm_crtc *crtc)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);

	return dispc_mgr_get_vsync_irq(omap_crtc->channel);
}

72
struct omap_video_timings *omap_crtc_timings(struct drm_crtc *crtc)
73 74 75 76 77 78 79 80 81 82 83 84 85 86 87
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
	return &omap_crtc->timings;
}

enum omap_channel omap_crtc_channel(struct drm_crtc *crtc)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
	return omap_crtc->channel;
}

/* -----------------------------------------------------------------------------
 * DSS Manager Functions
 */

88 89 90 91 92 93 94 95 96
/*
 * Manager-ops, callbacks from output when they need to configure
 * the upstream part of the video pipe.
 *
 * Most of these we can ignore until we add support for command-mode
 * panels.. for video-mode the crtc-helpers already do an adequate
 * job of sequencing the setup of the video pipe in the proper order
 */

97 98 99
/* ovl-mgr-id -> crtc */
static struct omap_crtc *omap_crtcs[8];

100
/* we can probably ignore these until we support command-mode panels: */
101
static int omap_crtc_dss_connect(struct omap_overlay_manager *mgr,
102
		struct omap_dss_device *dst)
103 104 105 106 107 108 109 110 111 112 113 114 115
{
	if (mgr->output)
		return -EINVAL;

	if ((mgr->supported_outputs & dst->id) == 0)
		return -EINVAL;

	dst->manager = mgr;
	mgr->output = dst;

	return 0;
}

116
static void omap_crtc_dss_disconnect(struct omap_overlay_manager *mgr,
117
		struct omap_dss_device *dst)
118 119 120 121 122
{
	mgr->output->manager = NULL;
	mgr->output = NULL;
}

123
static void omap_crtc_dss_start_update(struct omap_overlay_manager *mgr)
124 125 126
{
}

127
/* Called only from the encoder enable/disable and suspend/resume handlers. */
128 129 130 131 132 133 134 135 136 137 138 139
static void omap_crtc_set_enabled(struct drm_crtc *crtc, bool enable)
{
	struct drm_device *dev = crtc->dev;
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
	enum omap_channel channel = omap_crtc->channel;
	struct omap_irq_wait *wait;
	u32 framedone_irq, vsync_irq;
	int ret;

	if (dispc_mgr_is_enabled(channel) == enable)
		return;

140 141 142 143 144 145 146
	if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
		/*
		 * Digit output produces some sync lost interrupts during the
		 * first frame when enabling, so we need to ignore those.
		 */
		omap_crtc->ignore_digit_sync_lost = true;
	}
147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176

	framedone_irq = dispc_mgr_get_framedone_irq(channel);
	vsync_irq = dispc_mgr_get_vsync_irq(channel);

	if (enable) {
		wait = omap_irq_wait_init(dev, vsync_irq, 1);
	} else {
		/*
		 * When we disable the digit output, we need to wait for
		 * FRAMEDONE to know that DISPC has finished with the output.
		 *
		 * OMAP2/3 does not have FRAMEDONE irq for digit output, and in
		 * that case we need to use vsync interrupt, and wait for both
		 * even and odd frames.
		 */

		if (framedone_irq)
			wait = omap_irq_wait_init(dev, framedone_irq, 1);
		else
			wait = omap_irq_wait_init(dev, vsync_irq, 2);
	}

	dispc_mgr_enable(channel, enable);

	ret = omap_irq_wait(dev, wait, msecs_to_jiffies(100));
	if (ret) {
		dev_err(dev->dev, "%s: timeout waiting for %s\n",
				omap_crtc->name, enable ? "enable" : "disable");
	}

177 178 179 180 181
	if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
		omap_crtc->ignore_digit_sync_lost = false;
		/* make sure the irq handler sees the value above */
		mb();
	}
182 183
}

184

185
static int omap_crtc_dss_enable(struct omap_overlay_manager *mgr)
186
{
187
	struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
188
	struct omap_overlay_manager_info info;
189

190 191 192 193 194 195 196
	memset(&info, 0, sizeof(info));
	info.default_color = 0x00000000;
	info.trans_key = 0x00000000;
	info.trans_key_type = OMAP_DSS_COLOR_KEY_GFX_DST;
	info.trans_enabled = false;

	dispc_mgr_setup(omap_crtc->channel, &info);
197 198
	dispc_mgr_set_timings(omap_crtc->channel,
			&omap_crtc->timings);
199
	omap_crtc_set_enabled(&omap_crtc->base, true);
200

201 202 203
	return 0;
}

204
static void omap_crtc_dss_disable(struct omap_overlay_manager *mgr)
205
{
206 207
	struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];

208
	omap_crtc_set_enabled(&omap_crtc->base, false);
209 210
}

211
static void omap_crtc_dss_set_timings(struct omap_overlay_manager *mgr,
212 213
		const struct omap_video_timings *timings)
{
214
	struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
215 216 217 218
	DBG("%s", omap_crtc->name);
	omap_crtc->timings = *timings;
}

219
static void omap_crtc_dss_set_lcd_config(struct omap_overlay_manager *mgr,
220 221
		const struct dss_lcd_mgr_config *config)
{
222
	struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
223 224 225 226
	DBG("%s", omap_crtc->name);
	dispc_mgr_set_lcd_config(omap_crtc->channel, config);
}

227
static int omap_crtc_dss_register_framedone(
228 229 230 231 232 233
		struct omap_overlay_manager *mgr,
		void (*handler)(void *), void *data)
{
	return 0;
}

234
static void omap_crtc_dss_unregister_framedone(
235 236 237 238 239 240
		struct omap_overlay_manager *mgr,
		void (*handler)(void *), void *data)
{
}

static const struct dss_mgr_ops mgr_ops = {
241 242 243 244 245 246 247 248 249
	.connect = omap_crtc_dss_connect,
	.disconnect = omap_crtc_dss_disconnect,
	.start_update = omap_crtc_dss_start_update,
	.enable = omap_crtc_dss_enable,
	.disable = omap_crtc_dss_disable,
	.set_timings = omap_crtc_dss_set_timings,
	.set_lcd_config = omap_crtc_dss_set_lcd_config,
	.register_framedone_handler = omap_crtc_dss_register_framedone,
	.unregister_framedone_handler = omap_crtc_dss_unregister_framedone,
250 251
};

252
/* -----------------------------------------------------------------------------
253
 * Setup, Flush and Page Flip
254 255
 */

256
static void omap_crtc_complete_page_flip(struct drm_crtc *crtc)
257 258
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
259
	struct drm_pending_vblank_event *event;
260
	struct drm_device *dev = crtc->dev;
261
	unsigned long flags;
262

263
	spin_lock_irqsave(&dev->event_lock, flags);
264

265 266
	event = omap_crtc->event;
	omap_crtc->event = NULL;
267

268
	if (event) {
269 270 271 272 273 274 275 276 277 278 279
		list_del(&event->base.link);

		/*
		 * Queue the event for delivery if it's still linked to a file
		 * handle, otherwise just destroy it.
		 */
		if (event->base.file_priv)
			drm_crtc_send_vblank_event(crtc, event);
		else
			event->base.destroy(&event->base);

280
		wake_up(&omap_crtc->flip_wait);
281 282 283 284
		drm_crtc_vblank_put(crtc);
	}

	spin_unlock_irqrestore(&dev->event_lock, flags);
285 286 287 288 289 290 291 292 293 294
}

static bool omap_crtc_page_flip_pending(struct drm_crtc *crtc)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
	struct drm_device *dev = crtc->dev;
	unsigned long flags;
	bool pending;

	spin_lock_irqsave(&dev->event_lock, flags);
295
	pending = omap_crtc->event != NULL;
296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311
	spin_unlock_irqrestore(&dev->event_lock, flags);

	return pending;
}

static void omap_crtc_wait_page_flip(struct drm_crtc *crtc)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);

	if (wait_event_timeout(omap_crtc->flip_wait,
			       !omap_crtc_page_flip_pending(crtc),
			       msecs_to_jiffies(50)))
		return;

	dev_warn(crtc->dev->dev, "page flip timeout!\n");

312
	omap_crtc_complete_page_flip(crtc);
313 314
}

315 316 317 318
static void omap_crtc_error_irq(struct omap_drm_irq *irq, uint32_t irqstatus)
{
	struct omap_crtc *omap_crtc =
			container_of(irq, struct omap_crtc, error_irq);
319 320 321 322 323 324 325

	if (omap_crtc->ignore_digit_sync_lost) {
		irqstatus &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
		if (!irqstatus)
			return;
	}

326
	DRM_ERROR_RATELIMITED("%s: errors: %08x\n", omap_crtc->name, irqstatus);
327 328
}

329
static void omap_crtc_vblank_irq(struct omap_drm_irq *irq, uint32_t irqstatus)
330 331
{
	struct omap_crtc *omap_crtc =
332 333
			container_of(irq, struct omap_crtc, vblank_irq);
	struct drm_device *dev = omap_crtc->base.dev;
334

335 336 337 338 339 340 341
	if (dispc_mgr_go_busy(omap_crtc->channel))
		return;

	DBG("%s: apply done", omap_crtc->name);
	__omap_irq_unregister(dev, &omap_crtc->vblank_irq);

	/* wakeup userspace */
342
	omap_crtc_complete_page_flip(&omap_crtc->base);
343 344

	complete(&omap_crtc->completion);
345 346
}

347
static int omap_crtc_flush(struct drm_crtc *crtc)
348
{
349
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
350

351
	DBG("%s: GO", omap_crtc->name);
352

353
	WARN_ON(omap_crtc->vblank_irq.registered);
354

355 356 357
	if (dispc_mgr_is_enabled(omap_crtc->channel)) {
		dispc_mgr_go(omap_crtc->channel);
		omap_irq_register(crtc->dev, &omap_crtc->vblank_irq);
358

359 360 361 362
		WARN_ON(!wait_for_completion_timeout(&omap_crtc->completion,
						     msecs_to_jiffies(100)));
		reinit_completion(&omap_crtc->completion);
	}
363 364 365 366 367 368

	return 0;
}

/* -----------------------------------------------------------------------------
 * CRTC Functions
369 370
 */

371 372 373
static void omap_crtc_destroy(struct drm_crtc *crtc)
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
374 375 376

	DBG("%s", omap_crtc->name);

377
	WARN_ON(omap_crtc->vblank_irq.registered);
378 379
	omap_irq_unregister(crtc->dev, &omap_crtc->error_irq);

380
	drm_crtc_cleanup(crtc);
381

382 383 384
	kfree(omap_crtc);
}

385 386 387 388 389 390 391 392
static bool omap_crtc_mode_fixup(struct drm_crtc *crtc,
		const struct drm_display_mode *mode,
		struct drm_display_mode *adjusted_mode)
{
	return true;
}

static void omap_crtc_enable(struct drm_crtc *crtc)
393 394 395
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);

396
	DBG("%s", omap_crtc->name);
397

398
	drm_crtc_vblank_on(crtc);
399 400
}

401
static void omap_crtc_disable(struct drm_crtc *crtc)
402
{
403 404 405 406 407 408
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);

	DBG("%s", omap_crtc->name);

	omap_crtc_wait_page_flip(crtc);
	drm_crtc_vblank_off(crtc);
409 410
}

411
static void omap_crtc_mode_set_nofb(struct drm_crtc *crtc)
412 413
{
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
414
	struct drm_display_mode *mode = &crtc->state->adjusted_mode;
415 416

	DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
417 418 419 420 421
	    omap_crtc->name, mode->base.id, mode->name,
	    mode->vrefresh, mode->clock,
	    mode->hdisplay, mode->hsync_start, mode->hsync_end, mode->htotal,
	    mode->vdisplay, mode->vsync_start, mode->vsync_end, mode->vtotal,
	    mode->type, mode->flags);
422 423

	copy_timings_drm_to_omap(&omap_crtc->timings, mode);
424 425
}

426 427
static void omap_crtc_atomic_begin(struct drm_crtc *crtc)
{
428
	struct drm_pending_vblank_event *event = crtc->state->event;
429
	struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
430
	struct drm_device *dev = crtc->dev;
431
	unsigned long flags;
432

433 434 435
	if (event) {
		WARN_ON(omap_crtc->event);
		WARN_ON(drm_crtc_vblank_get(crtc) != 0);
436

437 438
		spin_lock_irqsave(&dev->event_lock, flags);
		omap_crtc->event = event;
439
		spin_unlock_irqrestore(&dev->event_lock, flags);
440
	}
441
}
442

443 444 445
static void omap_crtc_atomic_flush(struct drm_crtc *crtc)
{
	omap_crtc_flush(crtc);
446

447 448
	crtc->invert_dimensions = !!(crtc->primary->state->rotation &
				    (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270)));
449 450
}

451 452 453 454
static int omap_crtc_atomic_set_property(struct drm_crtc *crtc,
					 struct drm_crtc_state *state,
					 struct drm_property *property,
					 uint64_t val)
455
{
456 457 458 459 460 461 462 463 464 465 466 467 468 469
	struct drm_plane_state *plane_state;
	struct drm_plane *plane = crtc->primary;

	/*
	 * Delegate property set to the primary plane. Get the plane state and
	 * set the property directly.
	 */

	plane_state = drm_atomic_get_plane_state(state->state, plane);
	if (!plane_state)
		return -EINVAL;

	return drm_atomic_plane_set_property(plane, plane_state, property, val);
}
470

471 472 473 474 475 476 477 478 479 480 481 482 483
static int omap_crtc_atomic_get_property(struct drm_crtc *crtc,
					 const struct drm_crtc_state *state,
					 struct drm_property *property,
					 uint64_t *val)
{
	/*
	 * Delegate property get to the primary plane. The
	 * drm_atomic_plane_get_property() function isn't exported, but can be
	 * called through drm_object_property_get_value() as that will call
	 * drm_atomic_get_property() for atomic drivers.
	 */
	return drm_object_property_get_value(&crtc->primary->base, property,
					     val);
484 485
}

486
static const struct drm_crtc_funcs omap_crtc_funcs = {
487
	.reset = drm_atomic_helper_crtc_reset,
488
	.set_config = drm_atomic_helper_set_config,
489
	.destroy = omap_crtc_destroy,
490
	.page_flip = drm_atomic_helper_page_flip,
491
	.set_property = drm_atomic_helper_crtc_set_property,
492 493
	.atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
	.atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
494 495
	.atomic_set_property = omap_crtc_atomic_set_property,
	.atomic_get_property = omap_crtc_atomic_get_property,
496 497 498 499
};

static const struct drm_crtc_helper_funcs omap_crtc_helper_funcs = {
	.mode_fixup = omap_crtc_mode_fixup,
500
	.mode_set_nofb = omap_crtc_mode_set_nofb,
501 502
	.disable = omap_crtc_disable,
	.enable = omap_crtc_enable,
503 504
	.atomic_begin = omap_crtc_atomic_begin,
	.atomic_flush = omap_crtc_atomic_flush,
505 506
};

507 508 509
/* -----------------------------------------------------------------------------
 * Init and Cleanup
 */
510

511
static const char *channel_names[] = {
512 513 514 515
	[OMAP_DSS_CHANNEL_LCD] = "lcd",
	[OMAP_DSS_CHANNEL_DIGIT] = "tv",
	[OMAP_DSS_CHANNEL_LCD2] = "lcd2",
	[OMAP_DSS_CHANNEL_LCD3] = "lcd3",
516 517
};

518 519 520 521 522
void omap_crtc_pre_init(void)
{
	dss_install_mgr_ops(&mgr_ops);
}

523 524 525 526 527
void omap_crtc_pre_uninit(void)
{
	dss_uninstall_mgr_ops();
}

528 529
/* initialize crtc */
struct drm_crtc *omap_crtc_init(struct drm_device *dev,
530
		struct drm_plane *plane, enum omap_channel channel, int id)
531 532
{
	struct drm_crtc *crtc = NULL;
533
	struct omap_crtc *omap_crtc;
534
	int ret;
535 536

	DBG("%s", channel_names[channel]);
537

538
	omap_crtc = kzalloc(sizeof(*omap_crtc), GFP_KERNEL);
539
	if (!omap_crtc)
540
		return NULL;
541 542

	crtc = &omap_crtc->base;
543

544
	init_waitqueue_head(&omap_crtc->flip_wait);
545
	init_completion(&omap_crtc->completion);
546

547 548 549
	omap_crtc->channel = channel;
	omap_crtc->name = channel_names[channel];

550 551
	omap_crtc->vblank_irq.irqmask = pipe2vbl(crtc);
	omap_crtc->vblank_irq.irq = omap_crtc_vblank_irq;
552 553 554 555 556 557 558

	omap_crtc->error_irq.irqmask =
			dispc_mgr_get_sync_lost_irq(channel);
	omap_crtc->error_irq.irq = omap_crtc_error_irq;
	omap_irq_register(dev, &omap_crtc->error_irq);

	/* temporary: */
559
	omap_crtc->mgr = omap_dss_get_overlay_manager(channel);
560

561 562 563 564 565 566 567
	ret = drm_crtc_init_with_planes(dev, crtc, plane, NULL,
					&omap_crtc_funcs);
	if (ret < 0) {
		kfree(omap_crtc);
		return NULL;
	}

568 569
	drm_crtc_helper_add(crtc, &omap_crtc_helper_funcs);

570
	omap_plane_install_properties(crtc->primary, &crtc->base);
571

572 573
	omap_crtcs[channel] = omap_crtc;

574 575
	return crtc;
}