mxc_nand.c 41.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
/*
 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
 * Copyright 2008 Sascha Hauer, kernel@pengutronix.de
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version 2
 * of the License, or (at your option) any later version.
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
 * MA 02110-1301, USA.
 */

#include <linux/delay.h>
#include <linux/slab.h>
#include <linux/init.h>
#include <linux/module.h>
#include <linux/mtd/mtd.h>
#include <linux/mtd/nand.h>
#include <linux/mtd/partitions.h>
#include <linux/interrupt.h>
#include <linux/device.h>
#include <linux/platform_device.h>
#include <linux/clk.h>
#include <linux/err.h>
#include <linux/io.h>
33 34
#include <linux/irq.h>
#include <linux/completion.h>
35
#include <linux/of.h>
36 37
#include <linux/of_device.h>
#include <linux/of_mtd.h>
38 39

#include <asm/mach/flash.h>
40
#include <linux/platform_data/mtd-mxc_nand.h>
41 42 43 44

#define DRIVER_NAME "mxc_nand"

/* Addresses for NFC registers */
45 46 47 48 49 50 51 52 53 54 55
#define NFC_V1_V2_BUF_SIZE		(host->regs + 0x00)
#define NFC_V1_V2_BUF_ADDR		(host->regs + 0x04)
#define NFC_V1_V2_FLASH_ADDR		(host->regs + 0x06)
#define NFC_V1_V2_FLASH_CMD		(host->regs + 0x08)
#define NFC_V1_V2_CONFIG		(host->regs + 0x0a)
#define NFC_V1_V2_ECC_STATUS_RESULT	(host->regs + 0x0c)
#define NFC_V1_V2_RSLTMAIN_AREA		(host->regs + 0x0e)
#define NFC_V1_V2_RSLTSPARE_AREA	(host->regs + 0x10)
#define NFC_V1_V2_WRPROT		(host->regs + 0x12)
#define NFC_V1_UNLOCKSTART_BLKADDR	(host->regs + 0x14)
#define NFC_V1_UNLOCKEND_BLKADDR	(host->regs + 0x16)
56 57 58 59 60 61 62 63
#define NFC_V21_UNLOCKSTART_BLKADDR0	(host->regs + 0x20)
#define NFC_V21_UNLOCKSTART_BLKADDR1	(host->regs + 0x24)
#define NFC_V21_UNLOCKSTART_BLKADDR2	(host->regs + 0x28)
#define NFC_V21_UNLOCKSTART_BLKADDR3	(host->regs + 0x2c)
#define NFC_V21_UNLOCKEND_BLKADDR0	(host->regs + 0x22)
#define NFC_V21_UNLOCKEND_BLKADDR1	(host->regs + 0x26)
#define NFC_V21_UNLOCKEND_BLKADDR2	(host->regs + 0x2a)
#define NFC_V21_UNLOCKEND_BLKADDR3	(host->regs + 0x2e)
64 65 66 67
#define NFC_V1_V2_NF_WRPRST		(host->regs + 0x18)
#define NFC_V1_V2_CONFIG1		(host->regs + 0x1a)
#define NFC_V1_V2_CONFIG2		(host->regs + 0x1c)

S
Sascha Hauer 已提交
68
#define NFC_V2_CONFIG1_ECC_MODE_4	(1 << 0)
69 70 71 72 73 74
#define NFC_V1_V2_CONFIG1_SP_EN		(1 << 2)
#define NFC_V1_V2_CONFIG1_ECC_EN	(1 << 3)
#define NFC_V1_V2_CONFIG1_INT_MSK	(1 << 4)
#define NFC_V1_V2_CONFIG1_BIG		(1 << 5)
#define NFC_V1_V2_CONFIG1_RST		(1 << 6)
#define NFC_V1_V2_CONFIG1_CE		(1 << 7)
75 76 77
#define NFC_V2_CONFIG1_ONE_CYCLE	(1 << 8)
#define NFC_V2_CONFIG1_PPB(x)		(((x) & 0x3) << 9)
#define NFC_V2_CONFIG1_FP_INT		(1 << 11)
78 79 80 81 82 83 84 85 86 87 88 89 90

#define NFC_V1_V2_CONFIG2_INT		(1 << 15)

/*
 * Operation modes for the NFC. Valid for v1, v2 and v3
 * type controllers.
 */
#define NFC_CMD				(1 << 0)
#define NFC_ADDR			(1 << 1)
#define NFC_INPUT			(1 << 2)
#define NFC_OUTPUT			(1 << 3)
#define NFC_ID				(1 << 4)
#define NFC_STATUS			(1 << 5)
91

S
Sascha Hauer 已提交
92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119
#define NFC_V3_FLASH_CMD		(host->regs_axi + 0x00)
#define NFC_V3_FLASH_ADDR0		(host->regs_axi + 0x04)

#define NFC_V3_CONFIG1			(host->regs_axi + 0x34)
#define NFC_V3_CONFIG1_SP_EN		(1 << 0)
#define NFC_V3_CONFIG1_RBA(x)		(((x) & 0x7 ) << 4)

#define NFC_V3_ECC_STATUS_RESULT	(host->regs_axi + 0x38)

#define NFC_V3_LAUNCH			(host->regs_axi + 0x40)

#define NFC_V3_WRPROT			(host->regs_ip + 0x0)
#define NFC_V3_WRPROT_LOCK_TIGHT	(1 << 0)
#define NFC_V3_WRPROT_LOCK		(1 << 1)
#define NFC_V3_WRPROT_UNLOCK		(1 << 2)
#define NFC_V3_WRPROT_BLS_UNLOCK	(2 << 6)

#define NFC_V3_WRPROT_UNLOCK_BLK_ADD0   (host->regs_ip + 0x04)

#define NFC_V3_CONFIG2			(host->regs_ip + 0x24)
#define NFC_V3_CONFIG2_PS_512			(0 << 0)
#define NFC_V3_CONFIG2_PS_2048			(1 << 0)
#define NFC_V3_CONFIG2_PS_4096			(2 << 0)
#define NFC_V3_CONFIG2_ONE_CYCLE		(1 << 2)
#define NFC_V3_CONFIG2_ECC_EN			(1 << 3)
#define NFC_V3_CONFIG2_2CMD_PHASES		(1 << 4)
#define NFC_V3_CONFIG2_NUM_ADDR_PHASE0		(1 << 5)
#define NFC_V3_CONFIG2_ECC_MODE_8		(1 << 6)
S
Sascha Hauer 已提交
120
#define NFC_V3_CONFIG2_PPB(x, shift)		(((x) & 0x3) << shift)
S
Sascha Hauer 已提交
121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138
#define NFC_V3_CONFIG2_NUM_ADDR_PHASE1(x)	(((x) & 0x3) << 12)
#define NFC_V3_CONFIG2_INT_MSK			(1 << 15)
#define NFC_V3_CONFIG2_ST_CMD(x)		(((x) & 0xff) << 24)
#define NFC_V3_CONFIG2_SPAS(x)			(((x) & 0xff) << 16)

#define NFC_V3_CONFIG3				(host->regs_ip + 0x28)
#define NFC_V3_CONFIG3_ADD_OP(x)		(((x) & 0x3) << 0)
#define NFC_V3_CONFIG3_FW8			(1 << 3)
#define NFC_V3_CONFIG3_SBB(x)			(((x) & 0x7) << 8)
#define NFC_V3_CONFIG3_NUM_OF_DEVICES(x)	(((x) & 0x7) << 12)
#define NFC_V3_CONFIG3_RBB_MODE			(1 << 15)
#define NFC_V3_CONFIG3_NO_SDMA			(1 << 20)

#define NFC_V3_IPC			(host->regs_ip + 0x2C)
#define NFC_V3_IPC_CREQ			(1 << 0)
#define NFC_V3_IPC_INT			(1 << 31)

#define NFC_V3_DELAY_LINE		(host->regs_ip + 0x34)
139

140 141 142 143 144 145 146 147 148 149 150
struct mxc_nand_host;

struct mxc_nand_devtype_data {
	void (*preset)(struct mtd_info *);
	void (*send_cmd)(struct mxc_nand_host *, uint16_t, int);
	void (*send_addr)(struct mxc_nand_host *, uint16_t, int);
	void (*send_page)(struct mtd_info *, unsigned int);
	void (*send_read_id)(struct mxc_nand_host *);
	uint16_t (*get_dev_status)(struct mxc_nand_host *);
	int (*check_int)(struct mxc_nand_host *);
	void (*irq_control)(struct mxc_nand_host *, int);
151
	u32 (*get_ecc_status)(struct mxc_nand_host *);
152
	struct nand_ecclayout *ecclayout_512, *ecclayout_2k, *ecclayout_4k;
153
	void (*select_chip)(struct mtd_info *mtd, int chip);
154 155
	int (*correct_data)(struct mtd_info *mtd, u_char *dat,
			u_char *read_ecc, u_char *calc_ecc);
156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171

	/*
	 * On i.MX21 the CONFIG2:INT bit cannot be read if interrupts are masked
	 * (CONFIG1:INT_MSK is set). To handle this the driver uses
	 * enable_irq/disable_irq_nosync instead of CONFIG1:INT_MSK
	 */
	int irqpending_quirk;
	int needs_ip;

	size_t regs_offset;
	size_t spare0_offset;
	size_t axi_offset;

	int spare_len;
	int eccbytes;
	int eccsize;
S
Sascha Hauer 已提交
172
	int ppb_shift;
173 174
};

175 176 177 178 179
struct mxc_nand_host {
	struct mtd_info		mtd;
	struct nand_chip	nand;
	struct device		*dev;

180 181
	void __iomem		*spare0;
	void __iomem		*main_area0;
182 183

	void __iomem		*base;
184
	void __iomem		*regs;
S
Sascha Hauer 已提交
185 186
	void __iomem		*regs_axi;
	void __iomem		*regs_ip;
187 188 189 190
	int			status_request;
	struct clk		*clk;
	int			clk_act;
	int			irq;
191
	int			eccsize;
192
	int			active_cs;
193

194
	struct completion	op_completion;
195

S
Sascha Hauer 已提交
196 197
	uint8_t			*data_buf;
	unsigned int		buf_start;
198

199
	const struct mxc_nand_devtype_data *devtype_data;
200
	struct mxc_nand_platform_data pdata;
201 202 203
};

/* OOB placement block for use with hardware ecc generation */
S
Sascha Hauer 已提交
204
static struct nand_ecclayout nandv1_hw_eccoob_smallpage = {
205 206
	.eccbytes = 5,
	.eccpos = {6, 7, 8, 9, 10},
207
	.oobfree = {{0, 5}, {12, 4}, }
208 209
};

S
Sascha Hauer 已提交
210
static struct nand_ecclayout nandv1_hw_eccoob_largepage = {
211 212 213 214
	.eccbytes = 20,
	.eccpos = {6, 7, 8, 9, 10, 22, 23, 24, 25, 26,
		   38, 39, 40, 41, 42, 54, 55, 56, 57, 58},
	.oobfree = {{2, 4}, {11, 10}, {27, 10}, {43, 10}, {59, 5}, }
215 216
};

S
Sascha Hauer 已提交
217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244
/* OOB description for 512 byte pages with 16 byte OOB */
static struct nand_ecclayout nandv2_hw_eccoob_smallpage = {
	.eccbytes = 1 * 9,
	.eccpos = {
		 7,  8,  9, 10, 11, 12, 13, 14, 15
	},
	.oobfree = {
		{.offset = 0, .length = 5}
	}
};

/* OOB description for 2048 byte pages with 64 byte OOB */
static struct nand_ecclayout nandv2_hw_eccoob_largepage = {
	.eccbytes = 4 * 9,
	.eccpos = {
		 7,  8,  9, 10, 11, 12, 13, 14, 15,
		23, 24, 25, 26, 27, 28, 29, 30, 31,
		39, 40, 41, 42, 43, 44, 45, 46, 47,
		55, 56, 57, 58, 59, 60, 61, 62, 63
	},
	.oobfree = {
		{.offset = 2, .length = 4},
		{.offset = 16, .length = 7},
		{.offset = 32, .length = 7},
		{.offset = 48, .length = 7}
	}
};

245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269
/* OOB description for 4096 byte pages with 128 byte OOB */
static struct nand_ecclayout nandv2_hw_eccoob_4k = {
	.eccbytes = 8 * 9,
	.eccpos = {
		7,  8,  9, 10, 11, 12, 13, 14, 15,
		23, 24, 25, 26, 27, 28, 29, 30, 31,
		39, 40, 41, 42, 43, 44, 45, 46, 47,
		55, 56, 57, 58, 59, 60, 61, 62, 63,
		71, 72, 73, 74, 75, 76, 77, 78, 79,
		87, 88, 89, 90, 91, 92, 93, 94, 95,
		103, 104, 105, 106, 107, 108, 109, 110, 111,
		119, 120, 121, 122, 123, 124, 125, 126, 127,
	},
	.oobfree = {
		{.offset = 2, .length = 4},
		{.offset = 16, .length = 7},
		{.offset = 32, .length = 7},
		{.offset = 48, .length = 7},
		{.offset = 64, .length = 7},
		{.offset = 80, .length = 7},
		{.offset = 96, .length = 7},
		{.offset = 112, .length = 7},
	}
};

270
static const char * const part_probes[] = {
271
	"cmdlinepart", "RedBoot", "ofpart", NULL };
272

273 274 275 276 277 278 279 280 281 282
static void memcpy32_fromio(void *trg, const void __iomem  *src, size_t size)
{
	int i;
	u32 *t = trg;
	const __iomem u32 *s = src;

	for (i = 0; i < (size >> 2); i++)
		*t++ = __raw_readl(s++);
}

283
static inline void memcpy32_toio(void __iomem *trg, const void *src, int size)
284
{
285 286
	/* __iowrite32_copy use 32bit size values so divide by 4 */
	__iowrite32_copy(trg, src, size / 4);
287 288
}

S
Sascha Hauer 已提交
289 290 291 292 293 294 295 296 297 298 299 300 301 302
static int check_int_v3(struct mxc_nand_host *host)
{
	uint32_t tmp;

	tmp = readl(NFC_V3_IPC);
	if (!(tmp & NFC_V3_IPC_INT))
		return 0;

	tmp &= ~NFC_V3_IPC_INT;
	writel(tmp, NFC_V3_IPC);

	return 1;
}

303 304 305 306
static int check_int_v1_v2(struct mxc_nand_host *host)
{
	uint32_t tmp;

307 308
	tmp = readw(NFC_V1_V2_CONFIG2);
	if (!(tmp & NFC_V1_V2_CONFIG2_INT))
309 310
		return 0;

311
	if (!host->devtype_data->irqpending_quirk)
312
		writew(tmp & ~NFC_V1_V2_CONFIG2_INT, NFC_V1_V2_CONFIG2);
313 314 315 316

	return 1;
}

317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344
static void irq_control_v1_v2(struct mxc_nand_host *host, int activate)
{
	uint16_t tmp;

	tmp = readw(NFC_V1_V2_CONFIG1);

	if (activate)
		tmp &= ~NFC_V1_V2_CONFIG1_INT_MSK;
	else
		tmp |= NFC_V1_V2_CONFIG1_INT_MSK;

	writew(tmp, NFC_V1_V2_CONFIG1);
}

static void irq_control_v3(struct mxc_nand_host *host, int activate)
{
	uint32_t tmp;

	tmp = readl(NFC_V3_CONFIG2);

	if (activate)
		tmp &= ~NFC_V3_CONFIG2_INT_MSK;
	else
		tmp |= NFC_V3_CONFIG2_INT_MSK;

	writel(tmp, NFC_V3_CONFIG2);
}

345 346
static void irq_control(struct mxc_nand_host *host, int activate)
{
347
	if (host->devtype_data->irqpending_quirk) {
348 349 350 351 352
		if (activate)
			enable_irq(host->irq);
		else
			disable_irq_nosync(host->irq);
	} else {
353
		host->devtype_data->irq_control(host, activate);
354 355 356
	}
}

357 358 359 360 361 362 363 364 365 366 367 368 369 370 371
static u32 get_ecc_status_v1(struct mxc_nand_host *host)
{
	return readw(NFC_V1_V2_ECC_STATUS_RESULT);
}

static u32 get_ecc_status_v2(struct mxc_nand_host *host)
{
	return readl(NFC_V1_V2_ECC_STATUS_RESULT);
}

static u32 get_ecc_status_v3(struct mxc_nand_host *host)
{
	return readl(NFC_V3_ECC_STATUS_RESULT);
}

372 373 374 375
static irqreturn_t mxc_nfc_irq(int irq, void *dev_id)
{
	struct mxc_nand_host *host = dev_id;

376
	if (!host->devtype_data->check_int(host))
377 378 379 380 381 382 383 384 385
		return IRQ_NONE;

	irq_control(host, 0);

	complete(&host->op_completion);

	return IRQ_HANDLED;
}

386 387 388
/* This function polls the NANDFC to wait for the basic operation to
 * complete by checking the INT bit of config2 register.
 */
389
static int wait_op_done(struct mxc_nand_host *host, int useirq)
390
{
391 392 393 394 395 396 397 398
	int ret = 0;

	/*
	 * If operation is already complete, don't bother to setup an irq or a
	 * loop.
	 */
	if (host->devtype_data->check_int(host))
		return 0;
399 400

	if (useirq) {
401 402 403 404 405 406 407 408 409 410
		unsigned long timeout;

		reinit_completion(&host->op_completion);

		irq_control(host, 1);

		timeout = wait_for_completion_timeout(&host->op_completion, HZ);
		if (!timeout && !host->devtype_data->check_int(host)) {
			dev_dbg(host->dev, "timeout waiting for irq\n");
			ret = -ETIMEDOUT;
411 412
		}
	} else {
413 414
		int max_retries = 8000;
		int done;
415

416
		do {
417
			udelay(1);
418 419 420 421 422 423 424 425 426 427

			done = host->devtype_data->check_int(host);
			if (done)
				break;

		} while (--max_retries);

		if (!done) {
			dev_dbg(host->dev, "timeout polling for completion\n");
			ret = -ETIMEDOUT;
428 429
		}
	}
430 431 432 433

	WARN_ONCE(ret < 0, "timeout! useirq=%d\n", useirq);

	return ret;
434 435
}

S
Sascha Hauer 已提交
436 437 438 439 440 441 442 443 444 445 446 447
static void send_cmd_v3(struct mxc_nand_host *host, uint16_t cmd, int useirq)
{
	/* fill command */
	writel(cmd, NFC_V3_FLASH_CMD);

	/* send out command */
	writel(NFC_CMD, NFC_V3_LAUNCH);

	/* Wait for operation to complete */
	wait_op_done(host, useirq);
}

448 449
/* This function issues the specified command to the NAND device and
 * waits for completion. */
450
static void send_cmd_v1_v2(struct mxc_nand_host *host, uint16_t cmd, int useirq)
451
{
452
	pr_debug("send_cmd(host, 0x%x, %d)\n", cmd, useirq);
453

454 455
	writew(cmd, NFC_V1_V2_FLASH_CMD);
	writew(NFC_CMD, NFC_V1_V2_CONFIG2);
456

457
	if (host->devtype_data->irqpending_quirk && (cmd == NAND_CMD_RESET)) {
I
Ivo Clarysse 已提交
458 459 460 461
		int max_retries = 100;
		/* Reset completion is indicated by NFC_CONFIG2 */
		/* being set to 0 */
		while (max_retries-- > 0) {
462
			if (readw(NFC_V1_V2_CONFIG2) == 0) {
I
Ivo Clarysse 已提交
463 464 465 466 467
				break;
			}
			udelay(1);
		}
		if (max_retries < 0)
468
			pr_debug("%s: RESET failed\n", __func__);
I
Ivo Clarysse 已提交
469 470 471 472
	} else {
		/* Wait for operation to complete */
		wait_op_done(host, useirq);
	}
473 474
}

S
Sascha Hauer 已提交
475 476 477 478 479 480 481 482 483 484 485
static void send_addr_v3(struct mxc_nand_host *host, uint16_t addr, int islast)
{
	/* fill address */
	writel(addr, NFC_V3_FLASH_ADDR0);

	/* send out address */
	writel(NFC_ADDR, NFC_V3_LAUNCH);

	wait_op_done(host, 0);
}

486 487 488
/* This function sends an address (or partial address) to the
 * NAND device. The address is used to select the source/destination for
 * a NAND command. */
489
static void send_addr_v1_v2(struct mxc_nand_host *host, uint16_t addr, int islast)
490
{
491
	pr_debug("send_addr(host, 0x%x %d)\n", addr, islast);
492

493 494
	writew(addr, NFC_V1_V2_FLASH_ADDR);
	writew(NFC_ADDR, NFC_V1_V2_CONFIG2);
495 496

	/* Wait for operation to complete */
S
Sascha Hauer 已提交
497
	wait_op_done(host, islast);
498 499
}

S
Sascha Hauer 已提交
500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515
static void send_page_v3(struct mtd_info *mtd, unsigned int ops)
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;
	uint32_t tmp;

	tmp = readl(NFC_V3_CONFIG1);
	tmp &= ~(7 << 4);
	writel(tmp, NFC_V3_CONFIG1);

	/* transfer data from NFC ram to nand */
	writel(ops, NFC_V3_LAUNCH);

	wait_op_done(host, false);
}

516 517 518 519 520 521 522 523 524 525 526 527 528 529 530
static void send_page_v2(struct mtd_info *mtd, unsigned int ops)
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;

	/* NANDFC buffer 0 is used for page read/write */
	writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);

	writew(ops, NFC_V1_V2_CONFIG2);

	/* Wait for operation to complete */
	wait_op_done(host, true);
}

static void send_page_v1(struct mtd_info *mtd, unsigned int ops)
531
{
532 533
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;
534
	int bufs, i;
535

536
	if (mtd->writesize > 512)
537 538 539
		bufs = 4;
	else
		bufs = 1;
540

541
	for (i = 0; i < bufs; i++) {
542

543
		/* NANDFC buffer 0 is used for page read/write */
544
		writew((host->active_cs << 4) | i, NFC_V1_V2_BUF_ADDR);
545

546
		writew(ops, NFC_V1_V2_CONFIG2);
547

548
		/* Wait for operation to complete */
S
Sascha Hauer 已提交
549
		wait_op_done(host, true);
550 551 552
	}
}

S
Sascha Hauer 已提交
553 554 555 556 557 558 559
static void send_read_id_v3(struct mxc_nand_host *host)
{
	/* Read ID into main buffer */
	writel(NFC_ID, NFC_V3_LAUNCH);

	wait_op_done(host, true);

560
	memcpy32_fromio(host->data_buf, host->main_area0, 16);
S
Sascha Hauer 已提交
561 562
}

563
/* Request the NANDFC to perform a read of the NAND device ID. */
564
static void send_read_id_v1_v2(struct mxc_nand_host *host)
565 566
{
	/* NANDFC buffer 0 is used for device ID output */
567
	writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);
568

569
	writew(NFC_ID, NFC_V1_V2_CONFIG2);
570 571

	/* Wait for operation to complete */
S
Sascha Hauer 已提交
572
	wait_op_done(host, true);
573

574
	memcpy32_fromio(host->data_buf, host->main_area0, 16);
575 576
}

S
Sascha Hauer 已提交
577 578 579 580 581 582 583 584
static uint16_t get_dev_status_v3(struct mxc_nand_host *host)
{
	writew(NFC_STATUS, NFC_V3_LAUNCH);
	wait_op_done(host, true);

	return readl(NFC_V3_CONFIG1) >> 16;
}

585 586
/* This function requests the NANDFC to perform a read of the
 * NAND device status and returns the current status. */
587
static uint16_t get_dev_status_v1_v2(struct mxc_nand_host *host)
588
{
S
Sascha Hauer 已提交
589
	void __iomem *main_buf = host->main_area0;
590
	uint32_t store;
591
	uint16_t ret;
592

593
	writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);
594

S
Sascha Hauer 已提交
595 596 597 598 599
	/*
	 * The device status is stored in main_area0. To
	 * prevent corruption of the buffer save the value
	 * and restore it afterwards.
	 */
600 601
	store = readl(main_buf);

602
	writew(NFC_STATUS, NFC_V1_V2_CONFIG2);
S
Sascha Hauer 已提交
603
	wait_op_done(host, true);
604 605

	ret = readw(main_buf);
S
Sascha Hauer 已提交
606

607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629
	writel(store, main_buf);

	return ret;
}

/* This functions is used by upper layer to checks if device is ready */
static int mxc_nand_dev_ready(struct mtd_info *mtd)
{
	/*
	 * NFC handles R/B internally. Therefore, this function
	 * always returns status as ready.
	 */
	return 1;
}

static void mxc_nand_enable_hwecc(struct mtd_info *mtd, int mode)
{
	/*
	 * If HW ECC is enabled, we turn it on during init. There is
	 * no need to enable again here.
	 */
}

630
static int mxc_nand_correct_data_v1(struct mtd_info *mtd, u_char *dat,
631 632 633 634 635 636 637 638 639 640
				 u_char *read_ecc, u_char *calc_ecc)
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;

	/*
	 * 1-Bit errors are automatically corrected in HW.  No need for
	 * additional correction.  2-Bit errors cannot be corrected by
	 * HW ECC, so we need to return failure
	 */
641
	uint16_t ecc_status = get_ecc_status_v1(host);
642 643

	if (((ecc_status & 0x3) == 2) || ((ecc_status >> 2) == 2)) {
644
		pr_debug("MXC_NAND: HWECC uncorrectable 2-bit ECC error\n");
645 646 647 648 649 650
		return -1;
	}

	return 0;
}

651 652 653 654 655 656 657 658 659 660 661 662 663 664 665
static int mxc_nand_correct_data_v2_v3(struct mtd_info *mtd, u_char *dat,
				 u_char *read_ecc, u_char *calc_ecc)
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;
	u32 ecc_stat, err;
	int no_subpages = 1;
	int ret = 0;
	u8 ecc_bit_mask, err_limit;

	ecc_bit_mask = (host->eccsize == 4) ? 0x7 : 0xf;
	err_limit = (host->eccsize == 4) ? 0x4 : 0x8;

	no_subpages = mtd->writesize >> 9;

666
	ecc_stat = host->devtype_data->get_ecc_status(host);
667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683

	do {
		err = ecc_stat & ecc_bit_mask;
		if (err > err_limit) {
			printk(KERN_WARNING "UnCorrectable RS-ECC Error\n");
			return -1;
		} else {
			ret += err;
		}
		ecc_stat >>= 4;
	} while (--no_subpages);

	pr_debug("%d Symbol Correctable RS-ECC Error\n", ret);

	return ret;
}

684 685 686 687 688 689 690 691 692 693
static int mxc_nand_calculate_ecc(struct mtd_info *mtd, const u_char *dat,
				  u_char *ecc_code)
{
	return 0;
}

static u_char mxc_nand_read_byte(struct mtd_info *mtd)
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;
S
Sascha Hauer 已提交
694
	uint8_t ret;
695 696 697

	/* Check for status request */
	if (host->status_request)
698
		return host->devtype_data->get_dev_status(host) & 0xFF;
699

700 701 702 703 704 705 706 707 708
	if (nand_chip->options & NAND_BUSWIDTH_16) {
		/* only take the lower byte of each word */
		ret = *(uint16_t *)(host->data_buf + host->buf_start);

		host->buf_start += 2;
	} else {
		ret = *(uint8_t *)(host->data_buf + host->buf_start);
		host->buf_start++;
	}
709

710
	pr_debug("%s: ret=0x%hhx (start=%u)\n", __func__, ret, host->buf_start);
711 712 713 714 715 716 717
	return ret;
}

static uint16_t mxc_nand_read_word(struct mtd_info *mtd)
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;
S
Sascha Hauer 已提交
718
	uint16_t ret;
719

S
Sascha Hauer 已提交
720 721
	ret = *(uint16_t *)(host->data_buf + host->buf_start);
	host->buf_start += 2;
722 723 724 725 726 727 728 729 730 731 732 733

	return ret;
}

/* Write data of length len to buffer buf. The data to be
 * written on NAND Flash is first copied to RAMbuffer. After the Data Input
 * Operation by the NFC, the data is written to NAND Flash */
static void mxc_nand_write_buf(struct mtd_info *mtd,
				const u_char *buf, int len)
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;
S
Sascha Hauer 已提交
734 735
	u16 col = host->buf_start;
	int n = mtd->oobsize + mtd->writesize - col;
736

S
Sascha Hauer 已提交
737
	n = min(n, len);
738

S
Sascha Hauer 已提交
739
	memcpy(host->data_buf + col, buf, n);
740

S
Sascha Hauer 已提交
741
	host->buf_start += n;
742 743 744 745 746 747 748 749 750 751
}

/* Read the data buffer from the NAND Flash. To read the data from NAND
 * Flash first the data output cycle is initiated by the NFC, which copies
 * the data to RAMbuffer. This data of length len is then copied to buffer buf.
 */
static void mxc_nand_read_buf(struct mtd_info *mtd, u_char *buf, int len)
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;
S
Sascha Hauer 已提交
752 753
	u16 col = host->buf_start;
	int n = mtd->oobsize + mtd->writesize - col;
754

S
Sascha Hauer 已提交
755
	n = min(n, len);
756

757
	memcpy(buf, host->data_buf + col, n);
758

759
	host->buf_start += n;
760 761 762 763
}

/* This function is used by upper layer for select and
 * deselect of the NAND chip */
764
static void mxc_nand_select_chip_v1_v3(struct mtd_info *mtd, int chip)
765 766 767 768
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;

769
	if (chip == -1) {
770 771
		/* Disable the NFC clock */
		if (host->clk_act) {
772
			clk_disable_unprepare(host->clk);
773 774
			host->clk_act = 0;
		}
775 776 777 778
		return;
	}

	if (!host->clk_act) {
779
		/* Enable the NFC clock */
780
		clk_prepare_enable(host->clk);
781 782
		host->clk_act = 1;
	}
783
}
784

785 786 787 788 789 790 791 792
static void mxc_nand_select_chip_v2(struct mtd_info *mtd, int chip)
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;

	if (chip == -1) {
		/* Disable the NFC clock */
		if (host->clk_act) {
793
			clk_disable_unprepare(host->clk);
794 795 796 797
			host->clk_act = 0;
		}
		return;
	}
798

799 800
	if (!host->clk_act) {
		/* Enable the NFC clock */
801
		clk_prepare_enable(host->clk);
802
		host->clk_act = 1;
803
	}
804 805 806

	host->active_cs = chip;
	writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);
807 808
}

S
Sascha Hauer 已提交
809 810 811 812
/*
 * Function to transfer data to/from spare area.
 */
static void copy_spare(struct mtd_info *mtd, bool bfrom)
813
{
S
Sascha Hauer 已提交
814 815 816 817 818
	struct nand_chip *this = mtd->priv;
	struct mxc_nand_host *host = this->priv;
	u16 i, j;
	u16 n = mtd->writesize >> 9;
	u8 *d = host->data_buf + mtd->writesize;
819
	u8 __iomem *s = host->spare0;
820
	u16 t = host->devtype_data->spare_len;
S
Sascha Hauer 已提交
821 822 823 824 825

	j = (mtd->oobsize / n >> 1) << 1;

	if (bfrom) {
		for (i = 0; i < n - 1; i++)
826
			memcpy32_fromio(d + i * j, s + i * t, j);
S
Sascha Hauer 已提交
827 828

		/* the last section */
829
		memcpy32_fromio(d + i * j, s + i * t, mtd->oobsize - i * j);
S
Sascha Hauer 已提交
830 831
	} else {
		for (i = 0; i < n - 1; i++)
832
			memcpy32_toio(&s[i * t], &d[i * j], j);
833

S
Sascha Hauer 已提交
834
		/* the last section */
835
		memcpy32_toio(&s[i * t], &d[i * j], mtd->oobsize - i * j);
836
	}
S
Sascha Hauer 已提交
837
}
838

839 840 841 842
static void mxc_do_addr_cycle(struct mtd_info *mtd, int column, int page_addr)
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;
843 844 845 846 847 848

	/* Write out column address, if necessary */
	if (column != -1) {
		/*
		 * MXC NANDFC can only perform full page+spare or
		 * spare-only read/write.  When the upper layers
849 850
		 * perform a read/write buf operation, the saved column
		  * address is used to index into the full page.
851
		 */
852
		host->devtype_data->send_addr(host, 0, page_addr == -1);
853
		if (mtd->writesize > 512)
854
			/* another col addr cycle for 2k page */
855
			host->devtype_data->send_addr(host, 0, false);
856 857 858 859 860
	}

	/* Write out page address, if necessary */
	if (page_addr != -1) {
		/* paddr_0 - p_addr_7 */
861
		host->devtype_data->send_addr(host, (page_addr & 0xff), false);
862

863
		if (mtd->writesize > 512) {
864 865
			if (mtd->size >= 0x10000000) {
				/* paddr_8 - paddr_15 */
866 867 868 869 870 871
				host->devtype_data->send_addr(host,
						(page_addr >> 8) & 0xff,
						false);
				host->devtype_data->send_addr(host,
						(page_addr >> 16) & 0xff,
						true);
872 873
			} else
				/* paddr_8 - paddr_15 */
874 875
				host->devtype_data->send_addr(host,
						(page_addr >> 8) & 0xff, true);
876 877 878 879
		} else {
			/* One more address cycle for higher density devices */
			if (mtd->size >= 0x4000000) {
				/* paddr_8 - paddr_15 */
880 881 882 883 884 885
				host->devtype_data->send_addr(host,
						(page_addr >> 8) & 0xff,
						false);
				host->devtype_data->send_addr(host,
						(page_addr >> 16) & 0xff,
						true);
886 887
			} else
				/* paddr_8 - paddr_15 */
888 889
				host->devtype_data->send_addr(host,
						(page_addr >> 8) & 0xff, true);
890 891
		}
	}
892 893
}

S
Sascha Hauer 已提交
894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910
/*
 * v2 and v3 type controllers can do 4bit or 8bit ecc depending
 * on how much oob the nand chip has. For 8bit ecc we need at least
 * 26 bytes of oob data per 512 byte block.
 */
static int get_eccsize(struct mtd_info *mtd)
{
	int oobbytes_per_512 = 0;

	oobbytes_per_512 = mtd->oobsize * 512 / mtd->writesize;

	if (oobbytes_per_512 < 26)
		return 4;
	else
		return 8;
}

911
static void preset_v1(struct mtd_info *mtd)
912 913 914
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;
915 916
	uint16_t config1 = 0;

917
	if (nand_chip->ecc.mode == NAND_ECC_HW && mtd->writesize)
918 919
		config1 |= NFC_V1_V2_CONFIG1_ECC_EN;

920
	if (!host->devtype_data->irqpending_quirk)
921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939
		config1 |= NFC_V1_V2_CONFIG1_INT_MSK;

	host->eccsize = 1;

	writew(config1, NFC_V1_V2_CONFIG1);
	/* preset operation */

	/* Unlock the internal RAM Buffer */
	writew(0x2, NFC_V1_V2_CONFIG);

	/* Blocks to be unlocked */
	writew(0x0, NFC_V1_UNLOCKSTART_BLKADDR);
	writew(0xffff, NFC_V1_UNLOCKEND_BLKADDR);

	/* Unlock Block Command for given address range */
	writew(0x4, NFC_V1_V2_WRPROT);
}

static void preset_v2(struct mtd_info *mtd)
940 941 942
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;
943 944
	uint16_t config1 = 0;

945
	config1 |= NFC_V2_CONFIG1_FP_INT;
946

947
	if (!host->devtype_data->irqpending_quirk)
948
		config1 |= NFC_V1_V2_CONFIG1_INT_MSK;
S
Sascha Hauer 已提交
949

950
	if (mtd->writesize) {
951 952
		uint16_t pages_per_block = mtd->erasesize / mtd->writesize;

953 954 955
		if (nand_chip->ecc.mode == NAND_ECC_HW)
			config1 |= NFC_V1_V2_CONFIG1_ECC_EN;

S
Sascha Hauer 已提交
956 957
		host->eccsize = get_eccsize(mtd);
		if (host->eccsize == 4)
958 959 960
			config1 |= NFC_V2_CONFIG1_ECC_MODE_4;

		config1 |= NFC_V2_CONFIG1_PPB(ffs(pages_per_block) - 6);
961
	} else {
S
Sascha Hauer 已提交
962
		host->eccsize = 1;
963
	}
S
Sascha Hauer 已提交
964

965
	writew(config1, NFC_V1_V2_CONFIG1);
966 967 968
	/* preset operation */

	/* Unlock the internal RAM Buffer */
969
	writew(0x2, NFC_V1_V2_CONFIG);
970 971

	/* Blocks to be unlocked */
972 973 974 975 976 977 978 979
	writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR0);
	writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR1);
	writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR2);
	writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR3);
	writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR0);
	writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR1);
	writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR2);
	writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR3);
980 981

	/* Unlock Block Command for given address range */
982
	writew(0x4, NFC_V1_V2_WRPROT);
983 984
}

S
Sascha Hauer 已提交
985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009
static void preset_v3(struct mtd_info *mtd)
{
	struct nand_chip *chip = mtd->priv;
	struct mxc_nand_host *host = chip->priv;
	uint32_t config2, config3;
	int i, addr_phases;

	writel(NFC_V3_CONFIG1_RBA(0), NFC_V3_CONFIG1);
	writel(NFC_V3_IPC_CREQ, NFC_V3_IPC);

	/* Unlock the internal RAM Buffer */
	writel(NFC_V3_WRPROT_BLS_UNLOCK | NFC_V3_WRPROT_UNLOCK,
			NFC_V3_WRPROT);

	/* Blocks to be unlocked */
	for (i = 0; i < NAND_MAX_CHIPS; i++)
		writel(0x0 |	(0xffff << 16),
				NFC_V3_WRPROT_UNLOCK_BLK_ADD0 + (i << 2));

	writel(0, NFC_V3_IPC);

	config2 = NFC_V3_CONFIG2_ONE_CYCLE |
		NFC_V3_CONFIG2_2CMD_PHASES |
		NFC_V3_CONFIG2_SPAS(mtd->oobsize >> 1) |
		NFC_V3_CONFIG2_ST_CMD(0x70) |
1010
		NFC_V3_CONFIG2_INT_MSK |
S
Sascha Hauer 已提交
1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026
		NFC_V3_CONFIG2_NUM_ADDR_PHASE0;

	addr_phases = fls(chip->pagemask) >> 3;

	if (mtd->writesize == 2048) {
		config2 |= NFC_V3_CONFIG2_PS_2048;
		config2 |= NFC_V3_CONFIG2_NUM_ADDR_PHASE1(addr_phases);
	} else if (mtd->writesize == 4096) {
		config2 |= NFC_V3_CONFIG2_PS_4096;
		config2 |= NFC_V3_CONFIG2_NUM_ADDR_PHASE1(addr_phases);
	} else {
		config2 |= NFC_V3_CONFIG2_PS_512;
		config2 |= NFC_V3_CONFIG2_NUM_ADDR_PHASE1(addr_phases - 1);
	}

	if (mtd->writesize) {
1027 1028 1029
		if (chip->ecc.mode == NAND_ECC_HW)
			config2 |= NFC_V3_CONFIG2_ECC_EN;

S
Sascha Hauer 已提交
1030 1031 1032
		config2 |= NFC_V3_CONFIG2_PPB(
				ffs(mtd->erasesize / mtd->writesize) - 6,
				host->devtype_data->ppb_shift);
S
Sascha Hauer 已提交
1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051
		host->eccsize = get_eccsize(mtd);
		if (host->eccsize == 8)
			config2 |= NFC_V3_CONFIG2_ECC_MODE_8;
	}

	writel(config2, NFC_V3_CONFIG2);

	config3 = NFC_V3_CONFIG3_NUM_OF_DEVICES(0) |
			NFC_V3_CONFIG3_NO_SDMA |
			NFC_V3_CONFIG3_RBB_MODE |
			NFC_V3_CONFIG3_SBB(6) | /* Reset default */
			NFC_V3_CONFIG3_ADD_OP(0);

	if (!(chip->options & NAND_BUSWIDTH_16))
		config3 |= NFC_V3_CONFIG3_FW8;

	writel(config3, NFC_V3_CONFIG3);

	writel(0, NFC_V3_DELAY_LINE);
1052 1053
}

1054 1055 1056 1057 1058 1059 1060 1061
/* Used by the upper layer to write command to NAND Flash for
 * different operations to be carried out on NAND Flash */
static void mxc_nand_command(struct mtd_info *mtd, unsigned command,
				int column, int page_addr)
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;

1062
	pr_debug("mxc_nand_command (cmd = 0x%x, col = 0x%x, page = 0x%x)\n",
1063 1064 1065 1066 1067 1068 1069
	      command, column, page_addr);

	/* Reset command state information */
	host->status_request = false;

	/* Command pre-processing step */
	switch (command) {
1070
	case NAND_CMD_RESET:
1071 1072
		host->devtype_data->preset(mtd);
		host->devtype_data->send_cmd(host, command, false);
1073
		break;
1074 1075

	case NAND_CMD_STATUS:
S
Sascha Hauer 已提交
1076
		host->buf_start = 0;
1077 1078
		host->status_request = true;

1079
		host->devtype_data->send_cmd(host, command, true);
1080
		mxc_do_addr_cycle(mtd, column, page_addr);
1081 1082 1083 1084
		break;

	case NAND_CMD_READ0:
	case NAND_CMD_READOOB:
1085 1086 1087 1088
		if (command == NAND_CMD_READ0)
			host->buf_start = column;
		else
			host->buf_start = column + mtd->writesize;
S
Sascha Hauer 已提交
1089

S
Sascha Hauer 已提交
1090
		command = NAND_CMD_READ0; /* only READ0 is valid */
1091

1092
		host->devtype_data->send_cmd(host, command, false);
1093 1094
		mxc_do_addr_cycle(mtd, column, page_addr);

1095
		if (mtd->writesize > 512)
1096 1097
			host->devtype_data->send_cmd(host,
					NAND_CMD_READSTART, true);
1098

1099
		host->devtype_data->send_page(mtd, NFC_OUTPUT);
1100

1101 1102
		memcpy32_fromio(host->data_buf, host->main_area0,
				mtd->writesize);
1103
		copy_spare(mtd, true);
1104 1105 1106
		break;

	case NAND_CMD_SEQIN:
S
Sascha Hauer 已提交
1107 1108 1109
		if (column >= mtd->writesize)
			/* call ourself to read a page */
			mxc_nand_command(mtd, NAND_CMD_READ0, 0, page_addr);
1110

S
Sascha Hauer 已提交
1111
		host->buf_start = column;
1112

1113
		host->devtype_data->send_cmd(host, command, false);
1114
		mxc_do_addr_cycle(mtd, column, page_addr);
1115 1116 1117
		break;

	case NAND_CMD_PAGEPROG:
1118
		memcpy32_toio(host->main_area0, host->data_buf, mtd->writesize);
S
Sascha Hauer 已提交
1119
		copy_spare(mtd, false);
1120 1121
		host->devtype_data->send_page(mtd, NFC_INPUT);
		host->devtype_data->send_cmd(host, command, true);
1122
		mxc_do_addr_cycle(mtd, column, page_addr);
1123 1124 1125
		break;

	case NAND_CMD_READID:
1126
		host->devtype_data->send_cmd(host, command, true);
1127
		mxc_do_addr_cycle(mtd, column, page_addr);
1128
		host->devtype_data->send_read_id(host);
S
Sascha Hauer 已提交
1129
		host->buf_start = column;
1130 1131
		break;

1132
	case NAND_CMD_ERASE1:
1133
	case NAND_CMD_ERASE2:
1134
		host->devtype_data->send_cmd(host, command, false);
1135 1136
		mxc_do_addr_cycle(mtd, column, page_addr);

1137 1138 1139 1140
		break;
	}
}

S
Sascha Hauer 已提交
1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167
/*
 * The generic flash bbt decriptors overlap with our ecc
 * hardware, so define some i.MX specific ones.
 */
static uint8_t bbt_pattern[] = { 'B', 'b', 't', '0' };
static uint8_t mirror_pattern[] = { '1', 't', 'b', 'B' };

static struct nand_bbt_descr bbt_main_descr = {
	.options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
	    | NAND_BBT_2BIT | NAND_BBT_VERSION | NAND_BBT_PERCHIP,
	.offs = 0,
	.len = 4,
	.veroffs = 4,
	.maxblocks = 4,
	.pattern = bbt_pattern,
};

static struct nand_bbt_descr bbt_mirror_descr = {
	.options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
	    | NAND_BBT_2BIT | NAND_BBT_VERSION | NAND_BBT_PERCHIP,
	.offs = 0,
	.len = 4,
	.veroffs = 4,
	.maxblocks = 4,
	.pattern = mirror_pattern,
};

1168
/* v1 + irqpending_quirk: i.MX21 */
1169
static const struct mxc_nand_devtype_data imx21_nand_devtype_data = {
1170
	.preset = preset_v1,
1171 1172
	.send_cmd = send_cmd_v1_v2,
	.send_addr = send_addr_v1_v2,
1173
	.send_page = send_page_v1,
1174 1175 1176 1177
	.send_read_id = send_read_id_v1_v2,
	.get_dev_status = get_dev_status_v1_v2,
	.check_int = check_int_v1_v2,
	.irq_control = irq_control_v1_v2,
1178
	.get_ecc_status = get_ecc_status_v1,
1179 1180 1181
	.ecclayout_512 = &nandv1_hw_eccoob_smallpage,
	.ecclayout_2k = &nandv1_hw_eccoob_largepage,
	.ecclayout_4k = &nandv1_hw_eccoob_smallpage, /* XXX: needs fix */
1182
	.select_chip = mxc_nand_select_chip_v1_v3,
1183
	.correct_data = mxc_nand_correct_data_v1,
1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216
	.irqpending_quirk = 1,
	.needs_ip = 0,
	.regs_offset = 0xe00,
	.spare0_offset = 0x800,
	.spare_len = 16,
	.eccbytes = 3,
	.eccsize = 1,
};

/* v1 + !irqpending_quirk: i.MX27, i.MX31 */
static const struct mxc_nand_devtype_data imx27_nand_devtype_data = {
	.preset = preset_v1,
	.send_cmd = send_cmd_v1_v2,
	.send_addr = send_addr_v1_v2,
	.send_page = send_page_v1,
	.send_read_id = send_read_id_v1_v2,
	.get_dev_status = get_dev_status_v1_v2,
	.check_int = check_int_v1_v2,
	.irq_control = irq_control_v1_v2,
	.get_ecc_status = get_ecc_status_v1,
	.ecclayout_512 = &nandv1_hw_eccoob_smallpage,
	.ecclayout_2k = &nandv1_hw_eccoob_largepage,
	.ecclayout_4k = &nandv1_hw_eccoob_smallpage, /* XXX: needs fix */
	.select_chip = mxc_nand_select_chip_v1_v3,
	.correct_data = mxc_nand_correct_data_v1,
	.irqpending_quirk = 0,
	.needs_ip = 0,
	.regs_offset = 0xe00,
	.spare0_offset = 0x800,
	.axi_offset = 0,
	.spare_len = 16,
	.eccbytes = 3,
	.eccsize = 1,
1217 1218 1219 1220
};

/* v21: i.MX25, i.MX35 */
static const struct mxc_nand_devtype_data imx25_nand_devtype_data = {
1221
	.preset = preset_v2,
1222 1223
	.send_cmd = send_cmd_v1_v2,
	.send_addr = send_addr_v1_v2,
1224
	.send_page = send_page_v2,
1225 1226 1227 1228
	.send_read_id = send_read_id_v1_v2,
	.get_dev_status = get_dev_status_v1_v2,
	.check_int = check_int_v1_v2,
	.irq_control = irq_control_v1_v2,
1229
	.get_ecc_status = get_ecc_status_v2,
1230 1231 1232
	.ecclayout_512 = &nandv2_hw_eccoob_smallpage,
	.ecclayout_2k = &nandv2_hw_eccoob_largepage,
	.ecclayout_4k = &nandv2_hw_eccoob_4k,
1233
	.select_chip = mxc_nand_select_chip_v2,
1234
	.correct_data = mxc_nand_correct_data_v2_v3,
1235 1236 1237 1238 1239 1240 1241 1242
	.irqpending_quirk = 0,
	.needs_ip = 0,
	.regs_offset = 0x1e00,
	.spare0_offset = 0x1000,
	.axi_offset = 0,
	.spare_len = 64,
	.eccbytes = 9,
	.eccsize = 0,
1243 1244
};

S
Sascha Hauer 已提交
1245
/* v3.2a: i.MX51 */
1246 1247 1248 1249 1250 1251 1252 1253 1254
static const struct mxc_nand_devtype_data imx51_nand_devtype_data = {
	.preset = preset_v3,
	.send_cmd = send_cmd_v3,
	.send_addr = send_addr_v3,
	.send_page = send_page_v3,
	.send_read_id = send_read_id_v3,
	.get_dev_status = get_dev_status_v3,
	.check_int = check_int_v3,
	.irq_control = irq_control_v3,
1255
	.get_ecc_status = get_ecc_status_v3,
1256 1257 1258
	.ecclayout_512 = &nandv2_hw_eccoob_smallpage,
	.ecclayout_2k = &nandv2_hw_eccoob_largepage,
	.ecclayout_4k = &nandv2_hw_eccoob_smallpage, /* XXX: needs fix */
1259
	.select_chip = mxc_nand_select_chip_v1_v3,
1260
	.correct_data = mxc_nand_correct_data_v2_v3,
1261 1262 1263 1264 1265 1266 1267 1268
	.irqpending_quirk = 0,
	.needs_ip = 1,
	.regs_offset = 0,
	.spare0_offset = 0x1000,
	.axi_offset = 0x1e00,
	.spare_len = 64,
	.eccbytes = 0,
	.eccsize = 0,
S
Sascha Hauer 已提交
1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296
	.ppb_shift = 7,
};

/* v3.2b: i.MX53 */
static const struct mxc_nand_devtype_data imx53_nand_devtype_data = {
	.preset = preset_v3,
	.send_cmd = send_cmd_v3,
	.send_addr = send_addr_v3,
	.send_page = send_page_v3,
	.send_read_id = send_read_id_v3,
	.get_dev_status = get_dev_status_v3,
	.check_int = check_int_v3,
	.irq_control = irq_control_v3,
	.get_ecc_status = get_ecc_status_v3,
	.ecclayout_512 = &nandv2_hw_eccoob_smallpage,
	.ecclayout_2k = &nandv2_hw_eccoob_largepage,
	.ecclayout_4k = &nandv2_hw_eccoob_smallpage, /* XXX: needs fix */
	.select_chip = mxc_nand_select_chip_v1_v3,
	.correct_data = mxc_nand_correct_data_v2_v3,
	.irqpending_quirk = 0,
	.needs_ip = 1,
	.regs_offset = 0,
	.spare0_offset = 0x1000,
	.axi_offset = 0x1e00,
	.spare_len = 64,
	.eccbytes = 0,
	.eccsize = 0,
	.ppb_shift = 8,
1297 1298
};

1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345
static inline int is_imx21_nfc(struct mxc_nand_host *host)
{
	return host->devtype_data == &imx21_nand_devtype_data;
}

static inline int is_imx27_nfc(struct mxc_nand_host *host)
{
	return host->devtype_data == &imx27_nand_devtype_data;
}

static inline int is_imx25_nfc(struct mxc_nand_host *host)
{
	return host->devtype_data == &imx25_nand_devtype_data;
}

static inline int is_imx51_nfc(struct mxc_nand_host *host)
{
	return host->devtype_data == &imx51_nand_devtype_data;
}

static inline int is_imx53_nfc(struct mxc_nand_host *host)
{
	return host->devtype_data == &imx53_nand_devtype_data;
}

static struct platform_device_id mxcnd_devtype[] = {
	{
		.name = "imx21-nand",
		.driver_data = (kernel_ulong_t) &imx21_nand_devtype_data,
	}, {
		.name = "imx27-nand",
		.driver_data = (kernel_ulong_t) &imx27_nand_devtype_data,
	}, {
		.name = "imx25-nand",
		.driver_data = (kernel_ulong_t) &imx25_nand_devtype_data,
	}, {
		.name = "imx51-nand",
		.driver_data = (kernel_ulong_t) &imx51_nand_devtype_data,
	}, {
		.name = "imx53-nand",
		.driver_data = (kernel_ulong_t) &imx53_nand_devtype_data,
	}, {
		/* sentinel */
	}
};
MODULE_DEVICE_TABLE(platform, mxcnd_devtype);

1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359
#ifdef CONFIG_OF_MTD
static const struct of_device_id mxcnd_dt_ids[] = {
	{
		.compatible = "fsl,imx21-nand",
		.data = &imx21_nand_devtype_data,
	}, {
		.compatible = "fsl,imx27-nand",
		.data = &imx27_nand_devtype_data,
	}, {
		.compatible = "fsl,imx25-nand",
		.data = &imx25_nand_devtype_data,
	}, {
		.compatible = "fsl,imx51-nand",
		.data = &imx51_nand_devtype_data,
S
Sascha Hauer 已提交
1360 1361 1362
	}, {
		.compatible = "fsl,imx53-nand",
		.data = &imx53_nand_devtype_data,
1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399
	},
	{ /* sentinel */ }
};

static int __init mxcnd_probe_dt(struct mxc_nand_host *host)
{
	struct device_node *np = host->dev->of_node;
	struct mxc_nand_platform_data *pdata = &host->pdata;
	const struct of_device_id *of_id =
		of_match_device(mxcnd_dt_ids, host->dev);
	int buswidth;

	if (!np)
		return 1;

	if (of_get_nand_ecc_mode(np) >= 0)
		pdata->hw_ecc = 1;

	pdata->flash_bbt = of_get_nand_on_flash_bbt(np);

	buswidth = of_get_nand_bus_width(np);
	if (buswidth < 0)
		return buswidth;

	pdata->width = buswidth / 8;

	host->devtype_data = of_id->data;

	return 0;
}
#else
static int __init mxcnd_probe_dt(struct mxc_nand_host *host)
{
	return 1;
}
#endif

B
Bill Pemberton 已提交
1400
static int mxcnd_probe(struct platform_device *pdev)
1401 1402 1403 1404 1405
{
	struct nand_chip *this;
	struct mtd_info *mtd;
	struct mxc_nand_host *host;
	struct resource *res;
1406
	int err = 0;
1407 1408

	/* Allocate memory for MTD device structure and private data */
1409 1410
	host = devm_kzalloc(&pdev->dev, sizeof(struct mxc_nand_host),
			GFP_KERNEL);
1411 1412 1413
	if (!host)
		return -ENOMEM;

1414 1415 1416 1417
	/* allocate a temporary buffer for the nand_scan_ident() */
	host->data_buf = devm_kzalloc(&pdev->dev, PAGE_SIZE, GFP_KERNEL);
	if (!host->data_buf)
		return -ENOMEM;
S
Sascha Hauer 已提交
1418

1419 1420 1421 1422 1423 1424
	host->dev = &pdev->dev;
	/* structures must be linked */
	this = &host->nand;
	mtd = &host->mtd;
	mtd->priv = this;
	mtd->owner = THIS_MODULE;
1425
	mtd->dev.parent = &pdev->dev;
1426
	mtd->name = DRIVER_NAME;
1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438

	/* 50 us command delay time */
	this->chip_delay = 5;

	this->priv = host;
	this->dev_ready = mxc_nand_dev_ready;
	this->cmdfunc = mxc_nand_command;
	this->read_byte = mxc_nand_read_byte;
	this->read_word = mxc_nand_read_word;
	this->write_buf = mxc_nand_write_buf;
	this->read_buf = mxc_nand_read_buf;

1439
	host->clk = devm_clk_get(&pdev->dev, NULL);
1440 1441
	if (IS_ERR(host->clk))
		return PTR_ERR(host->clk);
1442

1443
	err = mxcnd_probe_dt(host);
1444
	if (err > 0) {
J
Jingoo Han 已提交
1445 1446
		struct mxc_nand_platform_data *pdata =
					dev_get_platdata(&pdev->dev);
1447 1448 1449 1450 1451 1452 1453 1454
		if (pdata) {
			host->pdata = *pdata;
			host->devtype_data = (struct mxc_nand_devtype_data *)
						pdev->id_entry->driver_data;
		} else {
			err = -ENODEV;
		}
	}
1455 1456 1457 1458 1459
	if (err < 0)
		return err;

	if (host->devtype_data->needs_ip) {
		res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1460 1461 1462
		host->regs_ip = devm_ioremap_resource(&pdev->dev, res);
		if (IS_ERR(host->regs_ip))
			return PTR_ERR(host->regs_ip);
1463 1464 1465 1466 1467 1468

		res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
	} else {
		res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	}

1469 1470 1471
	host->base = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(host->base))
		return PTR_ERR(host->base);
1472

1473
	host->main_area0 = host->base;
S
Sascha Hauer 已提交
1474

1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487
	if (host->devtype_data->regs_offset)
		host->regs = host->base + host->devtype_data->regs_offset;
	host->spare0 = host->base + host->devtype_data->spare0_offset;
	if (host->devtype_data->axi_offset)
		host->regs_axi = host->base + host->devtype_data->axi_offset;

	this->ecc.bytes = host->devtype_data->eccbytes;
	host->eccsize = host->devtype_data->eccsize;

	this->select_chip = host->devtype_data->select_chip;
	this->ecc.size = 512;
	this->ecc.layout = host->devtype_data->ecclayout_512;

1488
	if (host->pdata.hw_ecc) {
1489 1490
		this->ecc.calculate = mxc_nand_calculate_ecc;
		this->ecc.hwctl = mxc_nand_enable_hwecc;
1491
		this->ecc.correct = host->devtype_data->correct_data;
1492 1493 1494 1495 1496
		this->ecc.mode = NAND_ECC_HW;
	} else {
		this->ecc.mode = NAND_ECC_SOFT;
	}

1497 1498
	/* NAND bus width determines access functions used by upper layer */
	if (host->pdata.width == 2)
1499 1500
		this->options |= NAND_BUSWIDTH_16;

1501
	if (host->pdata.flash_bbt) {
S
Sascha Hauer 已提交
1502 1503 1504
		this->bbt_td = &bbt_main_descr;
		this->bbt_md = &bbt_mirror_descr;
		/* update flash based bbt */
1505
		this->bbt_options |= NAND_BBT_USE_FLASH;
1506 1507
	}

1508
	init_completion(&host->op_completion);
1509 1510

	host->irq = platform_get_irq(pdev, 0);
1511 1512
	if (host->irq < 0)
		return host->irq;
1513

1514
	/*
1515 1516 1517
	 * Use host->devtype_data->irq_control() here instead of irq_control()
	 * because we must not disable_irq_nosync without having requested the
	 * irq.
1518
	 */
1519
	host->devtype_data->irq_control(host, 0);
1520

1521
	err = devm_request_irq(&pdev->dev, host->irq, mxc_nfc_irq,
1522
			0, DRIVER_NAME, host);
1523
	if (err)
1524 1525
		return err;

1526 1527 1528
	err = clk_prepare_enable(host->clk);
	if (err)
		return err;
1529
	host->clk_act = 1;
1530

1531
	/*
1532 1533 1534
	 * Now that we "own" the interrupt make sure the interrupt mask bit is
	 * cleared on i.MX21. Otherwise we can't read the interrupt status bit
	 * on this machine.
1535
	 */
1536
	if (host->devtype_data->irqpending_quirk) {
1537
		disable_irq_nosync(host->irq);
1538
		host->devtype_data->irq_control(host, 1);
1539
	}
1540

1541
	/* first scan to find the device and get the page size */
1542
	if (nand_scan_ident(mtd, is_imx25_nfc(host) ? 4 : 1, NULL)) {
1543 1544 1545
		err = -ENXIO;
		goto escan;
	}
1546

1547 1548 1549 1550 1551 1552 1553 1554 1555
	/* allocate the right size buffer now */
	devm_kfree(&pdev->dev, (void *)host->data_buf);
	host->data_buf = devm_kzalloc(&pdev->dev, mtd->writesize + mtd->oobsize,
					GFP_KERNEL);
	if (!host->data_buf) {
		err = -ENOMEM;
		goto escan;
	}

S
Sascha Hauer 已提交
1556
	/* Call preset again, with correct writesize this time */
1557
	host->devtype_data->preset(mtd);
S
Sascha Hauer 已提交
1558

1559
	if (mtd->writesize == 2048)
1560 1561 1562
		this->ecc.layout = host->devtype_data->ecclayout_2k;
	else if (mtd->writesize == 4096)
		this->ecc.layout = host->devtype_data->ecclayout_4k;
1563

M
Mike Dunn 已提交
1564
	if (this->ecc.mode == NAND_ECC_HW) {
1565
		if (is_imx21_nfc(host) || is_imx27_nfc(host))
M
Mike Dunn 已提交
1566 1567 1568 1569 1570
			this->ecc.strength = 1;
		else
			this->ecc.strength = (host->eccsize == 4) ? 4 : 8;
	}

1571 1572 1573 1574 1575 1576
	/* second phase scan */
	if (nand_scan_tail(mtd)) {
		err = -ENXIO;
		goto escan;
	}

1577
	/* Register the partitions */
1578 1579 1580 1581 1582 1583
	mtd_device_parse_register(mtd, part_probes,
			&(struct mtd_part_parser_data){
				.of_node = pdev->dev.of_node,
			},
			host->pdata.parts,
			host->pdata.nr_parts);
1584 1585 1586 1587 1588 1589

	platform_set_drvdata(pdev, host);

	return 0;

escan:
1590 1591
	if (host->clk_act)
		clk_disable_unprepare(host->clk);
1592 1593 1594 1595

	return err;
}

B
Bill Pemberton 已提交
1596
static int mxcnd_remove(struct platform_device *pdev)
1597 1598 1599 1600
{
	struct mxc_nand_host *host = platform_get_drvdata(pdev);

	nand_release(&host->mtd);
1601 1602
	if (host->clk_act)
		clk_disable_unprepare(host->clk);
1603 1604 1605 1606 1607 1608 1609

	return 0;
}

static struct platform_driver mxcnd_driver = {
	.driver = {
		   .name = DRIVER_NAME,
1610
		   .of_match_table = of_match_ptr(mxcnd_dt_ids),
1611
	},
1612
	.id_table = mxcnd_devtype,
1613
	.probe = mxcnd_probe,
B
Bill Pemberton 已提交
1614
	.remove = mxcnd_remove,
1615
};
1616
module_platform_driver(mxcnd_driver);
1617 1618 1619 1620

MODULE_AUTHOR("Freescale Semiconductor, Inc.");
MODULE_DESCRIPTION("MXC NAND MTD driver");
MODULE_LICENSE("GPL");