mxc_nand.c 40.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
/*
 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
 * Copyright 2008 Sascha Hauer, kernel@pengutronix.de
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version 2
 * of the License, or (at your option) any later version.
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
 * MA 02110-1301, USA.
 */

#include <linux/delay.h>
#include <linux/slab.h>
#include <linux/init.h>
#include <linux/module.h>
#include <linux/mtd/mtd.h>
#include <linux/mtd/nand.h>
#include <linux/mtd/partitions.h>
#include <linux/interrupt.h>
#include <linux/device.h>
#include <linux/platform_device.h>
#include <linux/clk.h>
#include <linux/err.h>
#include <linux/io.h>
33 34
#include <linux/irq.h>
#include <linux/completion.h>
35 36
#include <linux/of_device.h>
#include <linux/of_mtd.h>
37 38

#include <asm/mach/flash.h>
39
#include <linux/platform_data/mtd-mxc_nand.h>
S
Sascha Hauer 已提交
40
#include <mach/hardware.h>
41 42 43

#define DRIVER_NAME "mxc_nand"

S
Sascha Hauer 已提交
44
#define nfc_is_v21()		(cpu_is_mx25() || cpu_is_mx35())
I
Ivo Clarysse 已提交
45
#define nfc_is_v1()		(cpu_is_mx31() || cpu_is_mx27() || cpu_is_mx21())
S
Sascha Hauer 已提交
46 47
#define nfc_is_v3_2a()		cpu_is_mx51()
#define nfc_is_v3_2b()		cpu_is_mx53()
S
Sascha Hauer 已提交
48

49
/* Addresses for NFC registers */
50 51 52 53 54 55 56 57 58 59 60
#define NFC_V1_V2_BUF_SIZE		(host->regs + 0x00)
#define NFC_V1_V2_BUF_ADDR		(host->regs + 0x04)
#define NFC_V1_V2_FLASH_ADDR		(host->regs + 0x06)
#define NFC_V1_V2_FLASH_CMD		(host->regs + 0x08)
#define NFC_V1_V2_CONFIG		(host->regs + 0x0a)
#define NFC_V1_V2_ECC_STATUS_RESULT	(host->regs + 0x0c)
#define NFC_V1_V2_RSLTMAIN_AREA		(host->regs + 0x0e)
#define NFC_V1_V2_RSLTSPARE_AREA	(host->regs + 0x10)
#define NFC_V1_V2_WRPROT		(host->regs + 0x12)
#define NFC_V1_UNLOCKSTART_BLKADDR	(host->regs + 0x14)
#define NFC_V1_UNLOCKEND_BLKADDR	(host->regs + 0x16)
61 62 63 64 65 66 67 68
#define NFC_V21_UNLOCKSTART_BLKADDR0	(host->regs + 0x20)
#define NFC_V21_UNLOCKSTART_BLKADDR1	(host->regs + 0x24)
#define NFC_V21_UNLOCKSTART_BLKADDR2	(host->regs + 0x28)
#define NFC_V21_UNLOCKSTART_BLKADDR3	(host->regs + 0x2c)
#define NFC_V21_UNLOCKEND_BLKADDR0	(host->regs + 0x22)
#define NFC_V21_UNLOCKEND_BLKADDR1	(host->regs + 0x26)
#define NFC_V21_UNLOCKEND_BLKADDR2	(host->regs + 0x2a)
#define NFC_V21_UNLOCKEND_BLKADDR3	(host->regs + 0x2e)
69 70 71 72
#define NFC_V1_V2_NF_WRPRST		(host->regs + 0x18)
#define NFC_V1_V2_CONFIG1		(host->regs + 0x1a)
#define NFC_V1_V2_CONFIG2		(host->regs + 0x1c)

S
Sascha Hauer 已提交
73
#define NFC_V2_CONFIG1_ECC_MODE_4	(1 << 0)
74 75 76 77 78 79
#define NFC_V1_V2_CONFIG1_SP_EN		(1 << 2)
#define NFC_V1_V2_CONFIG1_ECC_EN	(1 << 3)
#define NFC_V1_V2_CONFIG1_INT_MSK	(1 << 4)
#define NFC_V1_V2_CONFIG1_BIG		(1 << 5)
#define NFC_V1_V2_CONFIG1_RST		(1 << 6)
#define NFC_V1_V2_CONFIG1_CE		(1 << 7)
80 81 82
#define NFC_V2_CONFIG1_ONE_CYCLE	(1 << 8)
#define NFC_V2_CONFIG1_PPB(x)		(((x) & 0x3) << 9)
#define NFC_V2_CONFIG1_FP_INT		(1 << 11)
83 84 85 86 87 88 89 90 91 92 93 94 95

#define NFC_V1_V2_CONFIG2_INT		(1 << 15)

/*
 * Operation modes for the NFC. Valid for v1, v2 and v3
 * type controllers.
 */
#define NFC_CMD				(1 << 0)
#define NFC_ADDR			(1 << 1)
#define NFC_INPUT			(1 << 2)
#define NFC_OUTPUT			(1 << 3)
#define NFC_ID				(1 << 4)
#define NFC_STATUS			(1 << 5)
96

S
Sascha Hauer 已提交
97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124
#define NFC_V3_FLASH_CMD		(host->regs_axi + 0x00)
#define NFC_V3_FLASH_ADDR0		(host->regs_axi + 0x04)

#define NFC_V3_CONFIG1			(host->regs_axi + 0x34)
#define NFC_V3_CONFIG1_SP_EN		(1 << 0)
#define NFC_V3_CONFIG1_RBA(x)		(((x) & 0x7 ) << 4)

#define NFC_V3_ECC_STATUS_RESULT	(host->regs_axi + 0x38)

#define NFC_V3_LAUNCH			(host->regs_axi + 0x40)

#define NFC_V3_WRPROT			(host->regs_ip + 0x0)
#define NFC_V3_WRPROT_LOCK_TIGHT	(1 << 0)
#define NFC_V3_WRPROT_LOCK		(1 << 1)
#define NFC_V3_WRPROT_UNLOCK		(1 << 2)
#define NFC_V3_WRPROT_BLS_UNLOCK	(2 << 6)

#define NFC_V3_WRPROT_UNLOCK_BLK_ADD0   (host->regs_ip + 0x04)

#define NFC_V3_CONFIG2			(host->regs_ip + 0x24)
#define NFC_V3_CONFIG2_PS_512			(0 << 0)
#define NFC_V3_CONFIG2_PS_2048			(1 << 0)
#define NFC_V3_CONFIG2_PS_4096			(2 << 0)
#define NFC_V3_CONFIG2_ONE_CYCLE		(1 << 2)
#define NFC_V3_CONFIG2_ECC_EN			(1 << 3)
#define NFC_V3_CONFIG2_2CMD_PHASES		(1 << 4)
#define NFC_V3_CONFIG2_NUM_ADDR_PHASE0		(1 << 5)
#define NFC_V3_CONFIG2_ECC_MODE_8		(1 << 6)
S
Sascha Hauer 已提交
125
#define NFC_V3_CONFIG2_PPB(x, shift)		(((x) & 0x3) << shift)
S
Sascha Hauer 已提交
126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143
#define NFC_V3_CONFIG2_NUM_ADDR_PHASE1(x)	(((x) & 0x3) << 12)
#define NFC_V3_CONFIG2_INT_MSK			(1 << 15)
#define NFC_V3_CONFIG2_ST_CMD(x)		(((x) & 0xff) << 24)
#define NFC_V3_CONFIG2_SPAS(x)			(((x) & 0xff) << 16)

#define NFC_V3_CONFIG3				(host->regs_ip + 0x28)
#define NFC_V3_CONFIG3_ADD_OP(x)		(((x) & 0x3) << 0)
#define NFC_V3_CONFIG3_FW8			(1 << 3)
#define NFC_V3_CONFIG3_SBB(x)			(((x) & 0x7) << 8)
#define NFC_V3_CONFIG3_NUM_OF_DEVICES(x)	(((x) & 0x7) << 12)
#define NFC_V3_CONFIG3_RBB_MODE			(1 << 15)
#define NFC_V3_CONFIG3_NO_SDMA			(1 << 20)

#define NFC_V3_IPC			(host->regs_ip + 0x2C)
#define NFC_V3_IPC_CREQ			(1 << 0)
#define NFC_V3_IPC_INT			(1 << 31)

#define NFC_V3_DELAY_LINE		(host->regs_ip + 0x34)
144

145 146 147 148 149 150 151 152 153 154 155
struct mxc_nand_host;

struct mxc_nand_devtype_data {
	void (*preset)(struct mtd_info *);
	void (*send_cmd)(struct mxc_nand_host *, uint16_t, int);
	void (*send_addr)(struct mxc_nand_host *, uint16_t, int);
	void (*send_page)(struct mtd_info *, unsigned int);
	void (*send_read_id)(struct mxc_nand_host *);
	uint16_t (*get_dev_status)(struct mxc_nand_host *);
	int (*check_int)(struct mxc_nand_host *);
	void (*irq_control)(struct mxc_nand_host *, int);
156
	u32 (*get_ecc_status)(struct mxc_nand_host *);
157
	struct nand_ecclayout *ecclayout_512, *ecclayout_2k, *ecclayout_4k;
158
	void (*select_chip)(struct mtd_info *mtd, int chip);
159 160
	int (*correct_data)(struct mtd_info *mtd, u_char *dat,
			u_char *read_ecc, u_char *calc_ecc);
161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176

	/*
	 * On i.MX21 the CONFIG2:INT bit cannot be read if interrupts are masked
	 * (CONFIG1:INT_MSK is set). To handle this the driver uses
	 * enable_irq/disable_irq_nosync instead of CONFIG1:INT_MSK
	 */
	int irqpending_quirk;
	int needs_ip;

	size_t regs_offset;
	size_t spare0_offset;
	size_t axi_offset;

	int spare_len;
	int eccbytes;
	int eccsize;
S
Sascha Hauer 已提交
177
	int ppb_shift;
178 179
};

180 181 182 183 184
struct mxc_nand_host {
	struct mtd_info		mtd;
	struct nand_chip	nand;
	struct device		*dev;

185 186
	void __iomem		*spare0;
	void __iomem		*main_area0;
187 188

	void __iomem		*base;
189
	void __iomem		*regs;
S
Sascha Hauer 已提交
190 191
	void __iomem		*regs_axi;
	void __iomem		*regs_ip;
192 193 194 195
	int			status_request;
	struct clk		*clk;
	int			clk_act;
	int			irq;
196
	int			eccsize;
197
	int			active_cs;
198

199
	struct completion	op_completion;
200

S
Sascha Hauer 已提交
201 202
	uint8_t			*data_buf;
	unsigned int		buf_start;
203

204
	const struct mxc_nand_devtype_data *devtype_data;
205
	struct mxc_nand_platform_data pdata;
206 207 208
};

/* OOB placement block for use with hardware ecc generation */
S
Sascha Hauer 已提交
209
static struct nand_ecclayout nandv1_hw_eccoob_smallpage = {
210 211
	.eccbytes = 5,
	.eccpos = {6, 7, 8, 9, 10},
212
	.oobfree = {{0, 5}, {12, 4}, }
213 214
};

S
Sascha Hauer 已提交
215
static struct nand_ecclayout nandv1_hw_eccoob_largepage = {
216 217 218 219
	.eccbytes = 20,
	.eccpos = {6, 7, 8, 9, 10, 22, 23, 24, 25, 26,
		   38, 39, 40, 41, 42, 54, 55, 56, 57, 58},
	.oobfree = {{2, 4}, {11, 10}, {27, 10}, {43, 10}, {59, 5}, }
220 221
};

S
Sascha Hauer 已提交
222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
/* OOB description for 512 byte pages with 16 byte OOB */
static struct nand_ecclayout nandv2_hw_eccoob_smallpage = {
	.eccbytes = 1 * 9,
	.eccpos = {
		 7,  8,  9, 10, 11, 12, 13, 14, 15
	},
	.oobfree = {
		{.offset = 0, .length = 5}
	}
};

/* OOB description for 2048 byte pages with 64 byte OOB */
static struct nand_ecclayout nandv2_hw_eccoob_largepage = {
	.eccbytes = 4 * 9,
	.eccpos = {
		 7,  8,  9, 10, 11, 12, 13, 14, 15,
		23, 24, 25, 26, 27, 28, 29, 30, 31,
		39, 40, 41, 42, 43, 44, 45, 46, 47,
		55, 56, 57, 58, 59, 60, 61, 62, 63
	},
	.oobfree = {
		{.offset = 2, .length = 4},
		{.offset = 16, .length = 7},
		{.offset = 32, .length = 7},
		{.offset = 48, .length = 7}
	}
};

250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274
/* OOB description for 4096 byte pages with 128 byte OOB */
static struct nand_ecclayout nandv2_hw_eccoob_4k = {
	.eccbytes = 8 * 9,
	.eccpos = {
		7,  8,  9, 10, 11, 12, 13, 14, 15,
		23, 24, 25, 26, 27, 28, 29, 30, 31,
		39, 40, 41, 42, 43, 44, 45, 46, 47,
		55, 56, 57, 58, 59, 60, 61, 62, 63,
		71, 72, 73, 74, 75, 76, 77, 78, 79,
		87, 88, 89, 90, 91, 92, 93, 94, 95,
		103, 104, 105, 106, 107, 108, 109, 110, 111,
		119, 120, 121, 122, 123, 124, 125, 126, 127,
	},
	.oobfree = {
		{.offset = 2, .length = 4},
		{.offset = 16, .length = 7},
		{.offset = 32, .length = 7},
		{.offset = 48, .length = 7},
		{.offset = 64, .length = 7},
		{.offset = 80, .length = 7},
		{.offset = 96, .length = 7},
		{.offset = 112, .length = 7},
	}
};

275
static const char *part_probes[] = { "RedBoot", "cmdlinepart", "ofpart", NULL };
276

277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296
static void memcpy32_fromio(void *trg, const void __iomem  *src, size_t size)
{
	int i;
	u32 *t = trg;
	const __iomem u32 *s = src;

	for (i = 0; i < (size >> 2); i++)
		*t++ = __raw_readl(s++);
}

static void memcpy32_toio(void __iomem *trg, const void *src, int size)
{
	int i;
	u32 __iomem *t = trg;
	const u32 *s = src;

	for (i = 0; i < (size >> 2); i++)
		__raw_writel(*s++, t++);
}

S
Sascha Hauer 已提交
297 298 299 300 301 302 303 304 305 306 307 308 309 310
static int check_int_v3(struct mxc_nand_host *host)
{
	uint32_t tmp;

	tmp = readl(NFC_V3_IPC);
	if (!(tmp & NFC_V3_IPC_INT))
		return 0;

	tmp &= ~NFC_V3_IPC_INT;
	writel(tmp, NFC_V3_IPC);

	return 1;
}

311 312 313 314
static int check_int_v1_v2(struct mxc_nand_host *host)
{
	uint32_t tmp;

315 316
	tmp = readw(NFC_V1_V2_CONFIG2);
	if (!(tmp & NFC_V1_V2_CONFIG2_INT))
317 318
		return 0;

319
	if (!host->devtype_data->irqpending_quirk)
320
		writew(tmp & ~NFC_V1_V2_CONFIG2_INT, NFC_V1_V2_CONFIG2);
321 322 323 324

	return 1;
}

325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352
static void irq_control_v1_v2(struct mxc_nand_host *host, int activate)
{
	uint16_t tmp;

	tmp = readw(NFC_V1_V2_CONFIG1);

	if (activate)
		tmp &= ~NFC_V1_V2_CONFIG1_INT_MSK;
	else
		tmp |= NFC_V1_V2_CONFIG1_INT_MSK;

	writew(tmp, NFC_V1_V2_CONFIG1);
}

static void irq_control_v3(struct mxc_nand_host *host, int activate)
{
	uint32_t tmp;

	tmp = readl(NFC_V3_CONFIG2);

	if (activate)
		tmp &= ~NFC_V3_CONFIG2_INT_MSK;
	else
		tmp |= NFC_V3_CONFIG2_INT_MSK;

	writel(tmp, NFC_V3_CONFIG2);
}

353 354
static void irq_control(struct mxc_nand_host *host, int activate)
{
355
	if (host->devtype_data->irqpending_quirk) {
356 357 358 359 360
		if (activate)
			enable_irq(host->irq);
		else
			disable_irq_nosync(host->irq);
	} else {
361
		host->devtype_data->irq_control(host, activate);
362 363 364
	}
}

365 366 367 368 369 370 371 372 373 374 375 376 377 378 379
static u32 get_ecc_status_v1(struct mxc_nand_host *host)
{
	return readw(NFC_V1_V2_ECC_STATUS_RESULT);
}

static u32 get_ecc_status_v2(struct mxc_nand_host *host)
{
	return readl(NFC_V1_V2_ECC_STATUS_RESULT);
}

static u32 get_ecc_status_v3(struct mxc_nand_host *host)
{
	return readl(NFC_V3_ECC_STATUS_RESULT);
}

380 381 382 383
static irqreturn_t mxc_nfc_irq(int irq, void *dev_id)
{
	struct mxc_nand_host *host = dev_id;

384
	if (!host->devtype_data->check_int(host))
385 386 387 388 389 390 391 392 393
		return IRQ_NONE;

	irq_control(host, 0);

	complete(&host->op_completion);

	return IRQ_HANDLED;
}

394 395 396
/* This function polls the NANDFC to wait for the basic operation to
 * complete by checking the INT bit of config2 register.
 */
S
Sascha Hauer 已提交
397
static void wait_op_done(struct mxc_nand_host *host, int useirq)
398
{
I
Ivo Clarysse 已提交
399
	int max_retries = 8000;
400 401

	if (useirq) {
402
		if (!host->devtype_data->check_int(host)) {
403
			INIT_COMPLETION(host->op_completion);
404
			irq_control(host, 1);
405
			wait_for_completion(&host->op_completion);
406 407 408
		}
	} else {
		while (max_retries-- > 0) {
409
			if (host->devtype_data->check_int(host))
410
				break;
411

412 413
			udelay(1);
		}
414
		if (max_retries < 0)
415
			pr_debug("%s: INT not set\n", __func__);
416 417 418
	}
}

S
Sascha Hauer 已提交
419 420 421 422 423 424 425 426 427 428 429 430
static void send_cmd_v3(struct mxc_nand_host *host, uint16_t cmd, int useirq)
{
	/* fill command */
	writel(cmd, NFC_V3_FLASH_CMD);

	/* send out command */
	writel(NFC_CMD, NFC_V3_LAUNCH);

	/* Wait for operation to complete */
	wait_op_done(host, useirq);
}

431 432
/* This function issues the specified command to the NAND device and
 * waits for completion. */
433
static void send_cmd_v1_v2(struct mxc_nand_host *host, uint16_t cmd, int useirq)
434
{
435
	pr_debug("send_cmd(host, 0x%x, %d)\n", cmd, useirq);
436

437 438
	writew(cmd, NFC_V1_V2_FLASH_CMD);
	writew(NFC_CMD, NFC_V1_V2_CONFIG2);
439

440
	if (host->devtype_data->irqpending_quirk && (cmd == NAND_CMD_RESET)) {
I
Ivo Clarysse 已提交
441 442 443 444
		int max_retries = 100;
		/* Reset completion is indicated by NFC_CONFIG2 */
		/* being set to 0 */
		while (max_retries-- > 0) {
445
			if (readw(NFC_V1_V2_CONFIG2) == 0) {
I
Ivo Clarysse 已提交
446 447 448 449 450
				break;
			}
			udelay(1);
		}
		if (max_retries < 0)
451
			pr_debug("%s: RESET failed\n", __func__);
I
Ivo Clarysse 已提交
452 453 454 455
	} else {
		/* Wait for operation to complete */
		wait_op_done(host, useirq);
	}
456 457
}

S
Sascha Hauer 已提交
458 459 460 461 462 463 464 465 466 467 468
static void send_addr_v3(struct mxc_nand_host *host, uint16_t addr, int islast)
{
	/* fill address */
	writel(addr, NFC_V3_FLASH_ADDR0);

	/* send out address */
	writel(NFC_ADDR, NFC_V3_LAUNCH);

	wait_op_done(host, 0);
}

469 470 471
/* This function sends an address (or partial address) to the
 * NAND device. The address is used to select the source/destination for
 * a NAND command. */
472
static void send_addr_v1_v2(struct mxc_nand_host *host, uint16_t addr, int islast)
473
{
474
	pr_debug("send_addr(host, 0x%x %d)\n", addr, islast);
475

476 477
	writew(addr, NFC_V1_V2_FLASH_ADDR);
	writew(NFC_ADDR, NFC_V1_V2_CONFIG2);
478 479

	/* Wait for operation to complete */
S
Sascha Hauer 已提交
480
	wait_op_done(host, islast);
481 482
}

S
Sascha Hauer 已提交
483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498
static void send_page_v3(struct mtd_info *mtd, unsigned int ops)
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;
	uint32_t tmp;

	tmp = readl(NFC_V3_CONFIG1);
	tmp &= ~(7 << 4);
	writel(tmp, NFC_V3_CONFIG1);

	/* transfer data from NFC ram to nand */
	writel(ops, NFC_V3_LAUNCH);

	wait_op_done(host, false);
}

499 500 501 502 503 504 505 506 507 508 509 510 511 512 513
static void send_page_v2(struct mtd_info *mtd, unsigned int ops)
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;

	/* NANDFC buffer 0 is used for page read/write */
	writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);

	writew(ops, NFC_V1_V2_CONFIG2);

	/* Wait for operation to complete */
	wait_op_done(host, true);
}

static void send_page_v1(struct mtd_info *mtd, unsigned int ops)
514
{
515 516
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;
517
	int bufs, i;
518

519
	if (mtd->writesize > 512)
520 521 522
		bufs = 4;
	else
		bufs = 1;
523

524
	for (i = 0; i < bufs; i++) {
525

526
		/* NANDFC buffer 0 is used for page read/write */
527
		writew((host->active_cs << 4) | i, NFC_V1_V2_BUF_ADDR);
528

529
		writew(ops, NFC_V1_V2_CONFIG2);
530

531
		/* Wait for operation to complete */
S
Sascha Hauer 已提交
532
		wait_op_done(host, true);
533 534 535
	}
}

S
Sascha Hauer 已提交
536 537 538 539 540 541 542
static void send_read_id_v3(struct mxc_nand_host *host)
{
	/* Read ID into main buffer */
	writel(NFC_ID, NFC_V3_LAUNCH);

	wait_op_done(host, true);

543
	memcpy32_fromio(host->data_buf, host->main_area0, 16);
S
Sascha Hauer 已提交
544 545
}

546
/* Request the NANDFC to perform a read of the NAND device ID. */
547
static void send_read_id_v1_v2(struct mxc_nand_host *host)
548 549 550 551
{
	struct nand_chip *this = &host->nand;

	/* NANDFC buffer 0 is used for device ID output */
552
	writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);
553

554
	writew(NFC_ID, NFC_V1_V2_CONFIG2);
555 556

	/* Wait for operation to complete */
S
Sascha Hauer 已提交
557
	wait_op_done(host, true);
558

559
	memcpy32_fromio(host->data_buf, host->main_area0, 16);
560

561 562
	if (this->options & NAND_BUSWIDTH_16) {
		/* compress the ID info */
563 564 565 566 567
		host->data_buf[1] = host->data_buf[2];
		host->data_buf[2] = host->data_buf[4];
		host->data_buf[3] = host->data_buf[6];
		host->data_buf[4] = host->data_buf[8];
		host->data_buf[5] = host->data_buf[10];
568 569 570
	}
}

S
Sascha Hauer 已提交
571 572 573 574 575 576 577 578
static uint16_t get_dev_status_v3(struct mxc_nand_host *host)
{
	writew(NFC_STATUS, NFC_V3_LAUNCH);
	wait_op_done(host, true);

	return readl(NFC_V3_CONFIG1) >> 16;
}

579 580
/* This function requests the NANDFC to perform a read of the
 * NAND device status and returns the current status. */
581
static uint16_t get_dev_status_v1_v2(struct mxc_nand_host *host)
582
{
S
Sascha Hauer 已提交
583
	void __iomem *main_buf = host->main_area0;
584
	uint32_t store;
585
	uint16_t ret;
586

587
	writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);
588

S
Sascha Hauer 已提交
589 590 591 592 593
	/*
	 * The device status is stored in main_area0. To
	 * prevent corruption of the buffer save the value
	 * and restore it afterwards.
	 */
594 595
	store = readl(main_buf);

596
	writew(NFC_STATUS, NFC_V1_V2_CONFIG2);
S
Sascha Hauer 已提交
597
	wait_op_done(host, true);
598 599

	ret = readw(main_buf);
S
Sascha Hauer 已提交
600

601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623
	writel(store, main_buf);

	return ret;
}

/* This functions is used by upper layer to checks if device is ready */
static int mxc_nand_dev_ready(struct mtd_info *mtd)
{
	/*
	 * NFC handles R/B internally. Therefore, this function
	 * always returns status as ready.
	 */
	return 1;
}

static void mxc_nand_enable_hwecc(struct mtd_info *mtd, int mode)
{
	/*
	 * If HW ECC is enabled, we turn it on during init. There is
	 * no need to enable again here.
	 */
}

624
static int mxc_nand_correct_data_v1(struct mtd_info *mtd, u_char *dat,
625 626 627 628 629 630 631 632 633 634
				 u_char *read_ecc, u_char *calc_ecc)
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;

	/*
	 * 1-Bit errors are automatically corrected in HW.  No need for
	 * additional correction.  2-Bit errors cannot be corrected by
	 * HW ECC, so we need to return failure
	 */
635
	uint16_t ecc_status = get_ecc_status_v1(host);
636 637

	if (((ecc_status & 0x3) == 2) || ((ecc_status >> 2) == 2)) {
638
		pr_debug("MXC_NAND: HWECC uncorrectable 2-bit ECC error\n");
639 640 641 642 643 644
		return -1;
	}

	return 0;
}

645 646 647 648 649 650 651 652 653 654 655 656 657 658 659
static int mxc_nand_correct_data_v2_v3(struct mtd_info *mtd, u_char *dat,
				 u_char *read_ecc, u_char *calc_ecc)
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;
	u32 ecc_stat, err;
	int no_subpages = 1;
	int ret = 0;
	u8 ecc_bit_mask, err_limit;

	ecc_bit_mask = (host->eccsize == 4) ? 0x7 : 0xf;
	err_limit = (host->eccsize == 4) ? 0x4 : 0x8;

	no_subpages = mtd->writesize >> 9;

660
	ecc_stat = host->devtype_data->get_ecc_status(host);
661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678

	do {
		err = ecc_stat & ecc_bit_mask;
		if (err > err_limit) {
			printk(KERN_WARNING "UnCorrectable RS-ECC Error\n");
			return -1;
		} else {
			ret += err;
		}
		ecc_stat >>= 4;
	} while (--no_subpages);

	mtd->ecc_stats.corrected += ret;
	pr_debug("%d Symbol Correctable RS-ECC Error\n", ret);

	return ret;
}

679 680 681 682 683 684 685 686 687 688
static int mxc_nand_calculate_ecc(struct mtd_info *mtd, const u_char *dat,
				  u_char *ecc_code)
{
	return 0;
}

static u_char mxc_nand_read_byte(struct mtd_info *mtd)
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;
S
Sascha Hauer 已提交
689
	uint8_t ret;
690 691 692

	/* Check for status request */
	if (host->status_request)
693
		return host->devtype_data->get_dev_status(host) & 0xFF;
694

S
Sascha Hauer 已提交
695 696
	ret = *(uint8_t *)(host->data_buf + host->buf_start);
	host->buf_start++;
697 698 699 700 701 702 703 704

	return ret;
}

static uint16_t mxc_nand_read_word(struct mtd_info *mtd)
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;
S
Sascha Hauer 已提交
705
	uint16_t ret;
706

S
Sascha Hauer 已提交
707 708
	ret = *(uint16_t *)(host->data_buf + host->buf_start);
	host->buf_start += 2;
709 710 711 712 713 714 715 716 717 718 719 720

	return ret;
}

/* Write data of length len to buffer buf. The data to be
 * written on NAND Flash is first copied to RAMbuffer. After the Data Input
 * Operation by the NFC, the data is written to NAND Flash */
static void mxc_nand_write_buf(struct mtd_info *mtd,
				const u_char *buf, int len)
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;
S
Sascha Hauer 已提交
721 722
	u16 col = host->buf_start;
	int n = mtd->oobsize + mtd->writesize - col;
723

S
Sascha Hauer 已提交
724
	n = min(n, len);
725

S
Sascha Hauer 已提交
726
	memcpy(host->data_buf + col, buf, n);
727

S
Sascha Hauer 已提交
728
	host->buf_start += n;
729 730 731 732 733 734 735 736 737 738
}

/* Read the data buffer from the NAND Flash. To read the data from NAND
 * Flash first the data output cycle is initiated by the NFC, which copies
 * the data to RAMbuffer. This data of length len is then copied to buffer buf.
 */
static void mxc_nand_read_buf(struct mtd_info *mtd, u_char *buf, int len)
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;
S
Sascha Hauer 已提交
739 740
	u16 col = host->buf_start;
	int n = mtd->oobsize + mtd->writesize - col;
741

S
Sascha Hauer 已提交
742
	n = min(n, len);
743

744
	memcpy(buf, host->data_buf + col, n);
745

746
	host->buf_start += n;
747 748 749 750
}

/* This function is used by upper layer for select and
 * deselect of the NAND chip */
751
static void mxc_nand_select_chip_v1_v3(struct mtd_info *mtd, int chip)
752 753 754 755
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;

756
	if (chip == -1) {
757 758
		/* Disable the NFC clock */
		if (host->clk_act) {
759
			clk_disable_unprepare(host->clk);
760 761
			host->clk_act = 0;
		}
762 763 764 765
		return;
	}

	if (!host->clk_act) {
766
		/* Enable the NFC clock */
767
		clk_prepare_enable(host->clk);
768 769
		host->clk_act = 1;
	}
770
}
771

772 773 774 775 776 777 778 779
static void mxc_nand_select_chip_v2(struct mtd_info *mtd, int chip)
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;

	if (chip == -1) {
		/* Disable the NFC clock */
		if (host->clk_act) {
780
			clk_disable_unprepare(host->clk);
781 782 783 784
			host->clk_act = 0;
		}
		return;
	}
785

786 787
	if (!host->clk_act) {
		/* Enable the NFC clock */
788
		clk_prepare_enable(host->clk);
789
		host->clk_act = 1;
790
	}
791 792 793

	host->active_cs = chip;
	writew(host->active_cs << 4, NFC_V1_V2_BUF_ADDR);
794 795
}

S
Sascha Hauer 已提交
796 797 798 799
/*
 * Function to transfer data to/from spare area.
 */
static void copy_spare(struct mtd_info *mtd, bool bfrom)
800
{
S
Sascha Hauer 已提交
801 802 803 804 805
	struct nand_chip *this = mtd->priv;
	struct mxc_nand_host *host = this->priv;
	u16 i, j;
	u16 n = mtd->writesize >> 9;
	u8 *d = host->data_buf + mtd->writesize;
806
	u8 __iomem *s = host->spare0;
807
	u16 t = host->devtype_data->spare_len;
S
Sascha Hauer 已提交
808 809 810 811 812

	j = (mtd->oobsize / n >> 1) << 1;

	if (bfrom) {
		for (i = 0; i < n - 1; i++)
813
			memcpy32_fromio(d + i * j, s + i * t, j);
S
Sascha Hauer 已提交
814 815

		/* the last section */
816
		memcpy32_fromio(d + i * j, s + i * t, mtd->oobsize - i * j);
S
Sascha Hauer 已提交
817 818
	} else {
		for (i = 0; i < n - 1; i++)
819
			memcpy32_toio(&s[i * t], &d[i * j], j);
820

S
Sascha Hauer 已提交
821
		/* the last section */
822
		memcpy32_toio(&s[i * t], &d[i * j], mtd->oobsize - i * j);
823
	}
S
Sascha Hauer 已提交
824
}
825

826 827 828 829
static void mxc_do_addr_cycle(struct mtd_info *mtd, int column, int page_addr)
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;
830 831 832 833 834 835

	/* Write out column address, if necessary */
	if (column != -1) {
		/*
		 * MXC NANDFC can only perform full page+spare or
		 * spare-only read/write.  When the upper layers
836 837
		 * perform a read/write buf operation, the saved column
		  * address is used to index into the full page.
838
		 */
839
		host->devtype_data->send_addr(host, 0, page_addr == -1);
840
		if (mtd->writesize > 512)
841
			/* another col addr cycle for 2k page */
842
			host->devtype_data->send_addr(host, 0, false);
843 844 845 846 847
	}

	/* Write out page address, if necessary */
	if (page_addr != -1) {
		/* paddr_0 - p_addr_7 */
848
		host->devtype_data->send_addr(host, (page_addr & 0xff), false);
849

850
		if (mtd->writesize > 512) {
851 852
			if (mtd->size >= 0x10000000) {
				/* paddr_8 - paddr_15 */
853 854 855 856 857 858
				host->devtype_data->send_addr(host,
						(page_addr >> 8) & 0xff,
						false);
				host->devtype_data->send_addr(host,
						(page_addr >> 16) & 0xff,
						true);
859 860
			} else
				/* paddr_8 - paddr_15 */
861 862
				host->devtype_data->send_addr(host,
						(page_addr >> 8) & 0xff, true);
863 864 865 866
		} else {
			/* One more address cycle for higher density devices */
			if (mtd->size >= 0x4000000) {
				/* paddr_8 - paddr_15 */
867 868 869 870 871 872
				host->devtype_data->send_addr(host,
						(page_addr >> 8) & 0xff,
						false);
				host->devtype_data->send_addr(host,
						(page_addr >> 16) & 0xff,
						true);
873 874
			} else
				/* paddr_8 - paddr_15 */
875 876
				host->devtype_data->send_addr(host,
						(page_addr >> 8) & 0xff, true);
877 878
		}
	}
879 880
}

S
Sascha Hauer 已提交
881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897
/*
 * v2 and v3 type controllers can do 4bit or 8bit ecc depending
 * on how much oob the nand chip has. For 8bit ecc we need at least
 * 26 bytes of oob data per 512 byte block.
 */
static int get_eccsize(struct mtd_info *mtd)
{
	int oobbytes_per_512 = 0;

	oobbytes_per_512 = mtd->oobsize * 512 / mtd->writesize;

	if (oobbytes_per_512 < 26)
		return 4;
	else
		return 8;
}

898
static void preset_v1(struct mtd_info *mtd)
899 900 901
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;
902 903 904 905 906
	uint16_t config1 = 0;

	if (nand_chip->ecc.mode == NAND_ECC_HW)
		config1 |= NFC_V1_V2_CONFIG1_ECC_EN;

907
	if (!host->devtype_data->irqpending_quirk)
908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926
		config1 |= NFC_V1_V2_CONFIG1_INT_MSK;

	host->eccsize = 1;

	writew(config1, NFC_V1_V2_CONFIG1);
	/* preset operation */

	/* Unlock the internal RAM Buffer */
	writew(0x2, NFC_V1_V2_CONFIG);

	/* Blocks to be unlocked */
	writew(0x0, NFC_V1_UNLOCKSTART_BLKADDR);
	writew(0xffff, NFC_V1_UNLOCKEND_BLKADDR);

	/* Unlock Block Command for given address range */
	writew(0x4, NFC_V1_V2_WRPROT);
}

static void preset_v2(struct mtd_info *mtd)
927 928 929
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;
930 931 932 933 934
	uint16_t config1 = 0;

	if (nand_chip->ecc.mode == NAND_ECC_HW)
		config1 |= NFC_V1_V2_CONFIG1_ECC_EN;

935
	config1 |= NFC_V2_CONFIG1_FP_INT;
936

937
	if (!host->devtype_data->irqpending_quirk)
938
		config1 |= NFC_V1_V2_CONFIG1_INT_MSK;
S
Sascha Hauer 已提交
939

940
	if (mtd->writesize) {
941 942
		uint16_t pages_per_block = mtd->erasesize / mtd->writesize;

S
Sascha Hauer 已提交
943 944
		host->eccsize = get_eccsize(mtd);
		if (host->eccsize == 4)
945 946 947
			config1 |= NFC_V2_CONFIG1_ECC_MODE_4;

		config1 |= NFC_V2_CONFIG1_PPB(ffs(pages_per_block) - 6);
948
	} else {
S
Sascha Hauer 已提交
949
		host->eccsize = 1;
950
	}
S
Sascha Hauer 已提交
951

952
	writew(config1, NFC_V1_V2_CONFIG1);
953 954 955
	/* preset operation */

	/* Unlock the internal RAM Buffer */
956
	writew(0x2, NFC_V1_V2_CONFIG);
957 958

	/* Blocks to be unlocked */
959 960 961 962 963 964 965 966
	writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR0);
	writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR1);
	writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR2);
	writew(0x0, NFC_V21_UNLOCKSTART_BLKADDR3);
	writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR0);
	writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR1);
	writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR2);
	writew(0xffff, NFC_V21_UNLOCKEND_BLKADDR3);
967 968

	/* Unlock Block Command for given address range */
969
	writew(0x4, NFC_V1_V2_WRPROT);
970 971
}

S
Sascha Hauer 已提交
972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996
static void preset_v3(struct mtd_info *mtd)
{
	struct nand_chip *chip = mtd->priv;
	struct mxc_nand_host *host = chip->priv;
	uint32_t config2, config3;
	int i, addr_phases;

	writel(NFC_V3_CONFIG1_RBA(0), NFC_V3_CONFIG1);
	writel(NFC_V3_IPC_CREQ, NFC_V3_IPC);

	/* Unlock the internal RAM Buffer */
	writel(NFC_V3_WRPROT_BLS_UNLOCK | NFC_V3_WRPROT_UNLOCK,
			NFC_V3_WRPROT);

	/* Blocks to be unlocked */
	for (i = 0; i < NAND_MAX_CHIPS; i++)
		writel(0x0 |	(0xffff << 16),
				NFC_V3_WRPROT_UNLOCK_BLK_ADD0 + (i << 2));

	writel(0, NFC_V3_IPC);

	config2 = NFC_V3_CONFIG2_ONE_CYCLE |
		NFC_V3_CONFIG2_2CMD_PHASES |
		NFC_V3_CONFIG2_SPAS(mtd->oobsize >> 1) |
		NFC_V3_CONFIG2_ST_CMD(0x70) |
997
		NFC_V3_CONFIG2_INT_MSK |
S
Sascha Hauer 已提交
998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016
		NFC_V3_CONFIG2_NUM_ADDR_PHASE0;

	if (chip->ecc.mode == NAND_ECC_HW)
		config2 |= NFC_V3_CONFIG2_ECC_EN;

	addr_phases = fls(chip->pagemask) >> 3;

	if (mtd->writesize == 2048) {
		config2 |= NFC_V3_CONFIG2_PS_2048;
		config2 |= NFC_V3_CONFIG2_NUM_ADDR_PHASE1(addr_phases);
	} else if (mtd->writesize == 4096) {
		config2 |= NFC_V3_CONFIG2_PS_4096;
		config2 |= NFC_V3_CONFIG2_NUM_ADDR_PHASE1(addr_phases);
	} else {
		config2 |= NFC_V3_CONFIG2_PS_512;
		config2 |= NFC_V3_CONFIG2_NUM_ADDR_PHASE1(addr_phases - 1);
	}

	if (mtd->writesize) {
S
Sascha Hauer 已提交
1017 1018 1019
		config2 |= NFC_V3_CONFIG2_PPB(
				ffs(mtd->erasesize / mtd->writesize) - 6,
				host->devtype_data->ppb_shift);
S
Sascha Hauer 已提交
1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038
		host->eccsize = get_eccsize(mtd);
		if (host->eccsize == 8)
			config2 |= NFC_V3_CONFIG2_ECC_MODE_8;
	}

	writel(config2, NFC_V3_CONFIG2);

	config3 = NFC_V3_CONFIG3_NUM_OF_DEVICES(0) |
			NFC_V3_CONFIG3_NO_SDMA |
			NFC_V3_CONFIG3_RBB_MODE |
			NFC_V3_CONFIG3_SBB(6) | /* Reset default */
			NFC_V3_CONFIG3_ADD_OP(0);

	if (!(chip->options & NAND_BUSWIDTH_16))
		config3 |= NFC_V3_CONFIG3_FW8;

	writel(config3, NFC_V3_CONFIG3);

	writel(0, NFC_V3_DELAY_LINE);
1039 1040
}

1041 1042 1043 1044 1045 1046 1047 1048
/* Used by the upper layer to write command to NAND Flash for
 * different operations to be carried out on NAND Flash */
static void mxc_nand_command(struct mtd_info *mtd, unsigned command,
				int column, int page_addr)
{
	struct nand_chip *nand_chip = mtd->priv;
	struct mxc_nand_host *host = nand_chip->priv;

1049
	pr_debug("mxc_nand_command (cmd = 0x%x, col = 0x%x, page = 0x%x)\n",
1050 1051 1052 1053 1054 1055 1056
	      command, column, page_addr);

	/* Reset command state information */
	host->status_request = false;

	/* Command pre-processing step */
	switch (command) {
1057
	case NAND_CMD_RESET:
1058 1059
		host->devtype_data->preset(mtd);
		host->devtype_data->send_cmd(host, command, false);
1060
		break;
1061 1062

	case NAND_CMD_STATUS:
S
Sascha Hauer 已提交
1063
		host->buf_start = 0;
1064 1065
		host->status_request = true;

1066
		host->devtype_data->send_cmd(host, command, true);
1067
		mxc_do_addr_cycle(mtd, column, page_addr);
1068 1069 1070 1071
		break;

	case NAND_CMD_READ0:
	case NAND_CMD_READOOB:
1072 1073 1074 1075
		if (command == NAND_CMD_READ0)
			host->buf_start = column;
		else
			host->buf_start = column + mtd->writesize;
S
Sascha Hauer 已提交
1076

S
Sascha Hauer 已提交
1077
		command = NAND_CMD_READ0; /* only READ0 is valid */
1078

1079
		host->devtype_data->send_cmd(host, command, false);
1080 1081
		mxc_do_addr_cycle(mtd, column, page_addr);

1082
		if (mtd->writesize > 512)
1083 1084
			host->devtype_data->send_cmd(host,
					NAND_CMD_READSTART, true);
1085

1086
		host->devtype_data->send_page(mtd, NFC_OUTPUT);
1087

1088 1089
		memcpy32_fromio(host->data_buf, host->main_area0,
				mtd->writesize);
1090
		copy_spare(mtd, true);
1091 1092 1093
		break;

	case NAND_CMD_SEQIN:
S
Sascha Hauer 已提交
1094 1095 1096
		if (column >= mtd->writesize)
			/* call ourself to read a page */
			mxc_nand_command(mtd, NAND_CMD_READ0, 0, page_addr);
1097

S
Sascha Hauer 已提交
1098
		host->buf_start = column;
1099

1100
		host->devtype_data->send_cmd(host, command, false);
1101
		mxc_do_addr_cycle(mtd, column, page_addr);
1102 1103 1104
		break;

	case NAND_CMD_PAGEPROG:
1105
		memcpy32_toio(host->main_area0, host->data_buf, mtd->writesize);
S
Sascha Hauer 已提交
1106
		copy_spare(mtd, false);
1107 1108
		host->devtype_data->send_page(mtd, NFC_INPUT);
		host->devtype_data->send_cmd(host, command, true);
1109
		mxc_do_addr_cycle(mtd, column, page_addr);
1110 1111 1112
		break;

	case NAND_CMD_READID:
1113
		host->devtype_data->send_cmd(host, command, true);
1114
		mxc_do_addr_cycle(mtd, column, page_addr);
1115
		host->devtype_data->send_read_id(host);
S
Sascha Hauer 已提交
1116
		host->buf_start = column;
1117 1118
		break;

1119
	case NAND_CMD_ERASE1:
1120
	case NAND_CMD_ERASE2:
1121
		host->devtype_data->send_cmd(host, command, false);
1122 1123
		mxc_do_addr_cycle(mtd, column, page_addr);

1124 1125 1126 1127
		break;
	}
}

S
Sascha Hauer 已提交
1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154
/*
 * The generic flash bbt decriptors overlap with our ecc
 * hardware, so define some i.MX specific ones.
 */
static uint8_t bbt_pattern[] = { 'B', 'b', 't', '0' };
static uint8_t mirror_pattern[] = { '1', 't', 'b', 'B' };

static struct nand_bbt_descr bbt_main_descr = {
	.options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
	    | NAND_BBT_2BIT | NAND_BBT_VERSION | NAND_BBT_PERCHIP,
	.offs = 0,
	.len = 4,
	.veroffs = 4,
	.maxblocks = 4,
	.pattern = bbt_pattern,
};

static struct nand_bbt_descr bbt_mirror_descr = {
	.options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE
	    | NAND_BBT_2BIT | NAND_BBT_VERSION | NAND_BBT_PERCHIP,
	.offs = 0,
	.len = 4,
	.veroffs = 4,
	.maxblocks = 4,
	.pattern = mirror_pattern,
};

1155
/* v1 + irqpending_quirk: i.MX21 */
1156
static const struct mxc_nand_devtype_data imx21_nand_devtype_data = {
1157
	.preset = preset_v1,
1158 1159
	.send_cmd = send_cmd_v1_v2,
	.send_addr = send_addr_v1_v2,
1160
	.send_page = send_page_v1,
1161 1162 1163 1164
	.send_read_id = send_read_id_v1_v2,
	.get_dev_status = get_dev_status_v1_v2,
	.check_int = check_int_v1_v2,
	.irq_control = irq_control_v1_v2,
1165
	.get_ecc_status = get_ecc_status_v1,
1166 1167 1168
	.ecclayout_512 = &nandv1_hw_eccoob_smallpage,
	.ecclayout_2k = &nandv1_hw_eccoob_largepage,
	.ecclayout_4k = &nandv1_hw_eccoob_smallpage, /* XXX: needs fix */
1169
	.select_chip = mxc_nand_select_chip_v1_v3,
1170
	.correct_data = mxc_nand_correct_data_v1,
1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203
	.irqpending_quirk = 1,
	.needs_ip = 0,
	.regs_offset = 0xe00,
	.spare0_offset = 0x800,
	.spare_len = 16,
	.eccbytes = 3,
	.eccsize = 1,
};

/* v1 + !irqpending_quirk: i.MX27, i.MX31 */
static const struct mxc_nand_devtype_data imx27_nand_devtype_data = {
	.preset = preset_v1,
	.send_cmd = send_cmd_v1_v2,
	.send_addr = send_addr_v1_v2,
	.send_page = send_page_v1,
	.send_read_id = send_read_id_v1_v2,
	.get_dev_status = get_dev_status_v1_v2,
	.check_int = check_int_v1_v2,
	.irq_control = irq_control_v1_v2,
	.get_ecc_status = get_ecc_status_v1,
	.ecclayout_512 = &nandv1_hw_eccoob_smallpage,
	.ecclayout_2k = &nandv1_hw_eccoob_largepage,
	.ecclayout_4k = &nandv1_hw_eccoob_smallpage, /* XXX: needs fix */
	.select_chip = mxc_nand_select_chip_v1_v3,
	.correct_data = mxc_nand_correct_data_v1,
	.irqpending_quirk = 0,
	.needs_ip = 0,
	.regs_offset = 0xe00,
	.spare0_offset = 0x800,
	.axi_offset = 0,
	.spare_len = 16,
	.eccbytes = 3,
	.eccsize = 1,
1204 1205 1206 1207
};

/* v21: i.MX25, i.MX35 */
static const struct mxc_nand_devtype_data imx25_nand_devtype_data = {
1208
	.preset = preset_v2,
1209 1210
	.send_cmd = send_cmd_v1_v2,
	.send_addr = send_addr_v1_v2,
1211
	.send_page = send_page_v2,
1212 1213 1214 1215
	.send_read_id = send_read_id_v1_v2,
	.get_dev_status = get_dev_status_v1_v2,
	.check_int = check_int_v1_v2,
	.irq_control = irq_control_v1_v2,
1216
	.get_ecc_status = get_ecc_status_v2,
1217 1218 1219
	.ecclayout_512 = &nandv2_hw_eccoob_smallpage,
	.ecclayout_2k = &nandv2_hw_eccoob_largepage,
	.ecclayout_4k = &nandv2_hw_eccoob_4k,
1220
	.select_chip = mxc_nand_select_chip_v2,
1221
	.correct_data = mxc_nand_correct_data_v2_v3,
1222 1223 1224 1225 1226 1227 1228 1229
	.irqpending_quirk = 0,
	.needs_ip = 0,
	.regs_offset = 0x1e00,
	.spare0_offset = 0x1000,
	.axi_offset = 0,
	.spare_len = 64,
	.eccbytes = 9,
	.eccsize = 0,
1230 1231
};

S
Sascha Hauer 已提交
1232
/* v3.2a: i.MX51 */
1233 1234 1235 1236 1237 1238 1239 1240 1241
static const struct mxc_nand_devtype_data imx51_nand_devtype_data = {
	.preset = preset_v3,
	.send_cmd = send_cmd_v3,
	.send_addr = send_addr_v3,
	.send_page = send_page_v3,
	.send_read_id = send_read_id_v3,
	.get_dev_status = get_dev_status_v3,
	.check_int = check_int_v3,
	.irq_control = irq_control_v3,
1242
	.get_ecc_status = get_ecc_status_v3,
1243 1244 1245
	.ecclayout_512 = &nandv2_hw_eccoob_smallpage,
	.ecclayout_2k = &nandv2_hw_eccoob_largepage,
	.ecclayout_4k = &nandv2_hw_eccoob_smallpage, /* XXX: needs fix */
1246
	.select_chip = mxc_nand_select_chip_v1_v3,
1247
	.correct_data = mxc_nand_correct_data_v2_v3,
1248 1249 1250 1251 1252 1253 1254 1255
	.irqpending_quirk = 0,
	.needs_ip = 1,
	.regs_offset = 0,
	.spare0_offset = 0x1000,
	.axi_offset = 0x1e00,
	.spare_len = 64,
	.eccbytes = 0,
	.eccsize = 0,
S
Sascha Hauer 已提交
1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283
	.ppb_shift = 7,
};

/* v3.2b: i.MX53 */
static const struct mxc_nand_devtype_data imx53_nand_devtype_data = {
	.preset = preset_v3,
	.send_cmd = send_cmd_v3,
	.send_addr = send_addr_v3,
	.send_page = send_page_v3,
	.send_read_id = send_read_id_v3,
	.get_dev_status = get_dev_status_v3,
	.check_int = check_int_v3,
	.irq_control = irq_control_v3,
	.get_ecc_status = get_ecc_status_v3,
	.ecclayout_512 = &nandv2_hw_eccoob_smallpage,
	.ecclayout_2k = &nandv2_hw_eccoob_largepage,
	.ecclayout_4k = &nandv2_hw_eccoob_smallpage, /* XXX: needs fix */
	.select_chip = mxc_nand_select_chip_v1_v3,
	.correct_data = mxc_nand_correct_data_v2_v3,
	.irqpending_quirk = 0,
	.needs_ip = 1,
	.regs_offset = 0,
	.spare0_offset = 0x1000,
	.axi_offset = 0x1e00,
	.spare_len = 64,
	.eccbytes = 0,
	.eccsize = 0,
	.ppb_shift = 8,
1284 1285
};

1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299
#ifdef CONFIG_OF_MTD
static const struct of_device_id mxcnd_dt_ids[] = {
	{
		.compatible = "fsl,imx21-nand",
		.data = &imx21_nand_devtype_data,
	}, {
		.compatible = "fsl,imx27-nand",
		.data = &imx27_nand_devtype_data,
	}, {
		.compatible = "fsl,imx25-nand",
		.data = &imx25_nand_devtype_data,
	}, {
		.compatible = "fsl,imx51-nand",
		.data = &imx51_nand_devtype_data,
S
Sascha Hauer 已提交
1300 1301 1302
	}, {
		.compatible = "fsl,imx53-nand",
		.data = &imx53_nand_devtype_data,
1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355
	},
	{ /* sentinel */ }
};

static int __init mxcnd_probe_dt(struct mxc_nand_host *host)
{
	struct device_node *np = host->dev->of_node;
	struct mxc_nand_platform_data *pdata = &host->pdata;
	const struct of_device_id *of_id =
		of_match_device(mxcnd_dt_ids, host->dev);
	int buswidth;

	if (!np)
		return 1;

	if (of_get_nand_ecc_mode(np) >= 0)
		pdata->hw_ecc = 1;

	pdata->flash_bbt = of_get_nand_on_flash_bbt(np);

	buswidth = of_get_nand_bus_width(np);
	if (buswidth < 0)
		return buswidth;

	pdata->width = buswidth / 8;

	host->devtype_data = of_id->data;

	return 0;
}
#else
static int __init mxcnd_probe_dt(struct mxc_nand_host *host)
{
	return 1;
}
#endif

static int __init mxcnd_probe_pdata(struct mxc_nand_host *host)
{
	struct mxc_nand_platform_data *pdata = host->dev->platform_data;

	if (!pdata)
		return -ENODEV;

	host->pdata = *pdata;

	if (nfc_is_v1()) {
		if (cpu_is_mx21())
			host->devtype_data = &imx21_nand_devtype_data;
		else
			host->devtype_data = &imx27_nand_devtype_data;
	} else if (nfc_is_v21()) {
		host->devtype_data = &imx25_nand_devtype_data;
S
Sascha Hauer 已提交
1356
	} else if (nfc_is_v3_2a()) {
1357
		host->devtype_data = &imx51_nand_devtype_data;
S
Sascha Hauer 已提交
1358 1359
	} else if (nfc_is_v3_2b()) {
		host->devtype_data = &imx53_nand_devtype_data;
1360 1361 1362 1363 1364 1365
	} else
		BUG();

	return 0;
}

1366
static int __devinit mxcnd_probe(struct platform_device *pdev)
1367 1368 1369 1370 1371
{
	struct nand_chip *this;
	struct mtd_info *mtd;
	struct mxc_nand_host *host;
	struct resource *res;
1372
	int err = 0;
1373 1374

	/* Allocate memory for MTD device structure and private data */
1375 1376
	host = devm_kzalloc(&pdev->dev, sizeof(struct mxc_nand_host) +
			NAND_MAX_PAGESIZE + NAND_MAX_OOBSIZE, GFP_KERNEL);
1377 1378 1379
	if (!host)
		return -ENOMEM;

S
Sascha Hauer 已提交
1380 1381
	host->data_buf = (uint8_t *)(host + 1);

1382 1383 1384 1385 1386 1387
	host->dev = &pdev->dev;
	/* structures must be linked */
	this = &host->nand;
	mtd = &host->mtd;
	mtd->priv = this;
	mtd->owner = THIS_MODULE;
1388
	mtd->dev.parent = &pdev->dev;
1389
	mtd->name = DRIVER_NAME;
1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401

	/* 50 us command delay time */
	this->chip_delay = 5;

	this->priv = host;
	this->dev_ready = mxc_nand_dev_ready;
	this->cmdfunc = mxc_nand_command;
	this->read_byte = mxc_nand_read_byte;
	this->read_word = mxc_nand_read_word;
	this->write_buf = mxc_nand_write_buf;
	this->read_buf = mxc_nand_read_buf;

1402
	host->clk = devm_clk_get(&pdev->dev, NULL);
1403 1404
	if (IS_ERR(host->clk))
		return PTR_ERR(host->clk);
1405

1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424
	err = mxcnd_probe_dt(host);
	if (err > 0)
		err = mxcnd_probe_pdata(host);
	if (err < 0)
		return err;

	if (host->devtype_data->needs_ip) {
		res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
		if (!res)
			return -ENODEV;
		host->regs_ip = devm_request_and_ioremap(&pdev->dev, res);
		if (!host->regs_ip)
			return -ENOMEM;

		res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
	} else {
		res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	}

1425 1426
	if (!res)
		return -ENODEV;
1427

1428 1429 1430
	host->base = devm_request_and_ioremap(&pdev->dev, res);
	if (!host->base)
		return -ENOMEM;
1431

1432
	host->main_area0 = host->base;
S
Sascha Hauer 已提交
1433

1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446
	if (host->devtype_data->regs_offset)
		host->regs = host->base + host->devtype_data->regs_offset;
	host->spare0 = host->base + host->devtype_data->spare0_offset;
	if (host->devtype_data->axi_offset)
		host->regs_axi = host->base + host->devtype_data->axi_offset;

	this->ecc.bytes = host->devtype_data->eccbytes;
	host->eccsize = host->devtype_data->eccsize;

	this->select_chip = host->devtype_data->select_chip;
	this->ecc.size = 512;
	this->ecc.layout = host->devtype_data->ecclayout_512;

1447
	if (host->pdata.hw_ecc) {
1448 1449
		this->ecc.calculate = mxc_nand_calculate_ecc;
		this->ecc.hwctl = mxc_nand_enable_hwecc;
1450
		this->ecc.correct = host->devtype_data->correct_data;
1451 1452 1453 1454 1455
		this->ecc.mode = NAND_ECC_HW;
	} else {
		this->ecc.mode = NAND_ECC_SOFT;
	}

1456 1457
	/* NAND bus width determines access functions used by upper layer */
	if (host->pdata.width == 2)
1458 1459
		this->options |= NAND_BUSWIDTH_16;

1460
	if (host->pdata.flash_bbt) {
S
Sascha Hauer 已提交
1461 1462 1463
		this->bbt_td = &bbt_main_descr;
		this->bbt_md = &bbt_mirror_descr;
		/* update flash based bbt */
1464
		this->bbt_options |= NAND_BBT_USE_FLASH;
1465 1466
	}

1467
	init_completion(&host->op_completion);
1468 1469 1470

	host->irq = platform_get_irq(pdev, 0);

1471
	/*
1472 1473 1474
	 * Use host->devtype_data->irq_control() here instead of irq_control()
	 * because we must not disable_irq_nosync without having requested the
	 * irq.
1475
	 */
1476
	host->devtype_data->irq_control(host, 0);
1477

1478 1479
	err = devm_request_irq(&pdev->dev, host->irq, mxc_nfc_irq,
			IRQF_DISABLED, DRIVER_NAME, host);
1480
	if (err)
1481 1482 1483 1484
		return err;

	clk_prepare_enable(host->clk);
	host->clk_act = 1;
1485

1486
	/*
1487 1488 1489
	 * Now that we "own" the interrupt make sure the interrupt mask bit is
	 * cleared on i.MX21. Otherwise we can't read the interrupt status bit
	 * on this machine.
1490
	 */
1491
	if (host->devtype_data->irqpending_quirk) {
1492
		disable_irq_nosync(host->irq);
1493
		host->devtype_data->irq_control(host, 1);
1494
	}
1495

1496
	/* first scan to find the device and get the page size */
1497
	if (nand_scan_ident(mtd, nfc_is_v21() ? 4 : 1, NULL)) {
1498 1499 1500
		err = -ENXIO;
		goto escan;
	}
1501

S
Sascha Hauer 已提交
1502
	/* Call preset again, with correct writesize this time */
1503
	host->devtype_data->preset(mtd);
S
Sascha Hauer 已提交
1504

1505
	if (mtd->writesize == 2048)
1506 1507 1508
		this->ecc.layout = host->devtype_data->ecclayout_2k;
	else if (mtd->writesize == 4096)
		this->ecc.layout = host->devtype_data->ecclayout_4k;
1509

M
Mike Dunn 已提交
1510 1511 1512 1513 1514 1515 1516
	if (this->ecc.mode == NAND_ECC_HW) {
		if (nfc_is_v1())
			this->ecc.strength = 1;
		else
			this->ecc.strength = (host->eccsize == 4) ? 4 : 8;
	}

1517 1518 1519 1520 1521 1522
	/* second phase scan */
	if (nand_scan_tail(mtd)) {
		err = -ENXIO;
		goto escan;
	}

1523
	/* Register the partitions */
1524 1525 1526 1527 1528 1529
	mtd_device_parse_register(mtd, part_probes,
			&(struct mtd_part_parser_data){
				.of_node = pdev->dev.of_node,
			},
			host->pdata.parts,
			host->pdata.nr_parts);
1530 1531 1532 1533 1534 1535

	platform_set_drvdata(pdev, host);

	return 0;

escan:
1536
	clk_disable_unprepare(host->clk);
1537 1538 1539 1540

	return err;
}

1541
static int __devexit mxcnd_remove(struct platform_device *pdev)
1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554
{
	struct mxc_nand_host *host = platform_get_drvdata(pdev);

	platform_set_drvdata(pdev, NULL);

	nand_release(&host->mtd);

	return 0;
}

static struct platform_driver mxcnd_driver = {
	.driver = {
		   .name = DRIVER_NAME,
1555
		   .owner = THIS_MODULE,
1556
		   .of_match_table = of_match_ptr(mxcnd_dt_ids),
1557
	},
1558
	.probe = mxcnd_probe,
B
Bill Pemberton 已提交
1559
	.remove = mxcnd_remove,
1560
};
1561
module_platform_driver(mxcnd_driver);
1562 1563 1564 1565

MODULE_AUTHOR("Freescale Semiconductor, Inc.");
MODULE_DESCRIPTION("MXC NAND MTD driver");
MODULE_LICENSE("GPL");