rx.c 32.9 KB
Newer Older
1 2
/******************************************************************************
 *
W
Wey-Yi Guy 已提交
3
 * Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved.
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 *
 * Portions of this file are derived from the ipw3945 project, as well
 * as portions of the ieee80211 subsystem header files.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc.,
 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
 *
 * The full GNU General Public License is included in this distribution in the
 * file called LICENSE.
 *
 * Contact Information:
 *  Intel Linux Wireless <ilw@linux.intel.com>
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
 *****************************************************************************/
#include <linux/sched.h>
#include <linux/wait.h>
31
#include <linux/gfp.h>
32

33
#include "iwl-prph.h"
34
#include "iwl-io.h"
35
#include "internal.h"
36
#include "iwl-op-mode.h"
37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127

/******************************************************************************
 *
 * RX path functions
 *
 ******************************************************************************/

/*
 * Rx theory of operation
 *
 * Driver allocates a circular buffer of Receive Buffer Descriptors (RBDs),
 * each of which point to Receive Buffers to be filled by the NIC.  These get
 * used not only for Rx frames, but for any command response or notification
 * from the NIC.  The driver and NIC manage the Rx buffers by means
 * of indexes into the circular buffer.
 *
 * Rx Queue Indexes
 * The host/firmware share two index registers for managing the Rx buffers.
 *
 * The READ index maps to the first position that the firmware may be writing
 * to -- the driver can read up to (but not including) this position and get
 * good data.
 * The READ index is managed by the firmware once the card is enabled.
 *
 * The WRITE index maps to the last position the driver has read from -- the
 * position preceding WRITE is the last slot the firmware can place a packet.
 *
 * The queue is empty (no good data) if WRITE = READ - 1, and is full if
 * WRITE = READ.
 *
 * During initialization, the host sets up the READ queue position to the first
 * INDEX position, and WRITE to the last (READ - 1 wrapped)
 *
 * When the firmware places a packet in a buffer, it will advance the READ index
 * and fire the RX interrupt.  The driver can then query the READ index and
 * process as many packets as possible, moving the WRITE index forward as it
 * resets the Rx queue buffers with new memory.
 *
 * The management in the driver is as follows:
 * + A list of pre-allocated SKBs is stored in iwl->rxq->rx_free.  When
 *   iwl->rxq->free_count drops to or below RX_LOW_WATERMARK, work is scheduled
 *   to replenish the iwl->rxq->rx_free.
 * + In iwl_rx_replenish (scheduled) if 'processed' != 'read' then the
 *   iwl->rxq is replenished and the READ INDEX is updated (updating the
 *   'processed' and 'read' driver indexes as well)
 * + A received packet is processed and handed to the kernel network stack,
 *   detached from the iwl->rxq.  The driver 'processed' index is updated.
 * + The Host/Firmware iwl->rxq is replenished at tasklet time from the rx_free
 *   list. If there are no allocated buffers in iwl->rxq->rx_free, the READ
 *   INDEX is not incremented and iwl->status(RX_STALLED) is set.  If there
 *   were enough free buffers and RX_STALLED is set it is cleared.
 *
 *
 * Driver sequence:
 *
 * iwl_rx_queue_alloc()   Allocates rx_free
 * iwl_rx_replenish()     Replenishes rx_free list from rx_used, and calls
 *                            iwl_rx_queue_restock
 * iwl_rx_queue_restock() Moves available buffers from rx_free into Rx
 *                            queue, updates firmware pointers, and updates
 *                            the WRITE index.  If insufficient rx_free buffers
 *                            are available, schedules iwl_rx_replenish
 *
 * -- enable interrupts --
 * ISR - iwl_rx()         Detach iwl_rx_mem_buffers from pool up to the
 *                            READ INDEX, detaching the SKB from the pool.
 *                            Moves the packet buffer from queue to rx_used.
 *                            Calls iwl_rx_queue_restock to refill any empty
 *                            slots.
 * ...
 *
 */

/**
 * iwl_rx_queue_space - Return number of free slots available in queue.
 */
static int iwl_rx_queue_space(const struct iwl_rx_queue *q)
{
	int s = q->read - q->write;
	if (s <= 0)
		s += RX_QUEUE_SIZE;
	/* keep some buffer to not confuse full and empty queue */
	s -= 2;
	if (s < 0)
		s = 0;
	return s;
}

/**
 * iwl_rx_queue_update_write_ptr - Update the write pointer for the RX queue
 */
128
void iwl_rx_queue_update_write_ptr(struct iwl_trans *trans,
129
				   struct iwl_rx_queue *q)
130 131 132 133 134 135 136 137 138
{
	unsigned long flags;
	u32 reg;

	spin_lock_irqsave(&q->lock, flags);

	if (q->need_update == 0)
		goto exit_unlock;

139
	if (trans->cfg->base_params->shadow_reg_enable) {
140 141 142
		/* shadow register enabled */
		/* Device expects a multiple of 8 */
		q->write_actual = (q->write & ~0x7);
143
		iwl_write32(trans, FH_RSCSR_CHNL0_WPTR, q->write_actual);
144
	} else {
D
Don Fry 已提交
145 146 147
		struct iwl_trans_pcie *trans_pcie =
			IWL_TRANS_GET_PCIE_TRANS(trans);

148
		/* If power-saving is in use, make sure device is awake */
149
		if (test_bit(STATUS_TPOWER_PMI, &trans_pcie->status)) {
150
			reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
151 152

			if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
153
				IWL_DEBUG_INFO(trans,
154 155
					"Rx queue requesting wakeup,"
					" GP1 = 0x%x\n", reg);
156
				iwl_set_bit(trans, CSR_GP_CNTRL,
157 158 159 160 161
					CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
				goto exit_unlock;
			}

			q->write_actual = (q->write & ~0x7);
162
			iwl_write_direct32(trans, FH_RSCSR_CHNL0_WPTR,
163 164 165 166 167 168
					q->write_actual);

		/* Else device is assumed to be awake */
		} else {
			/* Device expects a multiple of 8 */
			q->write_actual = (q->write & ~0x7);
169
			iwl_write_direct32(trans, FH_RSCSR_CHNL0_WPTR,
170 171 172 173 174 175 176 177 178 179
				q->write_actual);
		}
	}
	q->need_update = 0;

 exit_unlock:
	spin_unlock_irqrestore(&q->lock, flags);
}

/**
180
 * iwl_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
181
 */
182
static inline __le32 iwl_dma_addr2rbd_ptr(dma_addr_t dma_addr)
183 184 185 186 187
{
	return cpu_to_le32((u32)(dma_addr >> 8));
}

/**
188
 * iwl_rx_queue_restock - refill RX queue from pre-allocated pool
189 190 191 192 193 194 195 196 197
 *
 * If there are slots in the RX queue that need to be restocked,
 * and we have free pre-allocated buffers, fill the ranks as much
 * as we can, pulling from rx_free.
 *
 * This moves the 'write' index forward to catch up with 'processed', and
 * also updates the memory address in the firmware to reference the new
 * target buffer.
 */
198
static void iwl_rx_queue_restock(struct iwl_trans *trans)
199
{
200
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
201
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;
202 203 204 205
	struct list_head *element;
	struct iwl_rx_mem_buffer *rxb;
	unsigned long flags;

206 207 208 209 210 211 212 213 214 215 216
	/*
	 * If the device isn't enabled - not need to try to add buffers...
	 * This can happen when we stop the device and still have an interrupt
	 * pending. We stop the APM before we sync the interrupts / tasklets
	 * because we have to (see comment there). On the other hand, since
	 * the APM is stopped, we cannot access the HW (in particular not prph).
	 * So don't try to restock if the APM has been already stopped.
	 */
	if (!test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status))
		return;

217 218 219 220 221 222 223 224 225 226 227 228
	spin_lock_irqsave(&rxq->lock, flags);
	while ((iwl_rx_queue_space(rxq) > 0) && (rxq->free_count)) {
		/* The overwritten rxb must be a used one */
		rxb = rxq->queue[rxq->write];
		BUG_ON(rxb && rxb->page);

		/* Get next free Rx buffer, remove from free list */
		element = rxq->rx_free.next;
		rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
		list_del(element);

		/* Point to Rx buffer via next RBD in circular buffer */
229
		rxq->bd[rxq->write] = iwl_dma_addr2rbd_ptr(rxb->page_dma);
230 231 232 233 234 235 236 237
		rxq->queue[rxq->write] = rxb;
		rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
		rxq->free_count--;
	}
	spin_unlock_irqrestore(&rxq->lock, flags);
	/* If the pre-allocated buffer pool is dropping low, schedule to
	 * refill it */
	if (rxq->free_count <= RX_LOW_WATERMARK)
J
Johannes Berg 已提交
238
		schedule_work(&trans_pcie->rx_replenish);
239 240 241 242 243 244 245

	/* If we've added more space for the firmware to place data, tell it.
	 * Increment device's write pointer in multiples of 8. */
	if (rxq->write_actual != (rxq->write & ~0x7)) {
		spin_lock_irqsave(&rxq->lock, flags);
		rxq->need_update = 1;
		spin_unlock_irqrestore(&rxq->lock, flags);
246
		iwl_rx_queue_update_write_ptr(trans, rxq);
247 248 249
	}
}

250 251
/*
 * iwl_rx_allocate - allocate a page for each used RBD
252
 *
253 254 255 256 257
 * A used RBD is an Rx buffer that has been given to the stack. To use it again
 * a page must be allocated and the RBD must point to the page. This function
 * doesn't change the HW pointer but handles the list of pages that is used by
 * iwl_rx_queue_restock. The latter function will update the HW to use the newly
 * allocated buffers.
258
 */
259
static void iwl_rx_allocate(struct iwl_trans *trans, gfp_t priority)
260
{
261
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
262
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;
263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279
	struct list_head *element;
	struct iwl_rx_mem_buffer *rxb;
	struct page *page;
	unsigned long flags;
	gfp_t gfp_mask = priority;

	while (1) {
		spin_lock_irqsave(&rxq->lock, flags);
		if (list_empty(&rxq->rx_used)) {
			spin_unlock_irqrestore(&rxq->lock, flags);
			return;
		}
		spin_unlock_irqrestore(&rxq->lock, flags);

		if (rxq->free_count > RX_LOW_WATERMARK)
			gfp_mask |= __GFP_NOWARN;

280
		if (trans_pcie->rx_page_order > 0)
281 282 283
			gfp_mask |= __GFP_COMP;

		/* Alloc a new receive buffer */
284
		page = alloc_pages(gfp_mask, trans_pcie->rx_page_order);
285 286
		if (!page) {
			if (net_ratelimit())
287
				IWL_DEBUG_INFO(trans, "alloc_pages failed, "
288
					   "order: %d\n",
289
					   trans_pcie->rx_page_order);
290 291 292

			if ((rxq->free_count <= RX_LOW_WATERMARK) &&
			    net_ratelimit())
293
				IWL_CRIT(trans, "Failed to alloc_pages with %s."
294 295 296 297 298 299 300 301 302 303 304 305 306 307
					 "Only %u free buffers remaining.\n",
					 priority == GFP_ATOMIC ?
					 "GFP_ATOMIC" : "GFP_KERNEL",
					 rxq->free_count);
			/* We don't reschedule replenish work here -- we will
			 * call the restock method and if it still needs
			 * more buffers it will schedule replenish */
			return;
		}

		spin_lock_irqsave(&rxq->lock, flags);

		if (list_empty(&rxq->rx_used)) {
			spin_unlock_irqrestore(&rxq->lock, flags);
308
			__free_pages(page, trans_pcie->rx_page_order);
309 310 311 312 313 314 315 316 317 318 319
			return;
		}
		element = rxq->rx_used.next;
		rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
		list_del(element);

		spin_unlock_irqrestore(&rxq->lock, flags);

		BUG_ON(rxb->page);
		rxb->page = page;
		/* Get physical address of the RB */
320 321 322 323
		rxb->page_dma =
			dma_map_page(trans->dev, page, 0,
				     PAGE_SIZE << trans_pcie->rx_page_order,
				     DMA_FROM_DEVICE);
324 325 326 327 328 329 330 331 332 333 334 335 336 337
		/* dma address must be no more than 36 bits */
		BUG_ON(rxb->page_dma & ~DMA_BIT_MASK(36));
		/* and also 256 byte aligned! */
		BUG_ON(rxb->page_dma & DMA_BIT_MASK(8));

		spin_lock_irqsave(&rxq->lock, flags);

		list_add_tail(&rxb->list, &rxq->rx_free);
		rxq->free_count++;

		spin_unlock_irqrestore(&rxq->lock, flags);
	}
}

338 339 340 341 342 343 344 345 346
/*
 * iwl_rx_replenish - Move all used buffers from rx_used to rx_free
 *
 * When moving to rx_free an page is allocated for the slot.
 *
 * Also restock the Rx queue via iwl_rx_queue_restock.
 * This is called as a scheduled work item (except for during initialization)
 */
void iwl_rx_replenish(struct iwl_trans *trans)
347
{
J
Johannes Berg 已提交
348
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
349 350
	unsigned long flags;

351
	iwl_rx_allocate(trans, GFP_KERNEL);
352

J
Johannes Berg 已提交
353
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
354
	iwl_rx_queue_restock(trans);
J
Johannes Berg 已提交
355
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
356 357
}

358
static void iwl_rx_replenish_now(struct iwl_trans *trans)
359
{
360
	iwl_rx_allocate(trans, GFP_ATOMIC);
361

362
	iwl_rx_queue_restock(trans);
363 364 365 366
}

void iwl_bg_rx_replenish(struct work_struct *data)
{
367 368
	struct iwl_trans_pcie *trans_pcie =
	    container_of(data, struct iwl_trans_pcie, rx_replenish);
369

370
	iwl_rx_replenish(trans_pcie->trans);
371 372
}

J
Johannes Berg 已提交
373 374 375 376 377
static void iwl_rx_handle_rxbuf(struct iwl_trans *trans,
				struct iwl_rx_mem_buffer *rxb)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;
378
	struct iwl_tx_queue *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
J
Johannes Berg 已提交
379
	unsigned long flags;
380
	bool page_stolen = false;
381
	int max_len = PAGE_SIZE << trans_pcie->rx_page_order;
382
	u32 offset = 0;
J
Johannes Berg 已提交
383 384 385 386

	if (WARN_ON(!rxb))
		return;

387 388 389 390 391 392 393 394 395 396 397 398
	dma_unmap_page(trans->dev, rxb->page_dma, max_len, DMA_FROM_DEVICE);

	while (offset + sizeof(u32) + sizeof(struct iwl_cmd_header) < max_len) {
		struct iwl_rx_packet *pkt;
		struct iwl_device_cmd *cmd;
		u16 sequence;
		bool reclaim;
		int index, cmd_index, err, len;
		struct iwl_rx_cmd_buffer rxcb = {
			._offset = offset,
			._page = rxb->page,
			._page_stolen = false,
399
			.truesize = max_len,
400 401 402 403 404 405 406 407
		};

		pkt = rxb_addr(&rxcb);

		if (pkt->len_n_flags == cpu_to_le32(FH_RSCSR_FRAME_INVALID))
			break;

		IWL_DEBUG_RX(trans, "cmd at offset %d: %s (0x%.2x)\n",
J
Johannes Berg 已提交
408 409 410
			rxcb._offset,
			trans_pcie_get_cmd_string(trans_pcie, pkt->hdr.cmd),
			pkt->hdr.cmd);
411 412 413

		len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
		len += sizeof(u32); /* account for status word */
414 415
		trace_iwlwifi_dev_rx(trans->dev, trans, pkt, len);
		trace_iwlwifi_dev_rx_data(trans->dev, trans, pkt, len);
416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432

		/* Reclaim a command buffer only if this packet is a response
		 *   to a (driver-originated) command.
		 * If the packet (e.g. Rx frame) originated from uCode,
		 *   there is no command buffer to reclaim.
		 * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
		 *   but apparently a few don't get set; catch them here. */
		reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME);
		if (reclaim) {
			int i;

			for (i = 0; i < trans_pcie->n_no_reclaim_cmds; i++) {
				if (trans_pcie->no_reclaim_cmds[i] ==
							pkt->hdr.cmd) {
					reclaim = false;
					break;
				}
433 434
			}
		}
J
Johannes Berg 已提交
435

436 437 438 439
		sequence = le16_to_cpu(pkt->hdr.sequence);
		index = SEQ_TO_INDEX(sequence);
		cmd_index = get_cmd_index(&txq->q, index);

440 441 442 443 444 445
		if (reclaim) {
			struct iwl_pcie_tx_queue_entry *ent;
			ent = &txq->entries[cmd_index];
			cmd = ent->copy_cmd;
			WARN_ON_ONCE(!cmd && ent->meta.flags & CMD_WANT_HCMD);
		} else {
446
			cmd = NULL;
447
		}
448 449 450

		err = iwl_op_mode_rx(trans->op_mode, &rxcb, cmd);

451 452 453 454
		if (reclaim) {
			/* The original command isn't needed any more */
			kfree(txq->entries[cmd_index].copy_cmd);
			txq->entries[cmd_index].copy_cmd = NULL;
455 456 457
			/* nor is the duplicated part of the command */
			kfree(txq->entries[cmd_index].free_buf);
			txq->entries[cmd_index].free_buf = NULL;
458 459
		}

460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477
		/*
		 * After here, we should always check rxcb._page_stolen,
		 * if it is true then one of the handlers took the page.
		 */

		if (reclaim) {
			/* Invoke any callbacks, transfer the buffer to caller,
			 * and fire off the (possibly) blocking
			 * iwl_trans_send_cmd()
			 * as we reclaim the driver command queue */
			if (!rxcb._page_stolen)
				iwl_tx_cmd_complete(trans, &rxcb, err);
			else
				IWL_WARN(trans, "Claim null rxb?\n");
		}

		page_stolen |= rxcb._page_stolen;
		offset += ALIGN(len, FH_RSCSR_FRAME_ALIGN);
J
Johannes Berg 已提交
478 479
	}

480 481
	/* page was stolen from us -- free our reference */
	if (page_stolen) {
482
		__free_pages(rxb->page, trans_pcie->rx_page_order);
J
Johannes Berg 已提交
483
		rxb->page = NULL;
484
	}
J
Johannes Berg 已提交
485 486 487 488 489 490 491 492

	/* Reuse the page if possible. For notification packets and
	 * SKBs that fail to Rx correctly, add them back into the
	 * rx_free list for reuse later. */
	spin_lock_irqsave(&rxq->lock, flags);
	if (rxb->page != NULL) {
		rxb->page_dma =
			dma_map_page(trans->dev, rxb->page, 0,
493 494
				     PAGE_SIZE << trans_pcie->rx_page_order,
				     DMA_FROM_DEVICE);
J
Johannes Berg 已提交
495 496 497 498 499 500 501
		list_add_tail(&rxb->list, &rxq->rx_free);
		rxq->free_count++;
	} else
		list_add_tail(&rxb->list, &rxq->rx_used);
	spin_unlock_irqrestore(&rxq->lock, flags);
}

502 503 504 505 506 507 508
/**
 * iwl_rx_handle - Main entry function for receiving responses from uCode
 *
 * Uses the priv->rx_handlers callback function array to invoke
 * the appropriate handlers, including command responses,
 * frame-received notifications, and other notifications.
 */
509
static void iwl_rx_handle(struct iwl_trans *trans)
510
{
J
Johannes Berg 已提交
511
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
512
	struct iwl_rx_queue *rxq = &trans_pcie->rxq;
513 514 515 516 517 518 519 520 521 522 523 524
	u32 r, i;
	u8 fill_rx = 0;
	u32 count = 8;
	int total_empty;

	/* uCode's read index (stored in shared DRAM) indicates the last Rx
	 * buffer that the driver may process (last buffer filled by ucode). */
	r = le16_to_cpu(rxq->rb_stts->closed_rb_num) &  0x0FFF;
	i = rxq->read;

	/* Rx interrupt, but nothing sent from uCode */
	if (i == r)
525
		IWL_DEBUG_RX(trans, "HW = SW = %d\n", r);
526 527 528 529 530 531 532 533 534 535

	/* calculate total frames need to be restock after handling RX */
	total_empty = r - rxq->write_actual;
	if (total_empty < 0)
		total_empty += RX_QUEUE_SIZE;

	if (total_empty > (RX_QUEUE_SIZE / 2))
		fill_rx = 1;

	while (i != r) {
536
		struct iwl_rx_mem_buffer *rxb;
537 538 539 540

		rxb = rxq->queue[i];
		rxq->queue[i] = NULL;

541 542
		IWL_DEBUG_RX(trans, "rxbuf: HW = %d, SW = %d (%p)\n",
			     r, i, rxb);
J
Johannes Berg 已提交
543
		iwl_rx_handle_rxbuf(trans, rxb);
544 545 546 547 548 549 550 551

		i = (i + 1) & RX_QUEUE_MASK;
		/* If there are a lot of unused frames,
		 * restock the Rx queue so ucode wont assert. */
		if (fill_rx) {
			count++;
			if (count >= 8) {
				rxq->read = i;
552
				iwl_rx_replenish_now(trans);
553 554 555 556 557 558 559 560
				count = 0;
			}
		}
	}

	/* Backtrack one entry */
	rxq->read = i;
	if (fill_rx)
561
		iwl_rx_replenish_now(trans);
562
	else
563
		iwl_rx_queue_restock(trans);
564 565
}

566 567 568
/**
 * iwl_irq_handle_error - called for HW or SW error interrupt from card
 */
569
static void iwl_irq_handle_error(struct iwl_trans *trans)
570 571
{
	/* W/A for WiFi/WiMAX coex and WiMAX own the RF */
572
	if (trans->cfg->internal_wimax_coex &&
573
	    (!(iwl_read_prph(trans, APMG_CLK_CTRL_REG) &
574
			     APMS_CLK_VAL_MRB_FUNC_MODE) ||
575
	     (iwl_read_prph(trans, APMG_PS_CTRL_REG) &
576 577 578
			    APMG_PS_CTRL_VAL_RESET_REQ))) {
		struct iwl_trans_pcie *trans_pcie =
			IWL_TRANS_GET_PCIE_TRANS(trans);
D
Don Fry 已提交
579 580

		clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
581
		iwl_op_mode_wimax_active(trans->op_mode);
582
		wake_up(&trans->wait_command_queue);
583 584 585
		return;
	}

586
	iwl_dump_csr(trans);
587
	iwl_dump_fh(trans, NULL);
588

589
	iwl_op_mode_nic_error(trans->op_mode);
590 591
}

592
/* tasklet for iwlagn interrupt */
593
void iwl_irq_tasklet(struct iwl_trans *trans)
594
{
595 596
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
597 598 599 600 601 602 603 604
	u32 inta = 0;
	u32 handled = 0;
	unsigned long flags;
	u32 i;
#ifdef CONFIG_IWLWIFI_DEBUG
	u32 inta_mask;
#endif

J
Johannes Berg 已提交
605
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
606 607 608 609 610 611 612 613 614 615 616 617

	/* Ack/clear/reset pending uCode interrupts.
	 * Note:  Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
	 */
	/* There is a hardware bug in the interrupt mask function that some
	 * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
	 * they are disabled in the CSR_INT_MASK register. Furthermore the
	 * ICT interrupt handling mechanism has another bug that might cause
	 * these unmasked interrupts fail to be detected. We workaround the
	 * hardware bugs here by ACKing all the possible interrupts so that
	 * interrupt coalescing can still be achieved.
	 */
618
	iwl_write32(trans, CSR_INT,
619
		    trans_pcie->inta | ~trans_pcie->inta_mask);
620

621
	inta = trans_pcie->inta;
622 623

#ifdef CONFIG_IWLWIFI_DEBUG
624
	if (iwl_have_debug_level(IWL_DL_ISR)) {
625
		/* just for debug */
626
		inta_mask = iwl_read32(trans, CSR_INT_MASK);
627
		IWL_DEBUG_ISR(trans, "inta 0x%08x, enabled 0x%08x\n",
628
			      inta, inta_mask);
629 630 631
	}
#endif

632 633
	/* saved interrupt in inta variable now we can reset trans_pcie->inta */
	trans_pcie->inta = 0;
634

J
Johannes Berg 已提交
635
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
636

637 638
	/* Now service all interrupt bits discovered above. */
	if (inta & CSR_INT_BIT_HW_ERR) {
639
		IWL_ERR(trans, "Hardware error detected.  Restarting.\n");
640 641

		/* Tell the device to stop sending interrupts */
642
		iwl_disable_interrupts(trans);
643

644
		isr_stats->hw++;
645
		iwl_irq_handle_error(trans);
646 647 648 649 650 651 652

		handled |= CSR_INT_BIT_HW_ERR;

		return;
	}

#ifdef CONFIG_IWLWIFI_DEBUG
653
	if (iwl_have_debug_level(IWL_DL_ISR)) {
654 655
		/* NIC fires this, but we don't use it, redundant with WAKEUP */
		if (inta & CSR_INT_BIT_SCD) {
656
			IWL_DEBUG_ISR(trans, "Scheduler finished to transmit "
657
				      "the frame/frames.\n");
658
			isr_stats->sch++;
659 660 661 662
		}

		/* Alive notification via Rx interrupt will do the real work */
		if (inta & CSR_INT_BIT_ALIVE) {
663
			IWL_DEBUG_ISR(trans, "Alive interrupt\n");
664
			isr_stats->alive++;
665 666 667 668 669 670 671 672
		}
	}
#endif
	/* Safely ignore these bits for debug checks below */
	inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);

	/* HW RF KILL switch toggled */
	if (inta & CSR_INT_BIT_RF_KILL) {
673
		bool hw_rfkill;
674

675
		hw_rfkill = iwl_is_rfkill_set(trans);
676
		IWL_WARN(trans, "RF_KILL bit toggled to %s.\n",
677
			 hw_rfkill ? "disable radio" : "enable radio");
678

679
		isr_stats->rfkill++;
680

681
		iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
682 683 684 685 686 687

		handled |= CSR_INT_BIT_RF_KILL;
	}

	/* Chip got too hot and stopped itself */
	if (inta & CSR_INT_BIT_CT_KILL) {
688
		IWL_ERR(trans, "Microcode CT kill error detected.\n");
689
		isr_stats->ctkill++;
690 691 692 693 694
		handled |= CSR_INT_BIT_CT_KILL;
	}

	/* Error detected by uCode */
	if (inta & CSR_INT_BIT_SW_ERR) {
695
		IWL_ERR(trans, "Microcode SW error detected. "
696
			" Restarting 0x%X.\n", inta);
697
		isr_stats->sw++;
698
		iwl_irq_handle_error(trans);
699 700 701 702 703
		handled |= CSR_INT_BIT_SW_ERR;
	}

	/* uCode wakes up after power-down sleep */
	if (inta & CSR_INT_BIT_WAKEUP) {
704 705
		IWL_DEBUG_ISR(trans, "Wakeup interrupt\n");
		iwl_rx_queue_update_write_ptr(trans, &trans_pcie->rxq);
706
		for (i = 0; i < trans->cfg->base_params->num_of_queues; i++)
707
			iwl_txq_update_write_ptr(trans,
708
						 &trans_pcie->txq[i]);
709

710
		isr_stats->wakeup++;
711 712 713 714 715 716 717 718

		handled |= CSR_INT_BIT_WAKEUP;
	}

	/* All uCode command responses, including Tx command responses,
	 * Rx "responses" (frame-received notification), and other
	 * notifications from uCode come through here*/
	if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
719
		    CSR_INT_BIT_RX_PERIODIC)) {
720
		IWL_DEBUG_ISR(trans, "Rx interrupt\n");
721 722
		if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
			handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
723
			iwl_write32(trans, CSR_FH_INT_STATUS,
724 725 726 727
					CSR_FH_INT_RX_MASK);
		}
		if (inta & CSR_INT_BIT_RX_PERIODIC) {
			handled |= CSR_INT_BIT_RX_PERIODIC;
728
			iwl_write32(trans,
729
				CSR_INT, CSR_INT_BIT_RX_PERIODIC);
730 731 732 733 734 735 736 737 738 739 740 741 742
		}
		/* Sending RX interrupt require many steps to be done in the
		 * the device:
		 * 1- write interrupt to current index in ICT table.
		 * 2- dma RX frame.
		 * 3- update RX shared data to indicate last write index.
		 * 4- send interrupt.
		 * This could lead to RX race, driver could receive RX interrupt
		 * but the shared data changes does not reflect this;
		 * periodic interrupt will detect any dangling Rx activity.
		 */

		/* Disable periodic interrupt; we use it as just a one-shot. */
743
		iwl_write8(trans, CSR_INT_PERIODIC_REG,
744
			    CSR_INT_PERIODIC_DIS);
745

746
		iwl_rx_handle(trans);
747

748 749 750 751 752 753 754 755
		/*
		 * Enable periodic interrupt in 8 msec only if we received
		 * real RX interrupt (instead of just periodic int), to catch
		 * any dangling Rx interrupt.  If it was just the periodic
		 * interrupt, there was no dangling Rx activity, and no need
		 * to extend the periodic interrupt; one-shot is enough.
		 */
		if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
756
			iwl_write8(trans, CSR_INT_PERIODIC_REG,
757
				   CSR_INT_PERIODIC_ENA);
758

759
		isr_stats->rx++;
760 761 762 763
	}

	/* This "Tx" DMA channel is used only for loading uCode */
	if (inta & CSR_INT_BIT_FH_TX) {
764
		iwl_write32(trans, CSR_FH_INT_STATUS, CSR_FH_INT_TX_MASK);
765
		IWL_DEBUG_ISR(trans, "uCode load interrupt\n");
766
		isr_stats->tx++;
767 768
		handled |= CSR_INT_BIT_FH_TX;
		/* Wake up uCode load routine, now that load is complete */
769 770
		trans_pcie->ucode_write_complete = true;
		wake_up(&trans_pcie->ucode_write_waitq);
771 772 773
	}

	if (inta & ~handled) {
774
		IWL_ERR(trans, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
775
		isr_stats->unhandled++;
776 777
	}

778 779 780
	if (inta & ~(trans_pcie->inta_mask)) {
		IWL_WARN(trans, "Disabled INTA bits 0x%08x were pending\n",
			 inta & ~trans_pcie->inta_mask);
781 782 783 784
	}

	/* Re-enable all interrupts */
	/* only Re-enable if disabled by irq */
D
Don Fry 已提交
785
	if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status))
786
		iwl_enable_interrupts(trans);
787
	/* Re-enable RF_KILL if it occurred */
788 789
	else if (handled & CSR_INT_BIT_RF_KILL)
		iwl_enable_rfkill_int(trans);
790 791
}

792 793 794 795 796
/******************************************************************************
 *
 * ICT functions
 *
 ******************************************************************************/
797 798 799 800 801

/* a device (PCI-E) page is 4096 bytes long */
#define ICT_SHIFT	12
#define ICT_SIZE	(1 << ICT_SHIFT)
#define ICT_COUNT	(ICT_SIZE / sizeof(u32))
802 803

/* Free dram table */
804
void iwl_free_isr_ict(struct iwl_trans *trans)
805
{
806
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
807

808
	if (trans_pcie->ict_tbl) {
809
		dma_free_coherent(trans->dev, ICT_SIZE,
810
				  trans_pcie->ict_tbl,
811
				  trans_pcie->ict_tbl_dma);
812 813
		trans_pcie->ict_tbl = NULL;
		trans_pcie->ict_tbl_dma = 0;
814 815 816 817
	}
}


818 819 820
/*
 * allocate dram shared table, it is an aligned memory
 * block of ICT_SIZE.
821 822
 * also reset all data related to ICT table interrupt.
 */
823
int iwl_alloc_isr_ict(struct iwl_trans *trans)
824
{
825
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
826

827
	trans_pcie->ict_tbl =
828
		dma_alloc_coherent(trans->dev, ICT_SIZE,
829 830 831
				   &trans_pcie->ict_tbl_dma,
				   GFP_KERNEL);
	if (!trans_pcie->ict_tbl)
832 833
		return -ENOMEM;

834 835 836 837 838
	/* just an API sanity check ... it is guaranteed to be aligned */
	if (WARN_ON(trans_pcie->ict_tbl_dma & (ICT_SIZE - 1))) {
		iwl_free_isr_ict(trans);
		return -EINVAL;
	}
839

840 841
	IWL_DEBUG_ISR(trans, "ict dma addr %Lx\n",
		      (unsigned long long)trans_pcie->ict_tbl_dma);
842

843
	IWL_DEBUG_ISR(trans, "ict vir addr %p\n", trans_pcie->ict_tbl);
844 845

	/* reset table and index to all 0 */
846
	memset(trans_pcie->ict_tbl, 0, ICT_SIZE);
847
	trans_pcie->ict_index = 0;
848 849

	/* add periodic RX interrupt */
850
	trans_pcie->inta_mask |= CSR_INT_BIT_RX_PERIODIC;
851 852 853 854 855 856
	return 0;
}

/* Device is going up inform it about using ICT interrupt table,
 * also we need to tell the driver to start using ICT interrupt.
 */
857
void iwl_reset_ict(struct iwl_trans *trans)
858
{
859
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
860 861 862
	u32 val;
	unsigned long flags;

863
	if (!trans_pcie->ict_tbl)
864
		return;
865

J
Johannes Berg 已提交
866
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
867
	iwl_disable_interrupts(trans);
868

869
	memset(trans_pcie->ict_tbl, 0, ICT_SIZE);
870

871
	val = trans_pcie->ict_tbl_dma >> ICT_SHIFT;
872 873 874 875

	val |= CSR_DRAM_INT_TBL_ENABLE;
	val |= CSR_DRAM_INIT_TBL_WRAP_CHECK;

876
	IWL_DEBUG_ISR(trans, "CSR_DRAM_INT_TBL_REG =0x%x\n", val);
877

878
	iwl_write32(trans, CSR_DRAM_INT_TBL_REG, val);
879 880
	trans_pcie->use_ict = true;
	trans_pcie->ict_index = 0;
881
	iwl_write32(trans, CSR_INT, trans_pcie->inta_mask);
882
	iwl_enable_interrupts(trans);
J
Johannes Berg 已提交
883
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
884 885 886
}

/* Device is going down disable ict interrupt usage */
887
void iwl_disable_ict(struct iwl_trans *trans)
888
{
889
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
890 891
	unsigned long flags;

J
Johannes Berg 已提交
892
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
893
	trans_pcie->use_ict = false;
J
Johannes Berg 已提交
894
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
895 896
}

897
/* legacy (non-ICT) ISR. Assumes that trans_pcie->irq_lock is held */
898 899
static irqreturn_t iwl_isr(int irq, void *data)
{
900
	struct iwl_trans *trans = data;
901
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
902 903 904 905
	u32 inta, inta_mask;
#ifdef CONFIG_IWLWIFI_DEBUG
	u32 inta_fh;
#endif
906 907 908

	lockdep_assert_held(&trans_pcie->irq_lock);

909
	trace_iwlwifi_dev_irq(trans->dev);
J
Johannes Berg 已提交
910

911 912 913 914
	/* Disable (but don't clear!) interrupts here to avoid
	 *    back-to-back ISRs and sporadic interrupts from our NIC.
	 * If we have something to service, the tasklet will re-enable ints.
	 * If we *don't* have something, we'll re-enable before leaving here. */
915 916
	inta_mask = iwl_read32(trans, CSR_INT_MASK);  /* just for debug */
	iwl_write32(trans, CSR_INT_MASK, 0x00000000);
917 918

	/* Discover which interrupts are active/pending */
919
	inta = iwl_read32(trans, CSR_INT);
920 921 922 923 924

	/* Ignore interrupt if there's nothing in NIC to service.
	 * This may be due to IRQ shared with another device,
	 * or due to sporadic interrupts thrown from our NIC. */
	if (!inta) {
925
		IWL_DEBUG_ISR(trans, "Ignore interrupt, inta == 0\n");
926 927 928 929 930 931
		goto none;
	}

	if ((inta == 0xFFFFFFFF) || ((inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
		/* Hardware disappeared. It might have already raised
		 * an interrupt */
932
		IWL_WARN(trans, "HARDWARE GONE?? INTA == 0x%08x\n", inta);
933
		return IRQ_HANDLED;
934 935 936
	}

#ifdef CONFIG_IWLWIFI_DEBUG
937
	if (iwl_have_debug_level(IWL_DL_ISR)) {
938
		inta_fh = iwl_read32(trans, CSR_FH_INT_STATUS);
939
		IWL_DEBUG_ISR(trans, "ISR inta 0x%08x, enabled 0x%08x, "
940 941 942 943
			      "fh 0x%08x\n", inta, inta_mask, inta_fh);
	}
#endif

944
	trans_pcie->inta |= inta;
945 946
	/* iwl_irq_tasklet() will service interrupts and re-enable them */
	if (likely(inta))
947
		tasklet_schedule(&trans_pcie->irq_tasklet);
D
Don Fry 已提交
948
	else if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
949
		 !trans_pcie->inta)
950
		iwl_enable_interrupts(trans);
951

952
none:
953 954
	/* re-enable interrupts here since we don't have anything to service. */
	/* only Re-enable if disabled by irq  and no schedules tasklet. */
D
Don Fry 已提交
955
	if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
956
	    !trans_pcie->inta)
957
		iwl_enable_interrupts(trans);
958 959 960 961 962 963 964 965 966 967 968 969 970 971

	return IRQ_NONE;
}

/* interrupt handler using ict table, with this interrupt driver will
 * stop using INTA register to get device's interrupt, reading this register
 * is expensive, device will write interrupts in ICT dram table, increment
 * index then will fire interrupt to driver, driver will OR all ICT table
 * entries from current index up to table entry with 0 value. the result is
 * the interrupt we need to service, driver will set the entries back to 0 and
 * set index.
 */
irqreturn_t iwl_isr_ict(int irq, void *data)
{
972 973
	struct iwl_trans *trans = data;
	struct iwl_trans_pcie *trans_pcie;
974 975
	u32 inta, inta_mask;
	u32 val = 0;
J
Johannes Berg 已提交
976
	u32 read;
977 978
	unsigned long flags;

979
	if (!trans)
980 981
		return IRQ_NONE;

982 983
	trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

984 985
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);

986 987 988
	/* dram interrupt table not set yet,
	 * use legacy interrupt.
	 */
989 990 991 992 993
	if (unlikely(!trans_pcie->use_ict)) {
		irqreturn_t ret = iwl_isr(irq, data);
		spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
		return ret;
	}
994

995
	trace_iwlwifi_dev_irq(trans->dev);
J
Johannes Berg 已提交
996

997 998 999 1000 1001 1002

	/* Disable (but don't clear!) interrupts here to avoid
	 * back-to-back ISRs and sporadic interrupts from our NIC.
	 * If we have something to service, the tasklet will re-enable ints.
	 * If we *don't* have something, we'll re-enable before leaving here.
	 */
1003 1004
	inta_mask = iwl_read32(trans, CSR_INT_MASK);  /* just for debug */
	iwl_write32(trans, CSR_INT_MASK, 0x00000000);
1005 1006 1007 1008 1009


	/* Ignore interrupt if there's nothing in NIC to service.
	 * This may be due to IRQ shared with another device,
	 * or due to sporadic interrupts thrown from our NIC. */
J
Johannes Berg 已提交
1010
	read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]);
1011
	trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index, read);
J
Johannes Berg 已提交
1012
	if (!read) {
1013
		IWL_DEBUG_ISR(trans, "Ignore interrupt, inta == 0\n");
1014 1015 1016
		goto none;
	}

J
Johannes Berg 已提交
1017 1018 1019 1020 1021 1022
	/*
	 * Collect all entries up to the first 0, starting from ict_index;
	 * note we already read at ict_index.
	 */
	do {
		val |= read;
1023
		IWL_DEBUG_ISR(trans, "ICT index %d value 0x%08X\n",
J
Johannes Berg 已提交
1024
				trans_pcie->ict_index, read);
1025 1026 1027
		trans_pcie->ict_tbl[trans_pcie->ict_index] = 0;
		trans_pcie->ict_index =
			iwl_queue_inc_wrap(trans_pcie->ict_index, ICT_COUNT);
1028

J
Johannes Berg 已提交
1029
		read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]);
1030
		trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index,
J
Johannes Berg 已提交
1031 1032
					   read);
	} while (read);
1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048

	/* We should not get this value, just ignore it. */
	if (val == 0xffffffff)
		val = 0;

	/*
	 * this is a w/a for a h/w bug. the h/w bug may cause the Rx bit
	 * (bit 15 before shifting it to 31) to clear when using interrupt
	 * coalescing. fortunately, bits 18 and 19 stay set when this happens
	 * so we use them to decide on the real state of the Rx bit.
	 * In order words, bit 15 is set if bit 18 or bit 19 are set.
	 */
	if (val & 0xC0000)
		val |= 0x8000;

	inta = (0xff & val) | ((0xff00 & val) << 16);
1049
	IWL_DEBUG_ISR(trans, "ISR inta 0x%08x, enabled 0x%08x ict 0x%08x\n",
1050
		      inta, inta_mask, val);
1051

1052 1053
	inta &= trans_pcie->inta_mask;
	trans_pcie->inta |= inta;
1054 1055 1056

	/* iwl_irq_tasklet() will service interrupts and re-enable them */
	if (likely(inta))
1057
		tasklet_schedule(&trans_pcie->irq_tasklet);
D
Don Fry 已提交
1058
	else if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
J
Johannes Berg 已提交
1059
		 !trans_pcie->inta) {
1060 1061 1062 1063
		/* Allow interrupt if was disabled by this handler and
		 * no tasklet was schedules, We should not enable interrupt,
		 * tasklet will enable it.
		 */
1064
		iwl_enable_interrupts(trans);
1065 1066
	}

J
Johannes Berg 已提交
1067
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1068 1069 1070 1071 1072 1073
	return IRQ_HANDLED;

 none:
	/* re-enable interrupts here since we don't have anything to service.
	 * only Re-enable if disabled by irq.
	 */
D
Don Fry 已提交
1074
	if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
J
Johannes Berg 已提交
1075
	    !trans_pcie->inta)
1076
		iwl_enable_interrupts(trans);
1077

J
Johannes Berg 已提交
1078
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1079 1080
	return IRQ_NONE;
}