adv7604.c 86.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * adv7604 - Analog Devices ADV7604 video decoder driver
 *
 * Copyright 2012 Cisco Systems, Inc. and/or its affiliates. All rights reserved.
 *
 * This program is free software; you may redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 *
 */

/*
 * References (c = chapter, p = page):
 * REF_01 - Analog devices, ADV7604, Register Settings Recommendations,
 *		Revision 2.5, June 2010
 * REF_02 - Analog devices, Register map documentation, Documentation of
 *		the register maps, Software manual, Rev. F, June 2010
 * REF_03 - Analog devices, ADV7604, Hardware Manual, Rev. F, August 2010
 */

30
#include <linux/delay.h>
31
#include <linux/gpio/consumer.h>
32
#include <linux/i2c.h>
33 34 35
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/slab.h>
36
#include <linux/v4l2-dv-timings.h>
37 38
#include <linux/videodev2.h>
#include <linux/workqueue.h>
39 40

#include <media/adv7604.h>
41
#include <media/v4l2-ctrls.h>
42
#include <media/v4l2-device.h>
43
#include <media/v4l2-dv-timings.h>
44
#include <media/v4l2-of.h>
45 46 47 48 49 50 51 52 53 54 55

static int debug;
module_param(debug, int, 0644);
MODULE_PARM_DESC(debug, "debug level (0-2)");

MODULE_DESCRIPTION("Analog Devices ADV7604 video decoder driver");
MODULE_AUTHOR("Hans Verkuil <hans.verkuil@cisco.com>");
MODULE_AUTHOR("Mats Randgaard <mats.randgaard@cisco.com>");
MODULE_LICENSE("GPL");

/* ADV7604 system clock frequency */
56
#define ADV76XX_FSC (28636360)
57

58
#define ADV76XX_RGB_OUT					(1 << 1)
59

60
#define ADV76XX_OP_FORMAT_SEL_8BIT			(0 << 0)
61
#define ADV7604_OP_FORMAT_SEL_10BIT			(1 << 0)
62
#define ADV76XX_OP_FORMAT_SEL_12BIT			(2 << 0)
63

64
#define ADV76XX_OP_MODE_SEL_SDR_422			(0 << 5)
65
#define ADV7604_OP_MODE_SEL_DDR_422			(1 << 5)
66
#define ADV76XX_OP_MODE_SEL_SDR_444			(2 << 5)
67
#define ADV7604_OP_MODE_SEL_DDR_444			(3 << 5)
68
#define ADV76XX_OP_MODE_SEL_SDR_422_2X			(4 << 5)
69 70
#define ADV7604_OP_MODE_SEL_ADI_CM			(5 << 5)

71 72 73 74 75 76
#define ADV76XX_OP_CH_SEL_GBR				(0 << 5)
#define ADV76XX_OP_CH_SEL_GRB				(1 << 5)
#define ADV76XX_OP_CH_SEL_BGR				(2 << 5)
#define ADV76XX_OP_CH_SEL_RGB				(3 << 5)
#define ADV76XX_OP_CH_SEL_BRG				(4 << 5)
#define ADV76XX_OP_CH_SEL_RBG				(5 << 5)
77

78
#define ADV76XX_OP_SWAP_CB_CR				(1 << 0)
79

80
enum adv76xx_type {
81 82 83 84
	ADV7604,
	ADV7611,
};

85
struct adv76xx_reg_seq {
86 87 88 89
	unsigned int reg;
	u8 val;
};

90
struct adv76xx_format_info {
91
	u32 code;
92 93 94 95 96 97
	u8 op_ch_sel;
	bool rgb_out;
	bool swap_cb_cr;
	u8 op_format_sel;
};

98 99
struct adv76xx_chip_info {
	enum adv76xx_type type;
100 101 102 103 104 105 106 107 108 109 110 111

	bool has_afe;
	unsigned int max_port;
	unsigned int num_dv_ports;

	unsigned int edid_enable_reg;
	unsigned int edid_status_reg;
	unsigned int lcf_reg;

	unsigned int cable_det_mask;
	unsigned int tdms_lock_mask;
	unsigned int fmt_change_digital_mask;
112
	unsigned int cp_csc;
113

114
	const struct adv76xx_format_info *formats;
115 116
	unsigned int nformats;

117 118 119 120 121 122
	void (*set_termination)(struct v4l2_subdev *sd, bool enable);
	void (*setup_irqs)(struct v4l2_subdev *sd);
	unsigned int (*read_hdmi_pixelclock)(struct v4l2_subdev *sd);
	unsigned int (*read_cable_det)(struct v4l2_subdev *sd);

	/* 0 = AFE, 1 = HDMI */
123
	const struct adv76xx_reg_seq *recommended_settings[2];
124 125 126 127 128
	unsigned int num_recommended_settings[2];

	unsigned long page_mask;
};

129 130 131 132 133 134 135
/*
 **********************************************************************
 *
 *  Arrays with configuration parameters for the ADV7604
 *
 **********************************************************************
 */
136

137 138 139
struct adv76xx_state {
	const struct adv76xx_chip_info *info;
	struct adv76xx_platform_data pdata;
140

141 142
	struct gpio_desc *hpd_gpio[4];

143
	struct v4l2_subdev sd;
144
	struct media_pad pads[ADV76XX_PAD_MAX];
145
	unsigned int source_pad;
146

147
	struct v4l2_ctrl_handler hdl;
148

149
	enum adv76xx_pad selected_input;
150

151
	struct v4l2_dv_timings timings;
152
	const struct adv76xx_format_info *format;
153

154 155 156 157 158
	struct {
		u8 edid[256];
		u32 present;
		unsigned blocks;
	} edid;
159
	u16 spa_port_a[2];
160 161 162 163
	struct v4l2_fract aspect_ratio;
	u32 rgb_quantization_range;
	struct workqueue_struct *work_queues;
	struct delayed_work delayed_work_enable_hotplug;
164
	bool restart_stdi_once;
165 166

	/* i2c clients */
167
	struct i2c_client *i2c_clients[ADV76XX_PAGE_MAX];
168 169 170 171 172 173 174 175 176

	/* controls */
	struct v4l2_ctrl *detect_tx_5v_ctrl;
	struct v4l2_ctrl *analog_sampling_phase_ctrl;
	struct v4l2_ctrl *free_run_color_manual_ctrl;
	struct v4l2_ctrl *free_run_color_ctrl;
	struct v4l2_ctrl *rgb_quantization_range_ctrl;
};

177
static bool adv76xx_has_afe(struct adv76xx_state *state)
178 179 180 181
{
	return state->info->has_afe;
}

182
/* Supported CEA and DMT timings */
183
static const struct v4l2_dv_timings adv76xx_timings[] = {
184 185 186 187 188 189 190 191 192 193 194 195
	V4L2_DV_BT_CEA_720X480P59_94,
	V4L2_DV_BT_CEA_720X576P50,
	V4L2_DV_BT_CEA_1280X720P24,
	V4L2_DV_BT_CEA_1280X720P25,
	V4L2_DV_BT_CEA_1280X720P50,
	V4L2_DV_BT_CEA_1280X720P60,
	V4L2_DV_BT_CEA_1920X1080P24,
	V4L2_DV_BT_CEA_1920X1080P25,
	V4L2_DV_BT_CEA_1920X1080P30,
	V4L2_DV_BT_CEA_1920X1080P50,
	V4L2_DV_BT_CEA_1920X1080P60,

196
	/* sorted by DMT ID */
197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240
	V4L2_DV_BT_DMT_640X350P85,
	V4L2_DV_BT_DMT_640X400P85,
	V4L2_DV_BT_DMT_720X400P85,
	V4L2_DV_BT_DMT_640X480P60,
	V4L2_DV_BT_DMT_640X480P72,
	V4L2_DV_BT_DMT_640X480P75,
	V4L2_DV_BT_DMT_640X480P85,
	V4L2_DV_BT_DMT_800X600P56,
	V4L2_DV_BT_DMT_800X600P60,
	V4L2_DV_BT_DMT_800X600P72,
	V4L2_DV_BT_DMT_800X600P75,
	V4L2_DV_BT_DMT_800X600P85,
	V4L2_DV_BT_DMT_848X480P60,
	V4L2_DV_BT_DMT_1024X768P60,
	V4L2_DV_BT_DMT_1024X768P70,
	V4L2_DV_BT_DMT_1024X768P75,
	V4L2_DV_BT_DMT_1024X768P85,
	V4L2_DV_BT_DMT_1152X864P75,
	V4L2_DV_BT_DMT_1280X768P60_RB,
	V4L2_DV_BT_DMT_1280X768P60,
	V4L2_DV_BT_DMT_1280X768P75,
	V4L2_DV_BT_DMT_1280X768P85,
	V4L2_DV_BT_DMT_1280X800P60_RB,
	V4L2_DV_BT_DMT_1280X800P60,
	V4L2_DV_BT_DMT_1280X800P75,
	V4L2_DV_BT_DMT_1280X800P85,
	V4L2_DV_BT_DMT_1280X960P60,
	V4L2_DV_BT_DMT_1280X960P85,
	V4L2_DV_BT_DMT_1280X1024P60,
	V4L2_DV_BT_DMT_1280X1024P75,
	V4L2_DV_BT_DMT_1280X1024P85,
	V4L2_DV_BT_DMT_1360X768P60,
	V4L2_DV_BT_DMT_1400X1050P60_RB,
	V4L2_DV_BT_DMT_1400X1050P60,
	V4L2_DV_BT_DMT_1400X1050P75,
	V4L2_DV_BT_DMT_1400X1050P85,
	V4L2_DV_BT_DMT_1440X900P60_RB,
	V4L2_DV_BT_DMT_1440X900P60,
	V4L2_DV_BT_DMT_1600X1200P60,
	V4L2_DV_BT_DMT_1680X1050P60_RB,
	V4L2_DV_BT_DMT_1680X1050P60,
	V4L2_DV_BT_DMT_1792X1344P60,
	V4L2_DV_BT_DMT_1856X1392P60,
	V4L2_DV_BT_DMT_1920X1200P60_RB,
241
	V4L2_DV_BT_DMT_1366X768P60_RB,
242 243 244 245 246
	V4L2_DV_BT_DMT_1366X768P60,
	V4L2_DV_BT_DMT_1920X1080P60,
	{ },
};

247
struct adv76xx_video_standards {
248 249 250 251 252 253
	struct v4l2_dv_timings timings;
	u8 vid_std;
	u8 v_freq;
};

/* sorted by number of lines */
254
static const struct adv76xx_video_standards adv7604_prim_mode_comp[] = {
255 256 257 258 259 260 261 262 263 264 265 266 267 268
	/* { V4L2_DV_BT_CEA_720X480P59_94, 0x0a, 0x00 }, TODO flickering */
	{ V4L2_DV_BT_CEA_720X576P50, 0x0b, 0x00 },
	{ V4L2_DV_BT_CEA_1280X720P50, 0x19, 0x01 },
	{ V4L2_DV_BT_CEA_1280X720P60, 0x19, 0x00 },
	{ V4L2_DV_BT_CEA_1920X1080P24, 0x1e, 0x04 },
	{ V4L2_DV_BT_CEA_1920X1080P25, 0x1e, 0x03 },
	{ V4L2_DV_BT_CEA_1920X1080P30, 0x1e, 0x02 },
	{ V4L2_DV_BT_CEA_1920X1080P50, 0x1e, 0x01 },
	{ V4L2_DV_BT_CEA_1920X1080P60, 0x1e, 0x00 },
	/* TODO add 1920x1080P60_RB (CVT timing) */
	{ },
};

/* sorted by number of lines */
269
static const struct adv76xx_video_standards adv7604_prim_mode_gr[] = {
270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296
	{ V4L2_DV_BT_DMT_640X480P60, 0x08, 0x00 },
	{ V4L2_DV_BT_DMT_640X480P72, 0x09, 0x00 },
	{ V4L2_DV_BT_DMT_640X480P75, 0x0a, 0x00 },
	{ V4L2_DV_BT_DMT_640X480P85, 0x0b, 0x00 },
	{ V4L2_DV_BT_DMT_800X600P56, 0x00, 0x00 },
	{ V4L2_DV_BT_DMT_800X600P60, 0x01, 0x00 },
	{ V4L2_DV_BT_DMT_800X600P72, 0x02, 0x00 },
	{ V4L2_DV_BT_DMT_800X600P75, 0x03, 0x00 },
	{ V4L2_DV_BT_DMT_800X600P85, 0x04, 0x00 },
	{ V4L2_DV_BT_DMT_1024X768P60, 0x0c, 0x00 },
	{ V4L2_DV_BT_DMT_1024X768P70, 0x0d, 0x00 },
	{ V4L2_DV_BT_DMT_1024X768P75, 0x0e, 0x00 },
	{ V4L2_DV_BT_DMT_1024X768P85, 0x0f, 0x00 },
	{ V4L2_DV_BT_DMT_1280X1024P60, 0x05, 0x00 },
	{ V4L2_DV_BT_DMT_1280X1024P75, 0x06, 0x00 },
	{ V4L2_DV_BT_DMT_1360X768P60, 0x12, 0x00 },
	{ V4L2_DV_BT_DMT_1366X768P60, 0x13, 0x00 },
	{ V4L2_DV_BT_DMT_1400X1050P60, 0x14, 0x00 },
	{ V4L2_DV_BT_DMT_1400X1050P75, 0x15, 0x00 },
	{ V4L2_DV_BT_DMT_1600X1200P60, 0x16, 0x00 }, /* TODO not tested */
	/* TODO add 1600X1200P60_RB (not a DMT timing) */
	{ V4L2_DV_BT_DMT_1680X1050P60, 0x18, 0x00 },
	{ V4L2_DV_BT_DMT_1920X1200P60_RB, 0x19, 0x00 }, /* TODO not tested */
	{ },
};

/* sorted by number of lines */
297
static const struct adv76xx_video_standards adv76xx_prim_mode_hdmi_comp[] = {
298 299 300 301 302 303 304 305 306 307 308 309 310
	{ V4L2_DV_BT_CEA_720X480P59_94, 0x0a, 0x00 },
	{ V4L2_DV_BT_CEA_720X576P50, 0x0b, 0x00 },
	{ V4L2_DV_BT_CEA_1280X720P50, 0x13, 0x01 },
	{ V4L2_DV_BT_CEA_1280X720P60, 0x13, 0x00 },
	{ V4L2_DV_BT_CEA_1920X1080P24, 0x1e, 0x04 },
	{ V4L2_DV_BT_CEA_1920X1080P25, 0x1e, 0x03 },
	{ V4L2_DV_BT_CEA_1920X1080P30, 0x1e, 0x02 },
	{ V4L2_DV_BT_CEA_1920X1080P50, 0x1e, 0x01 },
	{ V4L2_DV_BT_CEA_1920X1080P60, 0x1e, 0x00 },
	{ },
};

/* sorted by number of lines */
311
static const struct adv76xx_video_standards adv76xx_prim_mode_hdmi_gr[] = {
312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329
	{ V4L2_DV_BT_DMT_640X480P60, 0x08, 0x00 },
	{ V4L2_DV_BT_DMT_640X480P72, 0x09, 0x00 },
	{ V4L2_DV_BT_DMT_640X480P75, 0x0a, 0x00 },
	{ V4L2_DV_BT_DMT_640X480P85, 0x0b, 0x00 },
	{ V4L2_DV_BT_DMT_800X600P56, 0x00, 0x00 },
	{ V4L2_DV_BT_DMT_800X600P60, 0x01, 0x00 },
	{ V4L2_DV_BT_DMT_800X600P72, 0x02, 0x00 },
	{ V4L2_DV_BT_DMT_800X600P75, 0x03, 0x00 },
	{ V4L2_DV_BT_DMT_800X600P85, 0x04, 0x00 },
	{ V4L2_DV_BT_DMT_1024X768P60, 0x0c, 0x00 },
	{ V4L2_DV_BT_DMT_1024X768P70, 0x0d, 0x00 },
	{ V4L2_DV_BT_DMT_1024X768P75, 0x0e, 0x00 },
	{ V4L2_DV_BT_DMT_1024X768P85, 0x0f, 0x00 },
	{ V4L2_DV_BT_DMT_1280X1024P60, 0x05, 0x00 },
	{ V4L2_DV_BT_DMT_1280X1024P75, 0x06, 0x00 },
	{ },
};

330 331
/* ----------------------------------------------------------------------- */

332
static inline struct adv76xx_state *to_state(struct v4l2_subdev *sd)
333
{
334
	return container_of(sd, struct adv76xx_state, sd);
335 336 337 338
}

static inline unsigned htotal(const struct v4l2_bt_timings *t)
{
339
	return V4L2_DV_BT_FRAME_WIDTH(t);
340 341 342 343
}

static inline unsigned vtotal(const struct v4l2_bt_timings *t)
{
344
	return V4L2_DV_BT_FRAME_HEIGHT(t);
345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363
}

/* ----------------------------------------------------------------------- */

static s32 adv_smbus_read_byte_data_check(struct i2c_client *client,
		u8 command, bool check)
{
	union i2c_smbus_data data;

	if (!i2c_smbus_xfer(client->adapter, client->addr, client->flags,
			I2C_SMBUS_READ, command,
			I2C_SMBUS_BYTE_DATA, &data))
		return data.byte;
	if (check)
		v4l_err(client, "error reading %02x, %02x\n",
				client->addr, command);
	return -EIO;
}

364 365
static s32 adv_smbus_read_byte_data(struct adv76xx_state *state,
				    enum adv76xx_page page, u8 command)
366
{
367 368
	return adv_smbus_read_byte_data_check(state->i2c_clients[page],
					      command, true);
369 370
}

371 372
static s32 adv_smbus_write_byte_data(struct adv76xx_state *state,
				     enum adv76xx_page page, u8 command,
373
				     u8 value)
374
{
375
	struct i2c_client *client = state->i2c_clients[page];
376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394
	union i2c_smbus_data data;
	int err;
	int i;

	data.byte = value;
	for (i = 0; i < 3; i++) {
		err = i2c_smbus_xfer(client->adapter, client->addr,
				client->flags,
				I2C_SMBUS_WRITE, command,
				I2C_SMBUS_BYTE_DATA, &data);
		if (!err)
			break;
	}
	if (err < 0)
		v4l_err(client, "error writing %02x, %02x, %02x\n",
				client->addr, command, value);
	return err;
}

395 396
static s32 adv_smbus_write_i2c_block_data(struct adv76xx_state *state,
					  enum adv76xx_page page, u8 command,
397
					  unsigned length, const u8 *values)
398
{
399
	struct i2c_client *client = state->i2c_clients[page];
400 401 402 403 404 405 406 407 408 409 410 411 412 413 414
	union i2c_smbus_data data;

	if (length > I2C_SMBUS_BLOCK_MAX)
		length = I2C_SMBUS_BLOCK_MAX;
	data.block[0] = length;
	memcpy(data.block + 1, values, length);
	return i2c_smbus_xfer(client->adapter, client->addr, client->flags,
			      I2C_SMBUS_WRITE, command,
			      I2C_SMBUS_I2C_BLOCK_DATA, &data);
}

/* ----------------------------------------------------------------------- */

static inline int io_read(struct v4l2_subdev *sd, u8 reg)
{
415
	struct adv76xx_state *state = to_state(sd);
416

417
	return adv_smbus_read_byte_data(state, ADV76XX_PAGE_IO, reg);
418 419 420 421
}

static inline int io_write(struct v4l2_subdev *sd, u8 reg, u8 val)
{
422
	struct adv76xx_state *state = to_state(sd);
423

424
	return adv_smbus_write_byte_data(state, ADV76XX_PAGE_IO, reg, val);
425 426
}

427
static inline int io_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
428
{
429
	return io_write(sd, reg, (io_read(sd, reg) & ~mask) | val);
430 431 432 433
}

static inline int avlink_read(struct v4l2_subdev *sd, u8 reg)
{
434
	struct adv76xx_state *state = to_state(sd);
435

436
	return adv_smbus_read_byte_data(state, ADV7604_PAGE_AVLINK, reg);
437 438 439 440
}

static inline int avlink_write(struct v4l2_subdev *sd, u8 reg, u8 val)
{
441
	struct adv76xx_state *state = to_state(sd);
442

443
	return adv_smbus_write_byte_data(state, ADV7604_PAGE_AVLINK, reg, val);
444 445 446 447
}

static inline int cec_read(struct v4l2_subdev *sd, u8 reg)
{
448
	struct adv76xx_state *state = to_state(sd);
449

450
	return adv_smbus_read_byte_data(state, ADV76XX_PAGE_CEC, reg);
451 452 453 454
}

static inline int cec_write(struct v4l2_subdev *sd, u8 reg, u8 val)
{
455
	struct adv76xx_state *state = to_state(sd);
456

457
	return adv_smbus_write_byte_data(state, ADV76XX_PAGE_CEC, reg, val);
458 459 460 461
}

static inline int infoframe_read(struct v4l2_subdev *sd, u8 reg)
{
462
	struct adv76xx_state *state = to_state(sd);
463

464
	return adv_smbus_read_byte_data(state, ADV76XX_PAGE_INFOFRAME, reg);
465 466 467 468
}

static inline int infoframe_write(struct v4l2_subdev *sd, u8 reg, u8 val)
{
469
	struct adv76xx_state *state = to_state(sd);
470

471
	return adv_smbus_write_byte_data(state, ADV76XX_PAGE_INFOFRAME,
472
					 reg, val);
473 474 475 476
}

static inline int afe_read(struct v4l2_subdev *sd, u8 reg)
{
477
	struct adv76xx_state *state = to_state(sd);
478

479
	return adv_smbus_read_byte_data(state, ADV76XX_PAGE_AFE, reg);
480 481 482 483
}

static inline int afe_write(struct v4l2_subdev *sd, u8 reg, u8 val)
{
484
	struct adv76xx_state *state = to_state(sd);
485

486
	return adv_smbus_write_byte_data(state, ADV76XX_PAGE_AFE, reg, val);
487 488 489 490
}

static inline int rep_read(struct v4l2_subdev *sd, u8 reg)
{
491
	struct adv76xx_state *state = to_state(sd);
492

493
	return adv_smbus_read_byte_data(state, ADV76XX_PAGE_REP, reg);
494 495 496 497
}

static inline int rep_write(struct v4l2_subdev *sd, u8 reg, u8 val)
{
498
	struct adv76xx_state *state = to_state(sd);
499

500
	return adv_smbus_write_byte_data(state, ADV76XX_PAGE_REP, reg, val);
501 502
}

503
static inline int rep_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
504
{
505
	return rep_write(sd, reg, (rep_read(sd, reg) & ~mask) | val);
506 507 508 509
}

static inline int edid_read(struct v4l2_subdev *sd, u8 reg)
{
510
	struct adv76xx_state *state = to_state(sd);
511

512
	return adv_smbus_read_byte_data(state, ADV76XX_PAGE_EDID, reg);
513 514 515 516
}

static inline int edid_write(struct v4l2_subdev *sd, u8 reg, u8 val)
{
517
	struct adv76xx_state *state = to_state(sd);
518

519
	return adv_smbus_write_byte_data(state, ADV76XX_PAGE_EDID, reg, val);
520 521 522 523 524
}

static inline int edid_write_block(struct v4l2_subdev *sd,
					unsigned len, const u8 *val)
{
525
	struct adv76xx_state *state = to_state(sd);
526 527 528 529 530 531
	int err = 0;
	int i;

	v4l2_dbg(2, debug, sd, "%s: write EDID block (%d byte)\n", __func__, len);

	for (i = 0; !err && i < len; i += I2C_SMBUS_BLOCK_MAX)
532
		err = adv_smbus_write_i2c_block_data(state, ADV76XX_PAGE_EDID,
533
				i, I2C_SMBUS_BLOCK_MAX, val + i);
534 535
	return err;
}
536

537
static void adv76xx_set_hpd(struct adv76xx_state *state, unsigned int hpd)
538 539 540
{
	unsigned int i;

541
	for (i = 0; i < state->info->num_dv_ports; ++i)
542 543
		gpiod_set_value_cansleep(state->hpd_gpio[i], hpd & BIT(i));

544
	v4l2_subdev_notify(&state->sd, ADV76XX_HOTPLUG, &hpd);
545 546
}

547
static void adv76xx_delayed_work_enable_hotplug(struct work_struct *work)
548 549
{
	struct delayed_work *dwork = to_delayed_work(work);
550
	struct adv76xx_state *state = container_of(dwork, struct adv76xx_state,
551 552
						delayed_work_enable_hotplug);
	struct v4l2_subdev *sd = &state->sd;
553

554
	v4l2_dbg(2, debug, sd, "%s: enable hotplug\n", __func__);
555

556
	adv76xx_set_hpd(state, state->edid.present);
557 558 559 560
}

static inline int hdmi_read(struct v4l2_subdev *sd, u8 reg)
{
561
	struct adv76xx_state *state = to_state(sd);
562

563
	return adv_smbus_read_byte_data(state, ADV76XX_PAGE_HDMI, reg);
564 565
}

566 567 568 569 570
static u16 hdmi_read16(struct v4l2_subdev *sd, u8 reg, u16 mask)
{
	return ((hdmi_read(sd, reg) << 8) | hdmi_read(sd, reg + 1)) & mask;
}

571 572
static inline int hdmi_write(struct v4l2_subdev *sd, u8 reg, u8 val)
{
573
	struct adv76xx_state *state = to_state(sd);
574

575
	return adv_smbus_write_byte_data(state, ADV76XX_PAGE_HDMI, reg, val);
576 577
}

578
static inline int hdmi_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
579
{
580
	return hdmi_write(sd, reg, (hdmi_read(sd, reg) & ~mask) | val);
581 582
}

583 584
static inline int test_write(struct v4l2_subdev *sd, u8 reg, u8 val)
{
585
	struct adv76xx_state *state = to_state(sd);
586

587
	return adv_smbus_write_byte_data(state, ADV76XX_PAGE_TEST, reg, val);
588 589 590 591
}

static inline int cp_read(struct v4l2_subdev *sd, u8 reg)
{
592
	struct adv76xx_state *state = to_state(sd);
593

594
	return adv_smbus_read_byte_data(state, ADV76XX_PAGE_CP, reg);
595 596
}

597 598 599 600 601
static u16 cp_read16(struct v4l2_subdev *sd, u8 reg, u16 mask)
{
	return ((cp_read(sd, reg) << 8) | cp_read(sd, reg + 1)) & mask;
}

602 603
static inline int cp_write(struct v4l2_subdev *sd, u8 reg, u8 val)
{
604
	struct adv76xx_state *state = to_state(sd);
605

606
	return adv_smbus_write_byte_data(state, ADV76XX_PAGE_CP, reg, val);
607 608
}

609
static inline int cp_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
610
{
611
	return cp_write(sd, reg, (cp_read(sd, reg) & ~mask) | val);
612 613 614 615
}

static inline int vdp_read(struct v4l2_subdev *sd, u8 reg)
{
616
	struct adv76xx_state *state = to_state(sd);
617

618
	return adv_smbus_read_byte_data(state, ADV7604_PAGE_VDP, reg);
619 620 621 622
}

static inline int vdp_write(struct v4l2_subdev *sd, u8 reg, u8 val)
{
623
	struct adv76xx_state *state = to_state(sd);
624

625 626
	return adv_smbus_write_byte_data(state, ADV7604_PAGE_VDP, reg, val);
}
627

628 629
#define ADV76XX_REG(page, offset)	(((page) << 8) | (offset))
#define ADV76XX_REG_SEQ_TERM		0xffff
630 631

#ifdef CONFIG_VIDEO_ADV_DEBUG
632
static int adv76xx_read_reg(struct v4l2_subdev *sd, unsigned int reg)
633
{
634
	struct adv76xx_state *state = to_state(sd);
635 636 637 638 639 640 641
	unsigned int page = reg >> 8;

	if (!(BIT(page) & state->info->page_mask))
		return -EINVAL;

	reg &= 0xff;

642
	return adv_smbus_read_byte_data(state, page, reg);
643 644 645
}
#endif

646
static int adv76xx_write_reg(struct v4l2_subdev *sd, unsigned int reg, u8 val)
647
{
648
	struct adv76xx_state *state = to_state(sd);
649 650 651 652 653 654 655
	unsigned int page = reg >> 8;

	if (!(BIT(page) & state->info->page_mask))
		return -EINVAL;

	reg &= 0xff;

656
	return adv_smbus_write_byte_data(state, page, reg, val);
657 658
}

659 660
static void adv76xx_write_reg_seq(struct v4l2_subdev *sd,
				  const struct adv76xx_reg_seq *reg_seq)
661 662 663
{
	unsigned int i;

664 665
	for (i = 0; reg_seq[i].reg != ADV76XX_REG_SEQ_TERM; i++)
		adv76xx_write_reg(sd, reg_seq[i].reg, reg_seq[i].val);
666 667
}

668 669 670 671
/* -----------------------------------------------------------------------------
 * Format helpers
 */

672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710
static const struct adv76xx_format_info adv7604_formats[] = {
	{ MEDIA_BUS_FMT_RGB888_1X24, ADV76XX_OP_CH_SEL_RGB, true, false,
	  ADV76XX_OP_MODE_SEL_SDR_444 | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_YUYV8_2X8, ADV76XX_OP_CH_SEL_RGB, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_YVYU8_2X8, ADV76XX_OP_CH_SEL_RGB, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_YUYV10_2X10, ADV76XX_OP_CH_SEL_RGB, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422 | ADV7604_OP_FORMAT_SEL_10BIT },
	{ MEDIA_BUS_FMT_YVYU10_2X10, ADV76XX_OP_CH_SEL_RGB, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422 | ADV7604_OP_FORMAT_SEL_10BIT },
	{ MEDIA_BUS_FMT_YUYV12_2X12, ADV76XX_OP_CH_SEL_RGB, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_12BIT },
	{ MEDIA_BUS_FMT_YVYU12_2X12, ADV76XX_OP_CH_SEL_RGB, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_12BIT },
	{ MEDIA_BUS_FMT_UYVY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_VYUY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_YUYV8_1X16, ADV76XX_OP_CH_SEL_RGB, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_YVYU8_1X16, ADV76XX_OP_CH_SEL_RGB, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_UYVY10_1X20, ADV76XX_OP_CH_SEL_RBG, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV7604_OP_FORMAT_SEL_10BIT },
	{ MEDIA_BUS_FMT_VYUY10_1X20, ADV76XX_OP_CH_SEL_RBG, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV7604_OP_FORMAT_SEL_10BIT },
	{ MEDIA_BUS_FMT_YUYV10_1X20, ADV76XX_OP_CH_SEL_RGB, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV7604_OP_FORMAT_SEL_10BIT },
	{ MEDIA_BUS_FMT_YVYU10_1X20, ADV76XX_OP_CH_SEL_RGB, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV7604_OP_FORMAT_SEL_10BIT },
	{ MEDIA_BUS_FMT_UYVY12_1X24, ADV76XX_OP_CH_SEL_RBG, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
	{ MEDIA_BUS_FMT_VYUY12_1X24, ADV76XX_OP_CH_SEL_RBG, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
	{ MEDIA_BUS_FMT_YUYV12_1X24, ADV76XX_OP_CH_SEL_RGB, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
	{ MEDIA_BUS_FMT_YVYU12_1X24, ADV76XX_OP_CH_SEL_RGB, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
711 712
};

713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739
static const struct adv76xx_format_info adv7611_formats[] = {
	{ MEDIA_BUS_FMT_RGB888_1X24, ADV76XX_OP_CH_SEL_RGB, true, false,
	  ADV76XX_OP_MODE_SEL_SDR_444 | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_YUYV8_2X8, ADV76XX_OP_CH_SEL_RGB, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_YVYU8_2X8, ADV76XX_OP_CH_SEL_RGB, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_YUYV12_2X12, ADV76XX_OP_CH_SEL_RGB, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_12BIT },
	{ MEDIA_BUS_FMT_YVYU12_2X12, ADV76XX_OP_CH_SEL_RGB, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_12BIT },
	{ MEDIA_BUS_FMT_UYVY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_VYUY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_YUYV8_1X16, ADV76XX_OP_CH_SEL_RGB, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_YVYU8_1X16, ADV76XX_OP_CH_SEL_RGB, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
	{ MEDIA_BUS_FMT_UYVY12_1X24, ADV76XX_OP_CH_SEL_RBG, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
	{ MEDIA_BUS_FMT_VYUY12_1X24, ADV76XX_OP_CH_SEL_RBG, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
	{ MEDIA_BUS_FMT_YUYV12_1X24, ADV76XX_OP_CH_SEL_RGB, false, false,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
	{ MEDIA_BUS_FMT_YVYU12_1X24, ADV76XX_OP_CH_SEL_RGB, false, true,
	  ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
740 741
};

742 743
static const struct adv76xx_format_info *
adv76xx_format_info(struct adv76xx_state *state, u32 code)
744 745 746 747 748 749 750 751 752 753 754
{
	unsigned int i;

	for (i = 0; i < state->info->nformats; ++i) {
		if (state->info->formats[i].code == code)
			return &state->info->formats[i];
	}

	return NULL;
}

755 756
/* ----------------------------------------------------------------------- */

757 758
static inline bool is_analog_input(struct v4l2_subdev *sd)
{
759
	struct adv76xx_state *state = to_state(sd);
760

761 762
	return state->selected_input == ADV7604_PAD_VGA_RGB ||
	       state->selected_input == ADV7604_PAD_VGA_COMP;
763 764 765 766
}

static inline bool is_digital_input(struct v4l2_subdev *sd)
{
767
	struct adv76xx_state *state = to_state(sd);
768

769
	return state->selected_input == ADV76XX_PAD_HDMI_PORT_A ||
770 771 772
	       state->selected_input == ADV7604_PAD_HDMI_PORT_B ||
	       state->selected_input == ADV7604_PAD_HDMI_PORT_C ||
	       state->selected_input == ADV7604_PAD_HDMI_PORT_D;
773 774 775 776
}

/* ----------------------------------------------------------------------- */

777
#ifdef CONFIG_VIDEO_ADV_DEBUG
778
static void adv76xx_inv_register(struct v4l2_subdev *sd)
779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794
{
	v4l2_info(sd, "0x000-0x0ff: IO Map\n");
	v4l2_info(sd, "0x100-0x1ff: AVLink Map\n");
	v4l2_info(sd, "0x200-0x2ff: CEC Map\n");
	v4l2_info(sd, "0x300-0x3ff: InfoFrame Map\n");
	v4l2_info(sd, "0x400-0x4ff: ESDP Map\n");
	v4l2_info(sd, "0x500-0x5ff: DPP Map\n");
	v4l2_info(sd, "0x600-0x6ff: AFE Map\n");
	v4l2_info(sd, "0x700-0x7ff: Repeater Map\n");
	v4l2_info(sd, "0x800-0x8ff: EDID Map\n");
	v4l2_info(sd, "0x900-0x9ff: HDMI Map\n");
	v4l2_info(sd, "0xa00-0xaff: Test Map\n");
	v4l2_info(sd, "0xb00-0xbff: CP Map\n");
	v4l2_info(sd, "0xc00-0xcff: VDP Map\n");
}

795
static int adv76xx_g_register(struct v4l2_subdev *sd,
796 797
					struct v4l2_dbg_register *reg)
{
798 799
	int ret;

800
	ret = adv76xx_read_reg(sd, reg->reg);
801
	if (ret < 0) {
802
		v4l2_info(sd, "Register %03llx not supported\n", reg->reg);
803
		adv76xx_inv_register(sd);
804
		return ret;
805
	}
806 807 808 809

	reg->size = 1;
	reg->val = ret;

810 811 812
	return 0;
}

813
static int adv76xx_s_register(struct v4l2_subdev *sd,
814
					const struct v4l2_dbg_register *reg)
815
{
816
	int ret;
817

818
	ret = adv76xx_write_reg(sd, reg->reg, reg->val);
819
	if (ret < 0) {
820
		v4l2_info(sd, "Register %03llx not supported\n", reg->reg);
821
		adv76xx_inv_register(sd);
822
		return ret;
823
	}
824

825 826 827 828
	return 0;
}
#endif

829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845
static unsigned int adv7604_read_cable_det(struct v4l2_subdev *sd)
{
	u8 value = io_read(sd, 0x6f);

	return ((value & 0x10) >> 4)
	     | ((value & 0x08) >> 2)
	     | ((value & 0x04) << 0)
	     | ((value & 0x02) << 2);
}

static unsigned int adv7611_read_cable_det(struct v4l2_subdev *sd)
{
	u8 value = io_read(sd, 0x6f);

	return value & 1;
}

846
static int adv76xx_s_detect_tx_5v_ctrl(struct v4l2_subdev *sd)
847
{
848 849
	struct adv76xx_state *state = to_state(sd);
	const struct adv76xx_chip_info *info = state->info;
850 851

	return v4l2_ctrl_s_ctrl(state->detect_tx_5v_ctrl,
852
				info->read_cable_det(sd));
853 854
}

855 856
static int find_and_set_predefined_video_timings(struct v4l2_subdev *sd,
		u8 prim_mode,
857
		const struct adv76xx_video_standards *predef_vid_timings,
858 859 860 861 862
		const struct v4l2_dv_timings *timings)
{
	int i;

	for (i = 0; predef_vid_timings[i].timings.bt.width; i++) {
863
		if (!v4l2_match_dv_timings(timings, &predef_vid_timings[i].timings,
864
					is_digital_input(sd) ? 250000 : 1000000))
865 866 867 868 869 870 871 872 873 874 875 876
			continue;
		io_write(sd, 0x00, predef_vid_timings[i].vid_std); /* video std */
		io_write(sd, 0x01, (predef_vid_timings[i].v_freq << 4) +
				prim_mode); /* v_freq and prim mode */
		return 0;
	}

	return -1;
}

static int configure_predefined_video_timings(struct v4l2_subdev *sd,
		struct v4l2_dv_timings *timings)
877
{
878
	struct adv76xx_state *state = to_state(sd);
879 880 881 882
	int err;

	v4l2_dbg(1, debug, sd, "%s", __func__);

883
	if (adv76xx_has_afe(state)) {
884 885 886 887
		/* reset to default values */
		io_write(sd, 0x16, 0x43);
		io_write(sd, 0x17, 0x5a);
	}
888
	/* disable embedded syncs for auto graphics mode */
889
	cp_write_clr_set(sd, 0x81, 0x10, 0x00);
890 891 892 893 894 895 896 897 898 899 900
	cp_write(sd, 0x8f, 0x00);
	cp_write(sd, 0x90, 0x00);
	cp_write(sd, 0xa2, 0x00);
	cp_write(sd, 0xa3, 0x00);
	cp_write(sd, 0xa4, 0x00);
	cp_write(sd, 0xa5, 0x00);
	cp_write(sd, 0xa6, 0x00);
	cp_write(sd, 0xa7, 0x00);
	cp_write(sd, 0xab, 0x00);
	cp_write(sd, 0xac, 0x00);

901
	if (is_analog_input(sd)) {
902 903 904 905 906
		err = find_and_set_predefined_video_timings(sd,
				0x01, adv7604_prim_mode_comp, timings);
		if (err)
			err = find_and_set_predefined_video_timings(sd,
					0x02, adv7604_prim_mode_gr, timings);
907
	} else if (is_digital_input(sd)) {
908
		err = find_and_set_predefined_video_timings(sd,
909
				0x05, adv76xx_prim_mode_hdmi_comp, timings);
910 911
		if (err)
			err = find_and_set_predefined_video_timings(sd,
912
					0x06, adv76xx_prim_mode_hdmi_gr, timings);
913 914 915
	} else {
		v4l2_dbg(2, debug, sd, "%s: Unknown port %d selected\n",
				__func__, state->selected_input);
916 917 918 919 920 921 922 923 924 925
		err = -1;
	}


	return err;
}

static void configure_custom_video_timings(struct v4l2_subdev *sd,
		const struct v4l2_bt_timings *bt)
{
926
	struct adv76xx_state *state = to_state(sd);
927 928 929 930 931 932 933
	u32 width = htotal(bt);
	u32 height = vtotal(bt);
	u16 cp_start_sav = bt->hsync + bt->hbackporch - 4;
	u16 cp_start_eav = width - bt->hfrontporch;
	u16 cp_start_vbi = height - bt->vfrontporch;
	u16 cp_end_vbi = bt->vsync + bt->vbackporch;
	u16 ch1_fr_ll = (((u32)bt->pixelclock / 100) > 0) ?
934
		((width * (ADV76XX_FSC / 100)) / ((u32)bt->pixelclock / 100)) : 0;
935 936 937 938
	const u8 pll[2] = {
		0xc0 | ((width >> 8) & 0x1f),
		width & 0xff
	};
939 940 941

	v4l2_dbg(2, debug, sd, "%s\n", __func__);

942
	if (is_analog_input(sd)) {
943 944 945 946
		/* auto graphics */
		io_write(sd, 0x00, 0x07); /* video std */
		io_write(sd, 0x01, 0x02); /* prim mode */
		/* enable embedded syncs for auto graphics mode */
947
		cp_write_clr_set(sd, 0x81, 0x10, 0x10);
948

949
		/* Should only be set in auto-graphics mode [REF_02, p. 91-92] */
950 951
		/* setup PLL_DIV_MAN_EN and PLL_DIV_RATIO */
		/* IO-map reg. 0x16 and 0x17 should be written in sequence */
952
		if (adv_smbus_write_i2c_block_data(state, ADV76XX_PAGE_IO,
953
						   0x16, 2, pll))
954 955 956 957
			v4l2_err(sd, "writing to reg 0x16 and 0x17 failed\n");

		/* active video - horizontal timing */
		cp_write(sd, 0xa2, (cp_start_sav >> 4) & 0xff);
958
		cp_write(sd, 0xa3, ((cp_start_sav & 0x0f) << 4) |
959
				   ((cp_start_eav >> 8) & 0x0f));
960 961 962 963
		cp_write(sd, 0xa4, cp_start_eav & 0xff);

		/* active video - vertical timing */
		cp_write(sd, 0xa5, (cp_start_vbi >> 4) & 0xff);
964
		cp_write(sd, 0xa6, ((cp_start_vbi & 0xf) << 4) |
965
				   ((cp_end_vbi >> 8) & 0xf));
966
		cp_write(sd, 0xa7, cp_end_vbi & 0xff);
967
	} else if (is_digital_input(sd)) {
968
		/* set default prim_mode/vid_std for HDMI
969
		   according to [REF_03, c. 4.2] */
970 971
		io_write(sd, 0x00, 0x02); /* video std */
		io_write(sd, 0x01, 0x06); /* prim mode */
972 973 974
	} else {
		v4l2_dbg(2, debug, sd, "%s: Unknown port %d selected\n",
				__func__, state->selected_input);
975 976
	}

977 978 979 980 981
	cp_write(sd, 0x8f, (ch1_fr_ll >> 8) & 0x7);
	cp_write(sd, 0x90, ch1_fr_ll & 0xff);
	cp_write(sd, 0xab, (height >> 4) & 0xff);
	cp_write(sd, 0xac, (height & 0x0f) << 4);
}
982

983
static void adv76xx_set_offset(struct v4l2_subdev *sd, bool auto_offset, u16 offset_a, u16 offset_b, u16 offset_c)
984
{
985
	struct adv76xx_state *state = to_state(sd);
986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003
	u8 offset_buf[4];

	if (auto_offset) {
		offset_a = 0x3ff;
		offset_b = 0x3ff;
		offset_c = 0x3ff;
	}

	v4l2_dbg(2, debug, sd, "%s: %s offset: a = 0x%x, b = 0x%x, c = 0x%x\n",
			__func__, auto_offset ? "Auto" : "Manual",
			offset_a, offset_b, offset_c);

	offset_buf[0] = (cp_read(sd, 0x77) & 0xc0) | ((offset_a & 0x3f0) >> 4);
	offset_buf[1] = ((offset_a & 0x00f) << 4) | ((offset_b & 0x3c0) >> 6);
	offset_buf[2] = ((offset_b & 0x03f) << 2) | ((offset_c & 0x300) >> 8);
	offset_buf[3] = offset_c & 0x0ff;

	/* Registers must be written in this order with no i2c access in between */
1004
	if (adv_smbus_write_i2c_block_data(state, ADV76XX_PAGE_CP,
1005
					   0x77, 4, offset_buf))
1006 1007 1008
		v4l2_err(sd, "%s: i2c error writing to CP reg 0x77, 0x78, 0x79, 0x7a\n", __func__);
}

1009
static void adv76xx_set_gain(struct v4l2_subdev *sd, bool auto_gain, u16 gain_a, u16 gain_b, u16 gain_c)
1010
{
1011
	struct adv76xx_state *state = to_state(sd);
1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033
	u8 gain_buf[4];
	u8 gain_man = 1;
	u8 agc_mode_man = 1;

	if (auto_gain) {
		gain_man = 0;
		agc_mode_man = 0;
		gain_a = 0x100;
		gain_b = 0x100;
		gain_c = 0x100;
	}

	v4l2_dbg(2, debug, sd, "%s: %s gain: a = 0x%x, b = 0x%x, c = 0x%x\n",
			__func__, auto_gain ? "Auto" : "Manual",
			gain_a, gain_b, gain_c);

	gain_buf[0] = ((gain_man << 7) | (agc_mode_man << 6) | ((gain_a & 0x3f0) >> 4));
	gain_buf[1] = (((gain_a & 0x00f) << 4) | ((gain_b & 0x3c0) >> 6));
	gain_buf[2] = (((gain_b & 0x03f) << 2) | ((gain_c & 0x300) >> 8));
	gain_buf[3] = ((gain_c & 0x0ff));

	/* Registers must be written in this order with no i2c access in between */
1034
	if (adv_smbus_write_i2c_block_data(state, ADV76XX_PAGE_CP,
1035
					   0x73, 4, gain_buf))
1036 1037 1038
		v4l2_err(sd, "%s: i2c error writing to CP reg 0x73, 0x74, 0x75, 0x76\n", __func__);
}

1039 1040
static void set_rgb_quantization_range(struct v4l2_subdev *sd)
{
1041
	struct adv76xx_state *state = to_state(sd);
1042 1043 1044 1045 1046 1047
	bool rgb_output = io_read(sd, 0x02) & 0x02;
	bool hdmi_signal = hdmi_read(sd, 0x05) & 0x80;

	v4l2_dbg(2, debug, sd, "%s: RGB quantization range: %d, RGB out: %d, HDMI: %d\n",
			__func__, state->rgb_quantization_range,
			rgb_output, hdmi_signal);
1048

1049 1050
	adv76xx_set_gain(sd, true, 0x0, 0x0, 0x0);
	adv76xx_set_offset(sd, true, 0x0, 0x0, 0x0);
1051

1052 1053
	switch (state->rgb_quantization_range) {
	case V4L2_DV_RGB_RANGE_AUTO:
1054
		if (state->selected_input == ADV7604_PAD_VGA_RGB) {
1055 1056
			/* Receiving analog RGB signal
			 * Set RGB full range (0-255) */
1057
			io_write_clr_set(sd, 0x02, 0xf0, 0x10);
1058 1059 1060
			break;
		}

1061
		if (state->selected_input == ADV7604_PAD_VGA_COMP) {
1062 1063
			/* Receiving analog YPbPr signal
			 * Set automode */
1064
			io_write_clr_set(sd, 0x02, 0xf0, 0xf0);
1065 1066 1067
			break;
		}

1068
		if (hdmi_signal) {
1069 1070
			/* Receiving HDMI signal
			 * Set automode */
1071
			io_write_clr_set(sd, 0x02, 0xf0, 0xf0);
1072 1073 1074 1075 1076 1077 1078 1079
			break;
		}

		/* Receiving DVI-D signal
		 * ADV7604 selects RGB limited range regardless of
		 * input format (CE/IT) in automatic mode */
		if (state->timings.bt.standards & V4L2_DV_BT_STD_CEA861) {
			/* RGB limited range (16-235) */
1080
			io_write_clr_set(sd, 0x02, 0xf0, 0x00);
1081 1082
		} else {
			/* RGB full range (0-255) */
1083
			io_write_clr_set(sd, 0x02, 0xf0, 0x10);
1084 1085

			if (is_digital_input(sd) && rgb_output) {
1086
				adv76xx_set_offset(sd, false, 0x40, 0x40, 0x40);
1087
			} else {
1088 1089
				adv76xx_set_gain(sd, false, 0xe0, 0xe0, 0xe0);
				adv76xx_set_offset(sd, false, 0x70, 0x70, 0x70);
1090
			}
1091 1092 1093
		}
		break;
	case V4L2_DV_RGB_RANGE_LIMITED:
1094
		if (state->selected_input == ADV7604_PAD_VGA_COMP) {
1095
			/* YCrCb limited range (16-235) */
1096
			io_write_clr_set(sd, 0x02, 0xf0, 0x20);
1097
			break;
1098
		}
1099 1100

		/* RGB limited range (16-235) */
1101
		io_write_clr_set(sd, 0x02, 0xf0, 0x00);
1102

1103 1104
		break;
	case V4L2_DV_RGB_RANGE_FULL:
1105
		if (state->selected_input == ADV7604_PAD_VGA_COMP) {
1106
			/* YCrCb full range (0-255) */
1107
			io_write_clr_set(sd, 0x02, 0xf0, 0x60);
1108 1109 1110 1111
			break;
		}

		/* RGB full range (0-255) */
1112
		io_write_clr_set(sd, 0x02, 0xf0, 0x10);
1113 1114 1115 1116 1117 1118

		if (is_analog_input(sd) || hdmi_signal)
			break;

		/* Adjust gain/offset for DVI-D signals only */
		if (rgb_output) {
1119
			adv76xx_set_offset(sd, false, 0x40, 0x40, 0x40);
1120
		} else {
1121 1122
			adv76xx_set_gain(sd, false, 0xe0, 0xe0, 0xe0);
			adv76xx_set_offset(sd, false, 0x70, 0x70, 0x70);
1123
		}
1124 1125 1126 1127
		break;
	}
}

1128
static int adv76xx_s_ctrl(struct v4l2_ctrl *ctrl)
1129
{
1130
	struct v4l2_subdev *sd =
1131
		&container_of(ctrl->handler, struct adv76xx_state, hdl)->sd;
1132

1133
	struct adv76xx_state *state = to_state(sd);
1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152

	switch (ctrl->id) {
	case V4L2_CID_BRIGHTNESS:
		cp_write(sd, 0x3c, ctrl->val);
		return 0;
	case V4L2_CID_CONTRAST:
		cp_write(sd, 0x3a, ctrl->val);
		return 0;
	case V4L2_CID_SATURATION:
		cp_write(sd, 0x3b, ctrl->val);
		return 0;
	case V4L2_CID_HUE:
		cp_write(sd, 0x3d, ctrl->val);
		return 0;
	case  V4L2_CID_DV_RX_RGB_RANGE:
		state->rgb_quantization_range = ctrl->val;
		set_rgb_quantization_range(sd);
		return 0;
	case V4L2_CID_ADV_RX_ANALOG_SAMPLING_PHASE:
1153
		if (!adv76xx_has_afe(state))
1154
			return -EINVAL;
1155 1156 1157 1158 1159 1160 1161 1162 1163
		/* Set the analog sampling phase. This is needed to find the
		   best sampling phase for analog video: an application or
		   driver has to try a number of phases and analyze the picture
		   quality before settling on the best performing phase. */
		afe_write(sd, 0xc8, ctrl->val);
		return 0;
	case V4L2_CID_ADV_RX_FREE_RUN_COLOR_MANUAL:
		/* Use the default blue color for free running mode,
		   or supply your own. */
1164
		cp_write_clr_set(sd, 0xbf, 0x04, ctrl->val << 2);
1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184
		return 0;
	case V4L2_CID_ADV_RX_FREE_RUN_COLOR:
		cp_write(sd, 0xc0, (ctrl->val & 0xff0000) >> 16);
		cp_write(sd, 0xc1, (ctrl->val & 0x00ff00) >> 8);
		cp_write(sd, 0xc2, (u8)(ctrl->val & 0x0000ff));
		return 0;
	}
	return -EINVAL;
}

/* ----------------------------------------------------------------------- */

static inline bool no_power(struct v4l2_subdev *sd)
{
	/* Entire chip or CP powered off */
	return io_read(sd, 0x0c) & 0x24;
}

static inline bool no_signal_tmds(struct v4l2_subdev *sd)
{
1185
	struct adv76xx_state *state = to_state(sd);
1186 1187

	return !(io_read(sd, 0x6a) & (0x10 >> state->selected_input));
1188 1189 1190 1191
}

static inline bool no_lock_tmds(struct v4l2_subdev *sd)
{
1192 1193
	struct adv76xx_state *state = to_state(sd);
	const struct adv76xx_chip_info *info = state->info;
1194 1195

	return (io_read(sd, 0x6a) & info->tdms_lock_mask) != info->tdms_lock_mask;
1196 1197
}

1198 1199 1200 1201 1202
static inline bool is_hdmi(struct v4l2_subdev *sd)
{
	return hdmi_read(sd, 0x05) & 0x80;
}

1203 1204
static inline bool no_lock_sspd(struct v4l2_subdev *sd)
{
1205
	struct adv76xx_state *state = to_state(sd);
1206 1207 1208 1209 1210

	/*
	 * Chips without a AFE don't expose registers for the SSPD, so just assume
	 * that we have a lock.
	 */
1211
	if (adv76xx_has_afe(state))
1212 1213
		return false;

1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232
	/* TODO channel 2 */
	return ((cp_read(sd, 0xb5) & 0xd0) != 0xd0);
}

static inline bool no_lock_stdi(struct v4l2_subdev *sd)
{
	/* TODO channel 2 */
	return !(cp_read(sd, 0xb1) & 0x80);
}

static inline bool no_signal(struct v4l2_subdev *sd)
{
	bool ret;

	ret = no_power(sd);

	ret |= no_lock_stdi(sd);
	ret |= no_lock_sspd(sd);

1233
	if (is_digital_input(sd)) {
1234 1235 1236 1237 1238 1239 1240 1241 1242
		ret |= no_lock_tmds(sd);
		ret |= no_signal_tmds(sd);
	}

	return ret;
}

static inline bool no_lock_cp(struct v4l2_subdev *sd)
{
1243
	struct adv76xx_state *state = to_state(sd);
1244

1245
	if (!adv76xx_has_afe(state))
1246 1247
		return false;

1248 1249 1250 1251 1252
	/* CP has detected a non standard number of lines on the incoming
	   video compared to what it is configured to receive by s_dv_timings */
	return io_read(sd, 0x12) & 0x01;
}

1253 1254 1255 1256 1257
static inline bool in_free_run(struct v4l2_subdev *sd)
{
	return cp_read(sd, 0xff) & 0x10;
}

1258
static int adv76xx_g_input_status(struct v4l2_subdev *sd, u32 *status)
1259 1260 1261 1262
{
	*status = 0;
	*status |= no_power(sd) ? V4L2_IN_ST_NO_POWER : 0;
	*status |= no_signal(sd) ? V4L2_IN_ST_NO_SIGNAL : 0;
1263 1264 1265
	if (!in_free_run(sd) && no_lock_cp(sd))
		*status |= is_digital_input(sd) ?
			   V4L2_IN_ST_NO_SYNC : V4L2_IN_ST_NO_H_LOCK;
1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283

	v4l2_dbg(1, debug, sd, "%s: status = 0x%x\n", __func__, *status);

	return 0;
}

/* ----------------------------------------------------------------------- */

struct stdi_readback {
	u16 bl, lcf, lcvs;
	u8 hs_pol, vs_pol;
	bool interlaced;
};

static int stdi2dv_timings(struct v4l2_subdev *sd,
		struct stdi_readback *stdi,
		struct v4l2_dv_timings *timings)
{
1284 1285
	struct adv76xx_state *state = to_state(sd);
	u32 hfreq = (ADV76XX_FSC * 8) / stdi->bl;
1286 1287 1288
	u32 pix_clk;
	int i;

1289 1290
	for (i = 0; adv76xx_timings[i].bt.height; i++) {
		if (vtotal(&adv76xx_timings[i].bt) != stdi->lcf + 1)
1291
			continue;
1292
		if (adv76xx_timings[i].bt.vsync != stdi->lcvs)
1293 1294
			continue;

1295
		pix_clk = hfreq * htotal(&adv76xx_timings[i].bt);
1296

1297 1298 1299
		if ((pix_clk < adv76xx_timings[i].bt.pixelclock + 1000000) &&
		    (pix_clk > adv76xx_timings[i].bt.pixelclock - 1000000)) {
			*timings = adv76xx_timings[i];
1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314
			return 0;
		}
	}

	if (v4l2_detect_cvt(stdi->lcf + 1, hfreq, stdi->lcvs,
			(stdi->hs_pol == '+' ? V4L2_DV_HSYNC_POS_POL : 0) |
			(stdi->vs_pol == '+' ? V4L2_DV_VSYNC_POS_POL : 0),
			timings))
		return 0;
	if (v4l2_detect_gtf(stdi->lcf + 1, hfreq, stdi->lcvs,
			(stdi->hs_pol == '+' ? V4L2_DV_HSYNC_POS_POL : 0) |
			(stdi->vs_pol == '+' ? V4L2_DV_VSYNC_POS_POL : 0),
			state->aspect_ratio, timings))
		return 0;

1315 1316 1317 1318
	v4l2_dbg(2, debug, sd,
		"%s: No format candidate found for lcvs = %d, lcf=%d, bl = %d, %chsync, %cvsync\n",
		__func__, stdi->lcvs, stdi->lcf, stdi->bl,
		stdi->hs_pol, stdi->vs_pol);
1319 1320 1321
	return -1;
}

1322

1323 1324
static int read_stdi(struct v4l2_subdev *sd, struct stdi_readback *stdi)
{
1325 1326
	struct adv76xx_state *state = to_state(sd);
	const struct adv76xx_chip_info *info = state->info;
1327 1328
	u8 polarity;

1329 1330 1331 1332 1333 1334
	if (no_lock_stdi(sd) || no_lock_sspd(sd)) {
		v4l2_dbg(2, debug, sd, "%s: STDI and/or SSPD not locked\n", __func__);
		return -1;
	}

	/* read STDI */
1335
	stdi->bl = cp_read16(sd, 0xb1, 0x3fff);
1336
	stdi->lcf = cp_read16(sd, info->lcf_reg, 0x7ff);
1337 1338 1339
	stdi->lcvs = cp_read(sd, 0xb3) >> 3;
	stdi->interlaced = io_read(sd, 0x12) & 0x10;

1340
	if (adv76xx_has_afe(state)) {
1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351
		/* read SSPD */
		polarity = cp_read(sd, 0xb5);
		if ((polarity & 0x03) == 0x01) {
			stdi->hs_pol = polarity & 0x10
				     ? (polarity & 0x08 ? '+' : '-') : 'x';
			stdi->vs_pol = polarity & 0x40
				     ? (polarity & 0x20 ? '+' : '-') : 'x';
		} else {
			stdi->hs_pol = 'x';
			stdi->vs_pol = 'x';
		}
1352
	} else {
1353 1354 1355
		polarity = hdmi_read(sd, 0x05);
		stdi->hs_pol = polarity & 0x20 ? '+' : '-';
		stdi->vs_pol = polarity & 0x10 ? '+' : '-';
1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378
	}

	if (no_lock_stdi(sd) || no_lock_sspd(sd)) {
		v4l2_dbg(2, debug, sd,
			"%s: signal lost during readout of STDI/SSPD\n", __func__);
		return -1;
	}

	if (stdi->lcf < 239 || stdi->bl < 8 || stdi->bl == 0x3fff) {
		v4l2_dbg(2, debug, sd, "%s: invalid signal\n", __func__);
		memset(stdi, 0, sizeof(struct stdi_readback));
		return -1;
	}

	v4l2_dbg(2, debug, sd,
		"%s: lcf (frame height - 1) = %d, bl = %d, lcvs (vsync) = %d, %chsync, %cvsync, %s\n",
		__func__, stdi->lcf, stdi->bl, stdi->lcvs,
		stdi->hs_pol, stdi->vs_pol,
		stdi->interlaced ? "interlaced" : "progressive");

	return 0;
}

1379
static int adv76xx_enum_dv_timings(struct v4l2_subdev *sd,
1380 1381
			struct v4l2_enum_dv_timings *timings)
{
1382
	struct adv76xx_state *state = to_state(sd);
1383

1384
	if (timings->index >= ARRAY_SIZE(adv76xx_timings) - 1)
1385
		return -EINVAL;
1386 1387 1388 1389

	if (timings->pad >= state->source_pad)
		return -EINVAL;

1390
	memset(timings->reserved, 0, sizeof(timings->reserved));
1391
	timings->timings = adv76xx_timings[timings->index];
1392 1393 1394
	return 0;
}

1395
static int adv76xx_dv_timings_cap(struct v4l2_subdev *sd,
1396
			struct v4l2_dv_timings_cap *cap)
1397
{
1398
	struct adv76xx_state *state = to_state(sd);
1399 1400 1401 1402

	if (cap->pad >= state->source_pad)
		return -EINVAL;

1403 1404 1405
	cap->type = V4L2_DV_BT_656_1120;
	cap->bt.max_width = 1920;
	cap->bt.max_height = 1200;
1406
	cap->bt.min_pixelclock = 25000000;
1407

1408
	switch (cap->pad) {
1409
	case ADV76XX_PAD_HDMI_PORT_A:
1410 1411 1412
	case ADV7604_PAD_HDMI_PORT_B:
	case ADV7604_PAD_HDMI_PORT_C:
	case ADV7604_PAD_HDMI_PORT_D:
1413
		cap->bt.max_pixelclock = 225000000;
1414 1415 1416 1417
		break;
	case ADV7604_PAD_VGA_RGB:
	case ADV7604_PAD_VGA_COMP:
	default:
1418
		cap->bt.max_pixelclock = 170000000;
1419 1420 1421
		break;
	}

1422 1423 1424 1425 1426 1427 1428 1429
	cap->bt.standards = V4L2_DV_BT_STD_CEA861 | V4L2_DV_BT_STD_DMT |
			 V4L2_DV_BT_STD_GTF | V4L2_DV_BT_STD_CVT;
	cap->bt.capabilities = V4L2_DV_BT_CAP_PROGRESSIVE |
		V4L2_DV_BT_CAP_REDUCED_BLANKING | V4L2_DV_BT_CAP_CUSTOM;
	return 0;
}

/* Fill the optional fields .standards and .flags in struct v4l2_dv_timings
1430 1431
   if the format is listed in adv76xx_timings[] */
static void adv76xx_fill_optional_dv_timings_fields(struct v4l2_subdev *sd,
1432 1433 1434 1435
		struct v4l2_dv_timings *timings)
{
	int i;

1436 1437
	for (i = 0; adv76xx_timings[i].bt.width; i++) {
		if (v4l2_match_dv_timings(timings, &adv76xx_timings[i],
1438
					is_digital_input(sd) ? 250000 : 1000000)) {
1439
			*timings = adv76xx_timings[i];
1440 1441 1442 1443 1444
			break;
		}
	}
}

1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476
static unsigned int adv7604_read_hdmi_pixelclock(struct v4l2_subdev *sd)
{
	unsigned int freq;
	int a, b;

	a = hdmi_read(sd, 0x06);
	b = hdmi_read(sd, 0x3b);
	if (a < 0 || b < 0)
		return 0;
	freq =  a * 1000000 + ((b & 0x30) >> 4) * 250000;

	if (is_hdmi(sd)) {
		/* adjust for deep color mode */
		unsigned bits_per_channel = ((hdmi_read(sd, 0x0b) & 0x60) >> 4) + 8;

		freq = freq * 8 / bits_per_channel;
	}

	return freq;
}

static unsigned int adv7611_read_hdmi_pixelclock(struct v4l2_subdev *sd)
{
	int a, b;

	a = hdmi_read(sd, 0x51);
	b = hdmi_read(sd, 0x52);
	if (a < 0 || b < 0)
		return 0;
	return ((a << 1) | (b >> 7)) * 1000000 + (b & 0x7f) * 1000000 / 128;
}

1477
static int adv76xx_query_dv_timings(struct v4l2_subdev *sd,
1478 1479
			struct v4l2_dv_timings *timings)
{
1480 1481
	struct adv76xx_state *state = to_state(sd);
	const struct adv76xx_chip_info *info = state->info;
1482 1483 1484 1485 1486 1487 1488 1489 1490
	struct v4l2_bt_timings *bt = &timings->bt;
	struct stdi_readback stdi;

	if (!timings)
		return -EINVAL;

	memset(timings, 0, sizeof(struct v4l2_dv_timings));

	if (no_signal(sd)) {
1491
		state->restart_stdi_once = true;
1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503
		v4l2_dbg(1, debug, sd, "%s: no valid signal\n", __func__);
		return -ENOLINK;
	}

	/* read STDI */
	if (read_stdi(sd, &stdi)) {
		v4l2_dbg(1, debug, sd, "%s: STDI/SSPD not locked\n", __func__);
		return -ENOLINK;
	}
	bt->interlaced = stdi.interlaced ?
		V4L2_DV_INTERLACED : V4L2_DV_PROGRESSIVE;

1504
	if (is_digital_input(sd)) {
1505 1506
		timings->type = V4L2_DV_BT_656_1120;

1507
		/* FIXME: All masks are incorrect for ADV7611 */
1508 1509
		bt->width = hdmi_read16(sd, 0x07, 0xfff);
		bt->height = hdmi_read16(sd, 0x09, 0xfff);
1510
		bt->pixelclock = info->read_hdmi_pixelclock(sd);
1511 1512 1513 1514 1515 1516
		bt->hfrontporch = hdmi_read16(sd, 0x20, 0x3ff);
		bt->hsync = hdmi_read16(sd, 0x22, 0x3ff);
		bt->hbackporch = hdmi_read16(sd, 0x24, 0x3ff);
		bt->vfrontporch = hdmi_read16(sd, 0x2a, 0x1fff) / 2;
		bt->vsync = hdmi_read16(sd, 0x2e, 0x1fff) / 2;
		bt->vbackporch = hdmi_read16(sd, 0x32, 0x1fff) / 2;
1517 1518 1519
		bt->polarities = ((hdmi_read(sd, 0x05) & 0x10) ? V4L2_DV_VSYNC_POS_POL : 0) |
			((hdmi_read(sd, 0x05) & 0x20) ? V4L2_DV_HSYNC_POS_POL : 0);
		if (bt->interlaced == V4L2_DV_INTERLACED) {
1520 1521 1522
			bt->height += hdmi_read16(sd, 0x0b, 0xfff);
			bt->il_vfrontporch = hdmi_read16(sd, 0x2c, 0x1fff) / 2;
			bt->il_vsync = hdmi_read16(sd, 0x30, 0x1fff) / 2;
1523
			bt->il_vbackporch = hdmi_read16(sd, 0x34, 0x1fff) / 2;
1524
		}
1525
		adv76xx_fill_optional_dv_timings_fields(sd, timings);
1526 1527
	} else {
		/* find format
H
Hans Verkuil 已提交
1528
		 * Since LCVS values are inaccurate [REF_03, p. 275-276],
1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539
		 * stdi2dv_timings() is called with lcvs +-1 if the first attempt fails.
		 */
		if (!stdi2dv_timings(sd, &stdi, timings))
			goto found;
		stdi.lcvs += 1;
		v4l2_dbg(1, debug, sd, "%s: lcvs + 1 = %d\n", __func__, stdi.lcvs);
		if (!stdi2dv_timings(sd, &stdi, timings))
			goto found;
		stdi.lcvs -= 2;
		v4l2_dbg(1, debug, sd, "%s: lcvs - 1 = %d\n", __func__, stdi.lcvs);
		if (stdi2dv_timings(sd, &stdi, timings)) {
1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552
			/*
			 * The STDI block may measure wrong values, especially
			 * for lcvs and lcf. If the driver can not find any
			 * valid timing, the STDI block is restarted to measure
			 * the video timings again. The function will return an
			 * error, but the restart of STDI will generate a new
			 * STDI interrupt and the format detection process will
			 * restart.
			 */
			if (state->restart_stdi_once) {
				v4l2_dbg(1, debug, sd, "%s: restart STDI\n", __func__);
				/* TODO restart STDI for Sync Channel 2 */
				/* enter one-shot mode */
1553
				cp_write_clr_set(sd, 0x86, 0x06, 0x00);
1554
				/* trigger STDI restart */
1555
				cp_write_clr_set(sd, 0x86, 0x06, 0x04);
1556
				/* reset to continuous mode */
1557
				cp_write_clr_set(sd, 0x86, 0x06, 0x02);
1558 1559 1560
				state->restart_stdi_once = false;
				return -ENOLINK;
			}
1561 1562 1563
			v4l2_dbg(1, debug, sd, "%s: format not supported\n", __func__);
			return -ERANGE;
		}
1564
		state->restart_stdi_once = true;
1565 1566 1567 1568 1569 1570 1571 1572 1573
	}
found:

	if (no_signal(sd)) {
		v4l2_dbg(1, debug, sd, "%s: signal lost during readout\n", __func__);
		memset(timings, 0, sizeof(struct v4l2_dv_timings));
		return -ENOLINK;
	}

1574 1575
	if ((is_analog_input(sd) && bt->pixelclock > 170000000) ||
			(is_digital_input(sd) && bt->pixelclock > 225000000)) {
1576 1577 1578 1579 1580 1581
		v4l2_dbg(1, debug, sd, "%s: pixelclock out of range %d\n",
				__func__, (u32)bt->pixelclock);
		return -ERANGE;
	}

	if (debug > 1)
1582
		v4l2_print_dv_timings(sd->name, "adv76xx_query_dv_timings: ",
1583
				      timings, true);
1584 1585 1586 1587

	return 0;
}

1588
static int adv76xx_s_dv_timings(struct v4l2_subdev *sd,
1589 1590
		struct v4l2_dv_timings *timings)
{
1591
	struct adv76xx_state *state = to_state(sd);
1592
	struct v4l2_bt_timings *bt;
1593
	int err;
1594 1595 1596 1597

	if (!timings)
		return -EINVAL;

1598 1599 1600 1601 1602
	if (v4l2_match_dv_timings(&state->timings, timings, 0)) {
		v4l2_dbg(1, debug, sd, "%s: no change\n", __func__);
		return 0;
	}

1603 1604
	bt = &timings->bt;

1605 1606
	if ((is_analog_input(sd) && bt->pixelclock > 170000000) ||
			(is_digital_input(sd) && bt->pixelclock > 225000000)) {
1607 1608 1609 1610
		v4l2_dbg(1, debug, sd, "%s: pixelclock out of range %d\n",
				__func__, (u32)bt->pixelclock);
		return -ERANGE;
	}
1611

1612
	adv76xx_fill_optional_dv_timings_fields(sd, timings);
1613 1614 1615

	state->timings = *timings;

1616
	cp_write_clr_set(sd, 0x91, 0x40, bt->interlaced ? 0x40 : 0x00);
1617 1618 1619 1620 1621 1622 1623 1624

	/* Use prim_mode and vid_std when available */
	err = configure_predefined_video_timings(sd, timings);
	if (err) {
		/* custom settings when the video format
		 does not have prim_mode/vid_std */
		configure_custom_video_timings(sd, bt);
	}
1625 1626 1627 1628

	set_rgb_quantization_range(sd);

	if (debug > 1)
1629
		v4l2_print_dv_timings(sd->name, "adv76xx_s_dv_timings: ",
1630
				      timings, true);
1631 1632 1633
	return 0;
}

1634
static int adv76xx_g_dv_timings(struct v4l2_subdev *sd,
1635 1636
		struct v4l2_dv_timings *timings)
{
1637
	struct adv76xx_state *state = to_state(sd);
1638 1639 1640 1641 1642

	*timings = state->timings;
	return 0;
}

1643 1644 1645 1646 1647 1648 1649 1650 1651 1652
static void adv7604_set_termination(struct v4l2_subdev *sd, bool enable)
{
	hdmi_write(sd, 0x01, enable ? 0x00 : 0x78);
}

static void adv7611_set_termination(struct v4l2_subdev *sd, bool enable)
{
	hdmi_write(sd, 0x83, enable ? 0xfe : 0xff);
}

1653
static void enable_input(struct v4l2_subdev *sd)
1654
{
1655
	struct adv76xx_state *state = to_state(sd);
1656

1657
	if (is_analog_input(sd)) {
1658
		io_write(sd, 0x15, 0xb0);   /* Disable Tristate of Pins (no audio) */
1659
	} else if (is_digital_input(sd)) {
1660
		hdmi_write_clr_set(sd, 0x00, 0x03, state->selected_input);
1661
		state->info->set_termination(sd, true);
1662
		io_write(sd, 0x15, 0xa0);   /* Disable Tristate of Pins */
1663
		hdmi_write_clr_set(sd, 0x1a, 0x10, 0x00); /* Unmute audio */
1664 1665 1666
	} else {
		v4l2_dbg(2, debug, sd, "%s: Unknown port %d selected\n",
				__func__, state->selected_input);
1667 1668 1669 1670 1671
	}
}

static void disable_input(struct v4l2_subdev *sd)
{
1672
	struct adv76xx_state *state = to_state(sd);
1673

1674
	hdmi_write_clr_set(sd, 0x1a, 0x10, 0x10); /* Mute audio */
1675
	msleep(16); /* 512 samples with >= 32 kHz sample rate [REF_03, c. 7.16.10] */
1676
	io_write(sd, 0x15, 0xbe);   /* Tristate all outputs from video core */
1677
	state->info->set_termination(sd, false);
1678 1679
}

1680
static void select_input(struct v4l2_subdev *sd)
1681
{
1682 1683
	struct adv76xx_state *state = to_state(sd);
	const struct adv76xx_chip_info *info = state->info;
1684

1685
	if (is_analog_input(sd)) {
1686
		adv76xx_write_reg_seq(sd, info->recommended_settings[0]);
1687 1688 1689 1690

		afe_write(sd, 0x00, 0x08); /* power up ADC */
		afe_write(sd, 0x01, 0x06); /* power up Analog Front End */
		afe_write(sd, 0xc8, 0x00); /* phase control */
1691 1692
	} else if (is_digital_input(sd)) {
		hdmi_write(sd, 0x00, state->selected_input & 0x03);
1693

1694
		adv76xx_write_reg_seq(sd, info->recommended_settings[1]);
1695

1696
		if (adv76xx_has_afe(state)) {
1697 1698 1699 1700 1701
			afe_write(sd, 0x00, 0xff); /* power down ADC */
			afe_write(sd, 0x01, 0xfe); /* power down Analog Front End */
			afe_write(sd, 0xc8, 0x40); /* phase control */
		}

1702 1703 1704
		cp_write(sd, 0x3e, 0x00); /* CP core pre-gain control */
		cp_write(sd, 0xc3, 0x39); /* CP coast control. Graphics mode */
		cp_write(sd, 0x40, 0x80); /* CP core pre-gain control. Graphics mode */
1705 1706 1707
	} else {
		v4l2_dbg(2, debug, sd, "%s: Unknown port %d selected\n",
				__func__, state->selected_input);
1708 1709 1710
	}
}

1711
static int adv76xx_s_routing(struct v4l2_subdev *sd,
1712 1713
		u32 input, u32 output, u32 config)
{
1714
	struct adv76xx_state *state = to_state(sd);
1715

1716 1717 1718 1719 1720
	v4l2_dbg(2, debug, sd, "%s: input %d, selected input %d",
			__func__, input, state->selected_input);

	if (input == state->selected_input)
		return 0;
1721

1722 1723 1724
	if (input > state->info->max_port)
		return -EINVAL;

1725
	state->selected_input = input;
1726 1727 1728

	disable_input(sd);

1729
	select_input(sd);
1730

1731
	enable_input(sd);
1732 1733 1734 1735

	return 0;
}

1736
static int adv76xx_enum_mbus_code(struct v4l2_subdev *sd,
1737 1738
				  struct v4l2_subdev_fh *fh,
				  struct v4l2_subdev_mbus_code_enum *code)
1739
{
1740
	struct adv76xx_state *state = to_state(sd);
1741 1742

	if (code->index >= state->info->nformats)
1743
		return -EINVAL;
1744 1745 1746

	code->code = state->info->formats[code->index].code;

1747 1748 1749
	return 0;
}

1750
static void adv76xx_fill_format(struct adv76xx_state *state,
1751
				struct v4l2_mbus_framefmt *format)
1752
{
1753
	memset(format, 0, sizeof(*format));
1754

1755 1756 1757 1758 1759 1760
	format->width = state->timings.bt.width;
	format->height = state->timings.bt.height;
	format->field = V4L2_FIELD_NONE;

	if (state->timings.bt.standards & V4L2_DV_BT_STD_CEA861)
		format->colorspace = (state->timings.bt.height <= 576) ?
1761
			V4L2_COLORSPACE_SMPTE170M : V4L2_COLORSPACE_REC709;
1762 1763 1764 1765 1766 1767 1768 1769 1770
}

/*
 * Compute the op_ch_sel value required to obtain on the bus the component order
 * corresponding to the selected format taking into account bus reordering
 * applied by the board at the output of the device.
 *
 * The following table gives the op_ch_value from the format component order
 * (expressed as op_ch_sel value in column) and the bus reordering (expressed as
1771
 * adv76xx_bus_order value in row).
1772 1773 1774 1775 1776 1777 1778 1779 1780 1781
 *
 *           |	GBR(0)	GRB(1)	BGR(2)	RGB(3)	BRG(4)	RBG(5)
 * ----------+-------------------------------------------------
 * RGB (NOP) |	GBR	GRB	BGR	RGB	BRG	RBG
 * GRB (1-2) |	BGR	RGB	GBR	GRB	RBG	BRG
 * RBG (2-3) |	GRB	GBR	BRG	RBG	BGR	RGB
 * BGR (1-3) |	RBG	BRG	RGB	BGR	GRB	GBR
 * BRG (ROR) |	BRG	RBG	GRB	GBR	RGB	BGR
 * GBR (ROL) |	RGB	BGR	RBG	BRG	GBR	GRB
 */
1782
static unsigned int adv76xx_op_ch_sel(struct adv76xx_state *state)
1783 1784
{
#define _SEL(a,b,c,d,e,f)	{ \
1785 1786
	ADV76XX_OP_CH_SEL_##a, ADV76XX_OP_CH_SEL_##b, ADV76XX_OP_CH_SEL_##c, \
	ADV76XX_OP_CH_SEL_##d, ADV76XX_OP_CH_SEL_##e, ADV76XX_OP_CH_SEL_##f }
1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800
#define _BUS(x)			[ADV7604_BUS_ORDER_##x]

	static const unsigned int op_ch_sel[6][6] = {
		_BUS(RGB) /* NOP */ = _SEL(GBR, GRB, BGR, RGB, BRG, RBG),
		_BUS(GRB) /* 1-2 */ = _SEL(BGR, RGB, GBR, GRB, RBG, BRG),
		_BUS(RBG) /* 2-3 */ = _SEL(GRB, GBR, BRG, RBG, BGR, RGB),
		_BUS(BGR) /* 1-3 */ = _SEL(RBG, BRG, RGB, BGR, GRB, GBR),
		_BUS(BRG) /* ROR */ = _SEL(BRG, RBG, GRB, GBR, RGB, BGR),
		_BUS(GBR) /* ROL */ = _SEL(RGB, BGR, RBG, BRG, GBR, GRB),
	};

	return op_ch_sel[state->pdata.bus_order][state->format->op_ch_sel >> 5];
}

1801
static void adv76xx_setup_format(struct adv76xx_state *state)
1802 1803 1804
{
	struct v4l2_subdev *sd = &state->sd;

1805
	io_write_clr_set(sd, 0x02, 0x02,
1806
			state->format->rgb_out ? ADV76XX_RGB_OUT : 0);
1807 1808
	io_write(sd, 0x03, state->format->op_format_sel |
		 state->pdata.op_format_mode_sel);
1809
	io_write_clr_set(sd, 0x04, 0xe0, adv76xx_op_ch_sel(state));
1810
	io_write_clr_set(sd, 0x05, 0x01,
1811
			state->format->swap_cb_cr ? ADV76XX_OP_SWAP_CB_CR : 0);
1812 1813
}

1814
static int adv76xx_get_format(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh,
1815 1816
			      struct v4l2_subdev_format *format)
{
1817
	struct adv76xx_state *state = to_state(sd);
1818 1819 1820 1821

	if (format->pad != state->source_pad)
		return -EINVAL;

1822
	adv76xx_fill_format(state, &format->format);
1823 1824 1825 1826 1827 1828 1829 1830

	if (format->which == V4L2_SUBDEV_FORMAT_TRY) {
		struct v4l2_mbus_framefmt *fmt;

		fmt = v4l2_subdev_get_try_format(fh, format->pad);
		format->format.code = fmt->code;
	} else {
		format->format.code = state->format->code;
1831
	}
1832 1833 1834 1835

	return 0;
}

1836
static int adv76xx_set_format(struct v4l2_subdev *sd, struct v4l2_subdev_fh *fh,
1837 1838
			      struct v4l2_subdev_format *format)
{
1839 1840
	struct adv76xx_state *state = to_state(sd);
	const struct adv76xx_format_info *info;
1841 1842 1843 1844

	if (format->pad != state->source_pad)
		return -EINVAL;

1845
	info = adv76xx_format_info(state, format->format.code);
1846
	if (info == NULL)
1847
		info = adv76xx_format_info(state, MEDIA_BUS_FMT_YUYV8_2X8);
1848

1849
	adv76xx_fill_format(state, &format->format);
1850 1851 1852 1853 1854 1855 1856 1857 1858
	format->format.code = info->code;

	if (format->which == V4L2_SUBDEV_FORMAT_TRY) {
		struct v4l2_mbus_framefmt *fmt;

		fmt = v4l2_subdev_get_try_format(fh, format->pad);
		fmt->code = format->format.code;
	} else {
		state->format = info;
1859
		adv76xx_setup_format(state);
1860 1861
	}

1862 1863 1864
	return 0;
}

1865
static int adv76xx_isr(struct v4l2_subdev *sd, u32 status, bool *handled)
1866
{
1867 1868
	struct adv76xx_state *state = to_state(sd);
	const struct adv76xx_chip_info *info = state->info;
1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881
	const u8 irq_reg_0x43 = io_read(sd, 0x43);
	const u8 irq_reg_0x6b = io_read(sd, 0x6b);
	const u8 irq_reg_0x70 = io_read(sd, 0x70);
	u8 fmt_change_digital;
	u8 fmt_change;
	u8 tx_5v;

	if (irq_reg_0x43)
		io_write(sd, 0x44, irq_reg_0x43);
	if (irq_reg_0x70)
		io_write(sd, 0x71, irq_reg_0x70);
	if (irq_reg_0x6b)
		io_write(sd, 0x6c, irq_reg_0x6b);
1882

1883 1884
	v4l2_dbg(2, debug, sd, "%s: ", __func__);

1885
	/* format change */
1886
	fmt_change = irq_reg_0x43 & 0x98;
1887 1888 1889
	fmt_change_digital = is_digital_input(sd)
			   ? irq_reg_0x6b & info->fmt_change_digital_mask
			   : 0;
1890

1891 1892
	if (fmt_change || fmt_change_digital) {
		v4l2_dbg(1, debug, sd,
1893
			"%s: fmt_change = 0x%x, fmt_change_digital = 0x%x\n",
1894
			__func__, fmt_change, fmt_change_digital);
1895

1896
		v4l2_subdev_notify(sd, ADV76XX_FMT_CHANGE, NULL);
1897

1898 1899 1900
		if (handled)
			*handled = true;
	}
1901 1902 1903 1904 1905 1906 1907 1908 1909
	/* HDMI/DVI mode */
	if (irq_reg_0x6b & 0x01) {
		v4l2_dbg(1, debug, sd, "%s: irq %s mode\n", __func__,
			(io_read(sd, 0x6a) & 0x01) ? "HDMI" : "DVI");
		set_rgb_quantization_range(sd);
		if (handled)
			*handled = true;
	}

1910
	/* tx 5v detect */
1911
	tx_5v = io_read(sd, 0x70) & info->cable_det_mask;
1912 1913 1914
	if (tx_5v) {
		v4l2_dbg(1, debug, sd, "%s: tx_5v: 0x%x\n", __func__, tx_5v);
		io_write(sd, 0x71, tx_5v);
1915
		adv76xx_s_detect_tx_5v_ctrl(sd);
1916 1917 1918 1919 1920 1921
		if (handled)
			*handled = true;
	}
	return 0;
}

1922
static int adv76xx_get_edid(struct v4l2_subdev *sd, struct v4l2_edid *edid)
1923
{
1924
	struct adv76xx_state *state = to_state(sd);
1925
	u8 *data = NULL;
1926

1927
	memset(edid->reserved, 0, sizeof(edid->reserved));
1928 1929

	switch (edid->pad) {
1930
	case ADV76XX_PAD_HDMI_PORT_A:
1931 1932 1933
	case ADV7604_PAD_HDMI_PORT_B:
	case ADV7604_PAD_HDMI_PORT_C:
	case ADV7604_PAD_HDMI_PORT_D:
1934 1935 1936 1937 1938 1939
		if (state->edid.present & (1 << edid->pad))
			data = state->edid.edid;
		break;
	default:
		return -EINVAL;
	}
1940 1941 1942 1943 1944 1945 1946

	if (edid->start_block == 0 && edid->blocks == 0) {
		edid->blocks = data ? state->edid.blocks : 0;
		return 0;
	}

	if (data == NULL)
1947 1948
		return -ENODATA;

1949 1950 1951 1952 1953 1954 1955 1956
	if (edid->start_block >= state->edid.blocks)
		return -EINVAL;

	if (edid->start_block + edid->blocks > state->edid.blocks)
		edid->blocks = state->edid.blocks - edid->start_block;

	memcpy(edid->edid, data + edid->start_block * 128, edid->blocks * 128);

1957 1958 1959
	return 0;
}

1960
static int get_edid_spa_location(const u8 *edid)
1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987
{
	u8 d;

	if ((edid[0x7e] != 1) ||
	    (edid[0x80] != 0x02) ||
	    (edid[0x81] != 0x03)) {
		return -1;
	}

	/* search Vendor Specific Data Block (tag 3) */
	d = edid[0x82] & 0x7f;
	if (d > 4) {
		int i = 0x84;
		int end = 0x80 + d;

		do {
			u8 tag = edid[i] >> 5;
			u8 len = edid[i] & 0x1f;

			if ((tag == 3) && (len >= 5))
				return i + 4;
			i += len + 1;
		} while (i < end);
	}
	return -1;
}

1988
static int adv76xx_set_edid(struct v4l2_subdev *sd, struct v4l2_edid *edid)
1989
{
1990 1991
	struct adv76xx_state *state = to_state(sd);
	const struct adv76xx_chip_info *info = state->info;
1992
	int spa_loc;
1993
	int err;
1994
	int i;
1995

1996 1997
	memset(edid->reserved, 0, sizeof(edid->reserved));

1998
	if (edid->pad > ADV7604_PAD_HDMI_PORT_D)
1999 2000 2001 2002
		return -EINVAL;
	if (edid->start_block != 0)
		return -EINVAL;
	if (edid->blocks == 0) {
2003
		/* Disable hotplug and I2C access to EDID RAM from DDC port */
2004
		state->edid.present &= ~(1 << edid->pad);
2005
		adv76xx_set_hpd(state, state->edid.present);
2006
		rep_write_clr_set(sd, info->edid_enable_reg, 0x0f, state->edid.present);
2007

2008 2009 2010
		/* Fall back to a 16:9 aspect ratio */
		state->aspect_ratio.numerator = 16;
		state->aspect_ratio.denominator = 9;
2011 2012 2013 2014 2015 2016

		if (!state->edid.present)
			state->edid.blocks = 0;

		v4l2_dbg(2, debug, sd, "%s: clear EDID pad %d, edid.present = 0x%x\n",
				__func__, edid->pad, state->edid.present);
2017 2018
		return 0;
	}
2019 2020
	if (edid->blocks > 2) {
		edid->blocks = 2;
2021
		return -E2BIG;
2022 2023
	}

2024 2025 2026
	v4l2_dbg(2, debug, sd, "%s: write EDID pad %d, edid.present = 0x%x\n",
			__func__, edid->pad, state->edid.present);

2027
	/* Disable hotplug and I2C access to EDID RAM from DDC port */
2028
	cancel_delayed_work_sync(&state->delayed_work_enable_hotplug);
2029
	adv76xx_set_hpd(state, 0);
2030
	rep_write_clr_set(sd, info->edid_enable_reg, 0x0f, 0x00);
2031

2032 2033 2034 2035
	spa_loc = get_edid_spa_location(edid->edid);
	if (spa_loc < 0)
		spa_loc = 0xc0; /* Default value [REF_02, p. 116] */

2036
	switch (edid->pad) {
2037
	case ADV76XX_PAD_HDMI_PORT_A:
2038 2039
		state->spa_port_a[0] = edid->edid[spa_loc];
		state->spa_port_a[1] = edid->edid[spa_loc + 1];
2040
		break;
2041
	case ADV7604_PAD_HDMI_PORT_B:
2042 2043
		rep_write(sd, 0x70, edid->edid[spa_loc]);
		rep_write(sd, 0x71, edid->edid[spa_loc + 1]);
2044
		break;
2045
	case ADV7604_PAD_HDMI_PORT_C:
2046 2047
		rep_write(sd, 0x72, edid->edid[spa_loc]);
		rep_write(sd, 0x73, edid->edid[spa_loc + 1]);
2048
		break;
2049
	case ADV7604_PAD_HDMI_PORT_D:
2050 2051
		rep_write(sd, 0x74, edid->edid[spa_loc]);
		rep_write(sd, 0x75, edid->edid[spa_loc + 1]);
2052
		break;
2053 2054
	default:
		return -EINVAL;
2055
	}
2056 2057 2058

	if (info->type == ADV7604) {
		rep_write(sd, 0x76, spa_loc & 0xff);
2059
		rep_write_clr_set(sd, 0x77, 0x40, (spa_loc & 0x100) >> 2);
2060 2061
	} else {
		/* FIXME: Where is the SPA location LSB register ? */
2062
		rep_write_clr_set(sd, 0x71, 0x01, (spa_loc & 0x100) >> 8);
2063
	}
2064

2065 2066
	edid->edid[spa_loc] = state->spa_port_a[0];
	edid->edid[spa_loc + 1] = state->spa_port_a[1];
2067 2068 2069

	memcpy(state->edid.edid, edid->edid, 128 * edid->blocks);
	state->edid.blocks = edid->blocks;
2070 2071
	state->aspect_ratio = v4l2_calc_aspect_ratio(edid->edid[0x15],
			edid->edid[0x16]);
2072
	state->edid.present |= 1 << edid->pad;
2073 2074 2075

	err = edid_write_block(sd, 128 * edid->blocks, state->edid.edid);
	if (err < 0) {
2076
		v4l2_err(sd, "error %d writing edid pad %d\n", err, edid->pad);
2077 2078 2079
		return err;
	}

2080
	/* adv76xx calculates the checksums and enables I2C access to internal
2081
	   EDID RAM from DDC port. */
2082
	rep_write_clr_set(sd, info->edid_enable_reg, 0x0f, state->edid.present);
2083 2084

	for (i = 0; i < 1000; i++) {
2085
		if (rep_read(sd, info->edid_status_reg) & state->edid.present)
2086 2087 2088 2089 2090 2091 2092 2093
			break;
		mdelay(1);
	}
	if (i == 1000) {
		v4l2_err(sd, "error enabling edid (0x%x)\n", state->edid.present);
		return -EIO;
	}

2094 2095 2096 2097
	/* enable hotplug after 100 ms */
	queue_delayed_work(state->work_queues,
			&state->delayed_work_enable_hotplug, HZ / 10);
	return 0;
2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108
}

/*********** avi info frame CEA-861-E **************/

static void print_avi_infoframe(struct v4l2_subdev *sd)
{
	int i;
	u8 buf[14];
	u8 avi_len;
	u8 avi_ver;

2109
	if (!is_hdmi(sd)) {
2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143
		v4l2_info(sd, "receive DVI-D signal (AVI infoframe not supported)\n");
		return;
	}
	if (!(io_read(sd, 0x60) & 0x01)) {
		v4l2_info(sd, "AVI infoframe not received\n");
		return;
	}

	if (io_read(sd, 0x83) & 0x01) {
		v4l2_info(sd, "AVI infoframe checksum error has occurred earlier\n");
		io_write(sd, 0x85, 0x01); /* clear AVI_INF_CKS_ERR_RAW */
		if (io_read(sd, 0x83) & 0x01) {
			v4l2_info(sd, "AVI infoframe checksum error still present\n");
			io_write(sd, 0x85, 0x01); /* clear AVI_INF_CKS_ERR_RAW */
		}
	}

	avi_len = infoframe_read(sd, 0xe2);
	avi_ver = infoframe_read(sd, 0xe1);
	v4l2_info(sd, "AVI infoframe version %d (%d byte)\n",
			avi_ver, avi_len);

	if (avi_ver != 0x02)
		return;

	for (i = 0; i < 14; i++)
		buf[i] = infoframe_read(sd, i);

	v4l2_info(sd,
		"\t%02x %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x\n",
		buf[0], buf[1], buf[2], buf[3], buf[4], buf[5], buf[6], buf[7],
		buf[8], buf[9], buf[10], buf[11], buf[12], buf[13]);
}

2144
static int adv76xx_log_status(struct v4l2_subdev *sd)
2145
{
2146 2147
	struct adv76xx_state *state = to_state(sd);
	const struct adv76xx_chip_info *info = state->info;
2148 2149 2150
	struct v4l2_dv_timings timings;
	struct stdi_readback stdi;
	u8 reg_io_0x02 = io_read(sd, 0x02);
2151 2152
	u8 edid_enabled;
	u8 cable_det;
2153

2154
	static const char * const csc_coeff_sel_rb[16] = {
2155 2156 2157 2158 2159
		"bypassed", "YPbPr601 -> RGB", "reserved", "YPbPr709 -> RGB",
		"reserved", "RGB -> YPbPr601", "reserved", "RGB -> YPbPr709",
		"reserved", "YPbPr709 -> YPbPr601", "YPbPr601 -> YPbPr709",
		"reserved", "reserved", "reserved", "reserved", "manual"
	};
2160
	static const char * const input_color_space_txt[16] = {
2161 2162
		"RGB limited range (16-235)", "RGB full range (0-255)",
		"YCbCr Bt.601 (16-235)", "YCbCr Bt.709 (16-235)",
2163
		"xvYCC Bt.601", "xvYCC Bt.709",
2164 2165 2166 2167
		"YCbCr Bt.601 (0-255)", "YCbCr Bt.709 (0-255)",
		"invalid", "invalid", "invalid", "invalid", "invalid",
		"invalid", "invalid", "automatic"
	};
2168
	static const char * const rgb_quantization_range_txt[] = {
2169 2170 2171 2172
		"Automatic",
		"RGB limited range (16-235)",
		"RGB full range (0-255)",
	};
2173
	static const char * const deep_color_mode_txt[4] = {
2174 2175 2176 2177 2178
		"8-bits per channel",
		"10-bits per channel",
		"12-bits per channel",
		"16-bits per channel (not supported)"
	};
2179 2180 2181

	v4l2_info(sd, "-----Chip status-----\n");
	v4l2_info(sd, "Chip power: %s\n", no_power(sd) ? "off" : "on");
2182
	edid_enabled = rep_read(sd, info->edid_status_reg);
2183
	v4l2_info(sd, "EDID enabled port A: %s, B: %s, C: %s, D: %s\n",
2184 2185 2186 2187
			((edid_enabled & 0x01) ? "Yes" : "No"),
			((edid_enabled & 0x02) ? "Yes" : "No"),
			((edid_enabled & 0x04) ? "Yes" : "No"),
			((edid_enabled & 0x08) ? "Yes" : "No"));
2188 2189 2190 2191
	v4l2_info(sd, "CEC: %s\n", !!(cec_read(sd, 0x2a) & 0x01) ?
			"enabled" : "disabled");

	v4l2_info(sd, "-----Signal status-----\n");
2192
	cable_det = info->read_cable_det(sd);
2193
	v4l2_info(sd, "Cable detected (+5V power) port A: %s, B: %s, C: %s, D: %s\n",
2194 2195
			((cable_det & 0x01) ? "Yes" : "No"),
			((cable_det & 0x02) ? "Yes" : "No"),
2196
			((cable_det & 0x04) ? "Yes" : "No"),
2197
			((cable_det & 0x08) ? "Yes" : "No"));
2198 2199 2200 2201 2202 2203 2204 2205
	v4l2_info(sd, "TMDS signal detected: %s\n",
			no_signal_tmds(sd) ? "false" : "true");
	v4l2_info(sd, "TMDS signal locked: %s\n",
			no_lock_tmds(sd) ? "false" : "true");
	v4l2_info(sd, "SSPD locked: %s\n", no_lock_sspd(sd) ? "false" : "true");
	v4l2_info(sd, "STDI locked: %s\n", no_lock_stdi(sd) ? "false" : "true");
	v4l2_info(sd, "CP locked: %s\n", no_lock_cp(sd) ? "false" : "true");
	v4l2_info(sd, "CP free run: %s\n",
2206
			(in_free_run(sd)) ? "on" : "off");
2207 2208 2209
	v4l2_info(sd, "Prim-mode = 0x%x, video std = 0x%x, v_freq = 0x%x\n",
			io_read(sd, 0x01) & 0x0f, io_read(sd, 0x00) & 0x3f,
			(io_read(sd, 0x01) & 0x70) >> 4);
2210 2211 2212 2213 2214 2215 2216 2217 2218

	v4l2_info(sd, "-----Video Timings-----\n");
	if (read_stdi(sd, &stdi))
		v4l2_info(sd, "STDI: not locked\n");
	else
		v4l2_info(sd, "STDI: lcf (frame height - 1) = %d, bl = %d, lcvs (vsync) = %d, %s, %chsync, %cvsync\n",
				stdi.lcf, stdi.bl, stdi.lcvs,
				stdi.interlaced ? "interlaced" : "progressive",
				stdi.hs_pol, stdi.vs_pol);
2219
	if (adv76xx_query_dv_timings(sd, &timings))
2220 2221
		v4l2_info(sd, "No video detected\n");
	else
2222 2223 2224 2225
		v4l2_print_dv_timings(sd->name, "Detected format: ",
				      &timings, true);
	v4l2_print_dv_timings(sd->name, "Configured format: ",
			      &state->timings, true);
2226

2227 2228 2229
	if (no_signal(sd))
		return 0;

2230 2231 2232 2233 2234 2235 2236 2237 2238
	v4l2_info(sd, "-----Color space-----\n");
	v4l2_info(sd, "RGB quantization range ctrl: %s\n",
			rgb_quantization_range_txt[state->rgb_quantization_range]);
	v4l2_info(sd, "Input color space: %s\n",
			input_color_space_txt[reg_io_0x02 >> 4]);
	v4l2_info(sd, "Output color space: %s %s, saturator %s\n",
			(reg_io_0x02 & 0x02) ? "RGB" : "YCbCr",
			(reg_io_0x02 & 0x04) ? "(16-235)" : "(0-255)",
			((reg_io_0x02 & 0x04) ^ (reg_io_0x02 & 0x01)) ?
2239
				"enabled" : "disabled");
2240
	v4l2_info(sd, "Color space conversion: %s\n",
2241
			csc_coeff_sel_rb[cp_read(sd, info->cp_csc) >> 4]);
2242

2243
	if (!is_digital_input(sd))
2244 2245 2246
		return 0;

	v4l2_info(sd, "-----%s status-----\n", is_hdmi(sd) ? "HDMI" : "DVI-D");
2247 2248 2249 2250
	v4l2_info(sd, "Digital video port selected: %c\n",
			(hdmi_read(sd, 0x00) & 0x03) + 'A');
	v4l2_info(sd, "HDCP encrypted content: %s\n",
			(hdmi_read(sd, 0x05) & 0x40) ? "true" : "false");
2251 2252 2253
	v4l2_info(sd, "HDCP keys read: %s%s\n",
			(hdmi_read(sd, 0x04) & 0x20) ? "yes" : "no",
			(hdmi_read(sd, 0x04) & 0x10) ? "ERROR" : "");
2254
	if (is_hdmi(sd)) {
2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276
		bool audio_pll_locked = hdmi_read(sd, 0x04) & 0x01;
		bool audio_sample_packet_detect = hdmi_read(sd, 0x18) & 0x01;
		bool audio_mute = io_read(sd, 0x65) & 0x40;

		v4l2_info(sd, "Audio: pll %s, samples %s, %s\n",
				audio_pll_locked ? "locked" : "not locked",
				audio_sample_packet_detect ? "detected" : "not detected",
				audio_mute ? "muted" : "enabled");
		if (audio_pll_locked && audio_sample_packet_detect) {
			v4l2_info(sd, "Audio format: %s\n",
					(hdmi_read(sd, 0x07) & 0x20) ? "multi-channel" : "stereo");
		}
		v4l2_info(sd, "Audio CTS: %u\n", (hdmi_read(sd, 0x5b) << 12) +
				(hdmi_read(sd, 0x5c) << 8) +
				(hdmi_read(sd, 0x5d) & 0xf0));
		v4l2_info(sd, "Audio N: %u\n", ((hdmi_read(sd, 0x5d) & 0x0f) << 16) +
				(hdmi_read(sd, 0x5e) << 8) +
				hdmi_read(sd, 0x5f));
		v4l2_info(sd, "AV Mute: %s\n", (hdmi_read(sd, 0x04) & 0x40) ? "on" : "off");

		v4l2_info(sd, "Deep color mode: %s\n", deep_color_mode_txt[(hdmi_read(sd, 0x0b) & 0x60) >> 5]);

2277 2278 2279 2280 2281 2282 2283 2284
		print_avi_infoframe(sd);
	}

	return 0;
}

/* ----------------------------------------------------------------------- */

2285 2286
static const struct v4l2_ctrl_ops adv76xx_ctrl_ops = {
	.s_ctrl = adv76xx_s_ctrl,
2287 2288
};

2289 2290 2291
static const struct v4l2_subdev_core_ops adv76xx_core_ops = {
	.log_status = adv76xx_log_status,
	.interrupt_service_routine = adv76xx_isr,
2292
#ifdef CONFIG_VIDEO_ADV_DEBUG
2293 2294
	.g_register = adv76xx_g_register,
	.s_register = adv76xx_s_register,
2295 2296 2297
#endif
};

2298 2299 2300 2301 2302 2303
static const struct v4l2_subdev_video_ops adv76xx_video_ops = {
	.s_routing = adv76xx_s_routing,
	.g_input_status = adv76xx_g_input_status,
	.s_dv_timings = adv76xx_s_dv_timings,
	.g_dv_timings = adv76xx_g_dv_timings,
	.query_dv_timings = adv76xx_query_dv_timings,
2304 2305
};

2306 2307 2308 2309 2310 2311 2312 2313
static const struct v4l2_subdev_pad_ops adv76xx_pad_ops = {
	.enum_mbus_code = adv76xx_enum_mbus_code,
	.get_fmt = adv76xx_get_format,
	.set_fmt = adv76xx_set_format,
	.get_edid = adv76xx_get_edid,
	.set_edid = adv76xx_set_edid,
	.dv_timings_cap = adv76xx_dv_timings_cap,
	.enum_dv_timings = adv76xx_enum_dv_timings,
2314 2315
};

2316 2317 2318 2319
static const struct v4l2_subdev_ops adv76xx_ops = {
	.core = &adv76xx_core_ops,
	.video = &adv76xx_video_ops,
	.pad = &adv76xx_pad_ops,
2320 2321 2322 2323 2324
};

/* -------------------------- custom ctrls ---------------------------------- */

static const struct v4l2_ctrl_config adv7604_ctrl_analog_sampling_phase = {
2325
	.ops = &adv76xx_ctrl_ops,
2326 2327 2328 2329 2330 2331 2332 2333 2334
	.id = V4L2_CID_ADV_RX_ANALOG_SAMPLING_PHASE,
	.name = "Analog Sampling Phase",
	.type = V4L2_CTRL_TYPE_INTEGER,
	.min = 0,
	.max = 0x1f,
	.step = 1,
	.def = 0,
};

2335 2336
static const struct v4l2_ctrl_config adv76xx_ctrl_free_run_color_manual = {
	.ops = &adv76xx_ctrl_ops,
2337 2338 2339 2340 2341 2342 2343 2344 2345
	.id = V4L2_CID_ADV_RX_FREE_RUN_COLOR_MANUAL,
	.name = "Free Running Color, Manual",
	.type = V4L2_CTRL_TYPE_BOOLEAN,
	.min = false,
	.max = true,
	.step = 1,
	.def = false,
};

2346 2347
static const struct v4l2_ctrl_config adv76xx_ctrl_free_run_color = {
	.ops = &adv76xx_ctrl_ops,
2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358
	.id = V4L2_CID_ADV_RX_FREE_RUN_COLOR,
	.name = "Free Running Color",
	.type = V4L2_CTRL_TYPE_INTEGER,
	.min = 0x0,
	.max = 0xffffff,
	.step = 0x1,
	.def = 0x0,
};

/* ----------------------------------------------------------------------- */

2359
static int adv76xx_core_init(struct v4l2_subdev *sd)
2360
{
2361 2362 2363
	struct adv76xx_state *state = to_state(sd);
	const struct adv76xx_chip_info *info = state->info;
	struct adv76xx_platform_data *pdata = &state->pdata;
2364 2365 2366 2367 2368 2369 2370

	hdmi_write(sd, 0x48,
		(pdata->disable_pwrdnb ? 0x80 : 0) |
		(pdata->disable_cable_det_rst ? 0x40 : 0));

	disable_input(sd);

2371 2372 2373 2374 2375 2376 2377
	if (pdata->default_input >= 0 &&
	    pdata->default_input < state->source_pad) {
		state->selected_input = pdata->default_input;
		select_input(sd);
		enable_input(sd);
	}

2378 2379 2380 2381 2382 2383
	/* power */
	io_write(sd, 0x0c, 0x42);   /* Power up part and power down VDP */
	io_write(sd, 0x0b, 0x44);   /* Power down ESDP block */
	cp_write(sd, 0xcf, 0x01);   /* Power down macrovision */

	/* video format */
2384
	io_write_clr_set(sd, 0x02, 0x0f,
2385 2386 2387
			pdata->alt_gamma << 3 |
			pdata->op_656_range << 2 |
			pdata->alt_data_sat << 0);
2388
	io_write_clr_set(sd, 0x05, 0x0e, pdata->blank_data << 3 |
2389 2390
			pdata->insert_av_codes << 2 |
			pdata->replicate_av_codes << 1);
2391
	adv76xx_setup_format(state);
2392 2393

	cp_write(sd, 0x69, 0x30);   /* Enable CP CSC */
2394 2395

	/* VS, HS polarities */
2396 2397
	io_write(sd, 0x06, 0xa0 | pdata->inv_vs_pol << 2 |
		 pdata->inv_hs_pol << 1 | pdata->inv_llc_pol);
2398 2399 2400 2401 2402 2403

	/* Adjust drive strength */
	io_write(sd, 0x14, 0x40 | pdata->dr_str_data << 4 |
				pdata->dr_str_clk << 2 |
				pdata->dr_str_sync);

2404 2405 2406
	cp_write(sd, 0xba, (pdata->hdmi_free_run_mode << 1) | 0x01); /* HDMI free run */
	cp_write(sd, 0xf3, 0xdc); /* Low threshold to enter/exit free run mode */
	cp_write(sd, 0xf9, 0x23); /*  STDI ch. 1 - LCVS change threshold -
H
Hans Verkuil 已提交
2407
				      ADI recommended setting [REF_01, c. 2.3.3] */
2408
	cp_write(sd, 0x45, 0x23); /*  STDI ch. 2 - LCVS change threshold -
H
Hans Verkuil 已提交
2409
				      ADI recommended setting [REF_01, c. 2.3.3] */
2410 2411 2412
	cp_write(sd, 0xc9, 0x2d); /* use prim_mode and vid_std as free run resolution
				     for digital formats */

2413
	/* HDMI audio */
2414 2415 2416
	hdmi_write_clr_set(sd, 0x15, 0x03, 0x03); /* Mute on FIFO over-/underflow [REF_01, c. 1.2.18] */
	hdmi_write_clr_set(sd, 0x1a, 0x0e, 0x08); /* Wait 1 s before unmute */
	hdmi_write_clr_set(sd, 0x68, 0x06, 0x06); /* FIFO reset on over-/underflow [REF_01, c. 1.2.19] */
2417

2418 2419 2420
	/* TODO from platform data */
	afe_write(sd, 0xb5, 0x01);  /* Setting MCLK to 256Fs */

2421
	if (adv76xx_has_afe(state)) {
2422
		afe_write(sd, 0x02, pdata->ain_sel); /* Select analog input muxing mode */
2423
		io_write_clr_set(sd, 0x30, 1 << 4, pdata->output_bus_lsb_to_msb << 4);
2424
	}
2425 2426

	/* interrupts */
2427
	io_write(sd, 0x40, 0xc0 | pdata->int1_config); /* Configure INT1 */
2428
	io_write(sd, 0x46, 0x98); /* Enable SSPD, STDI and CP unlocked interrupts */
2429 2430 2431
	io_write(sd, 0x6e, info->fmt_change_digital_mask); /* Enable V_LOCKED and DE_REGEN_LCK interrupts */
	io_write(sd, 0x73, info->cable_det_mask); /* Enable cable detection (+5v) interrupts */
	info->setup_irqs(sd);
2432 2433 2434 2435

	return v4l2_ctrl_handler_setup(sd->ctrl_handler);
}

2436 2437 2438 2439 2440 2441 2442 2443 2444 2445
static void adv7604_setup_irqs(struct v4l2_subdev *sd)
{
	io_write(sd, 0x41, 0xd7); /* STDI irq for any change, disable INT2 */
}

static void adv7611_setup_irqs(struct v4l2_subdev *sd)
{
	io_write(sd, 0x41, 0xd0); /* STDI irq for any change, disable INT2 */
}

2446
static void adv76xx_unregister_clients(struct adv76xx_state *state)
2447
{
2448 2449 2450 2451 2452 2453
	unsigned int i;

	for (i = 1; i < ARRAY_SIZE(state->i2c_clients); ++i) {
		if (state->i2c_clients[i])
			i2c_unregister_device(state->i2c_clients[i]);
	}
2454 2455
}

2456
static struct i2c_client *adv76xx_dummy_client(struct v4l2_subdev *sd,
2457 2458 2459 2460 2461 2462 2463 2464 2465
							u8 addr, u8 io_reg)
{
	struct i2c_client *client = v4l2_get_subdevdata(sd);

	if (addr)
		io_write(sd, io_reg, addr << 1);
	return i2c_new_dummy(client->adapter, io_read(sd, io_reg) >> 1);
}

2466
static const struct adv76xx_reg_seq adv7604_recommended_settings_afe[] = {
2467 2468
	/* reset ADI recommended settings for HDMI: */
	/* "ADV7604 Register Settings Recommendations (rev. 2.5, June 2010)" p. 4. */
2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x0d), 0x04 }, /* HDMI filter optimization */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x0d), 0x04 }, /* HDMI filter optimization */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x3d), 0x00 }, /* DDC bus active pull-up control */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x3e), 0x74 }, /* TMDS PLL optimization */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x4e), 0x3b }, /* TMDS PLL optimization */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x57), 0x74 }, /* TMDS PLL optimization */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x58), 0x63 }, /* TMDS PLL optimization */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8d), 0x18 }, /* equaliser */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8e), 0x34 }, /* equaliser */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x93), 0x88 }, /* equaliser */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x94), 0x2e }, /* equaliser */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x96), 0x00 }, /* enable automatic EQ changing */
2481 2482 2483

	/* set ADI recommended settings for digitizer */
	/* "ADV7604 Register Settings Recommendations (rev. 2.5, June 2010)" p. 17. */
2484 2485 2486 2487 2488
	{ ADV76XX_REG(ADV76XX_PAGE_AFE, 0x12), 0x7b }, /* ADC noise shaping filter controls */
	{ ADV76XX_REG(ADV76XX_PAGE_AFE, 0x0c), 0x1f }, /* CP core gain controls */
	{ ADV76XX_REG(ADV76XX_PAGE_CP, 0x3e), 0x04 }, /* CP core pre-gain control */
	{ ADV76XX_REG(ADV76XX_PAGE_CP, 0xc3), 0x39 }, /* CP coast control. Graphics mode */
	{ ADV76XX_REG(ADV76XX_PAGE_CP, 0x40), 0x5c }, /* CP core pre-gain control. Graphics mode */
2489

2490
	{ ADV76XX_REG_SEQ_TERM, 0 },
2491 2492
};

2493
static const struct adv76xx_reg_seq adv7604_recommended_settings_hdmi[] = {
2494 2495
	/* set ADI recommended settings for HDMI: */
	/* "ADV7604 Register Settings Recommendations (rev. 2.5, June 2010)" p. 4. */
2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x0d), 0x84 }, /* HDMI filter optimization */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x3d), 0x10 }, /* DDC bus active pull-up control */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x3e), 0x39 }, /* TMDS PLL optimization */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x4e), 0x3b }, /* TMDS PLL optimization */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x57), 0xb6 }, /* TMDS PLL optimization */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x58), 0x03 }, /* TMDS PLL optimization */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8d), 0x18 }, /* equaliser */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8e), 0x34 }, /* equaliser */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x93), 0x8b }, /* equaliser */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x94), 0x2d }, /* equaliser */
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x96), 0x01 }, /* enable automatic EQ changing */
2507 2508 2509

	/* reset ADI recommended settings for digitizer */
	/* "ADV7604 Register Settings Recommendations (rev. 2.5, June 2010)" p. 17. */
2510 2511
	{ ADV76XX_REG(ADV76XX_PAGE_AFE, 0x12), 0xfb }, /* ADC noise shaping filter controls */
	{ ADV76XX_REG(ADV76XX_PAGE_AFE, 0x0c), 0x0d }, /* CP core gain controls */
2512

2513
	{ ADV76XX_REG_SEQ_TERM, 0 },
2514 2515
};

2516
static const struct adv76xx_reg_seq adv7611_recommended_settings_hdmi[] = {
2517
	/* ADV7611 Register Settings Recommendations Rev 1.5, May 2014 */
2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530
	{ ADV76XX_REG(ADV76XX_PAGE_CP, 0x6c), 0x00 },
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x9b), 0x03 },
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x6f), 0x08 },
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x85), 0x1f },
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x87), 0x70 },
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x57), 0xda },
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x58), 0x01 },
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x03), 0x98 },
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x4c), 0x44 },
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8d), 0x04 },
	{ ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8e), 0x1e },

	{ ADV76XX_REG_SEQ_TERM, 0 },
2531 2532
};

2533
static const struct adv76xx_chip_info adv76xx_chip_info[] = {
2534 2535 2536
	[ADV7604] = {
		.type = ADV7604,
		.has_afe = true,
2537
		.max_port = ADV7604_PAD_VGA_COMP,
2538 2539 2540 2541 2542 2543 2544
		.num_dv_ports = 4,
		.edid_enable_reg = 0x77,
		.edid_status_reg = 0x7d,
		.lcf_reg = 0xb3,
		.tdms_lock_mask = 0xe0,
		.cable_det_mask = 0x1e,
		.fmt_change_digital_mask = 0xc1,
2545
		.cp_csc = 0xfc,
2546 2547
		.formats = adv7604_formats,
		.nformats = ARRAY_SIZE(adv7604_formats),
2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559
		.set_termination = adv7604_set_termination,
		.setup_irqs = adv7604_setup_irqs,
		.read_hdmi_pixelclock = adv7604_read_hdmi_pixelclock,
		.read_cable_det = adv7604_read_cable_det,
		.recommended_settings = {
		    [0] = adv7604_recommended_settings_afe,
		    [1] = adv7604_recommended_settings_hdmi,
		},
		.num_recommended_settings = {
		    [0] = ARRAY_SIZE(adv7604_recommended_settings_afe),
		    [1] = ARRAY_SIZE(adv7604_recommended_settings_hdmi),
		},
2560 2561
		.page_mask = BIT(ADV76XX_PAGE_IO) | BIT(ADV7604_PAGE_AVLINK) |
			BIT(ADV76XX_PAGE_CEC) | BIT(ADV76XX_PAGE_INFOFRAME) |
2562
			BIT(ADV7604_PAGE_ESDP) | BIT(ADV7604_PAGE_DPP) |
2563 2564 2565
			BIT(ADV76XX_PAGE_AFE) | BIT(ADV76XX_PAGE_REP) |
			BIT(ADV76XX_PAGE_EDID) | BIT(ADV76XX_PAGE_HDMI) |
			BIT(ADV76XX_PAGE_TEST) | BIT(ADV76XX_PAGE_CP) |
2566 2567 2568 2569 2570
			BIT(ADV7604_PAGE_VDP),
	},
	[ADV7611] = {
		.type = ADV7611,
		.has_afe = false,
2571
		.max_port = ADV76XX_PAD_HDMI_PORT_A,
2572 2573 2574 2575 2576 2577 2578
		.num_dv_ports = 1,
		.edid_enable_reg = 0x74,
		.edid_status_reg = 0x76,
		.lcf_reg = 0xa3,
		.tdms_lock_mask = 0x43,
		.cable_det_mask = 0x01,
		.fmt_change_digital_mask = 0x03,
2579
		.cp_csc = 0xf4,
2580 2581
		.formats = adv7611_formats,
		.nformats = ARRAY_SIZE(adv7611_formats),
2582 2583 2584 2585 2586 2587 2588 2589 2590 2591
		.set_termination = adv7611_set_termination,
		.setup_irqs = adv7611_setup_irqs,
		.read_hdmi_pixelclock = adv7611_read_hdmi_pixelclock,
		.read_cable_det = adv7611_read_cable_det,
		.recommended_settings = {
		    [1] = adv7611_recommended_settings_hdmi,
		},
		.num_recommended_settings = {
		    [1] = ARRAY_SIZE(adv7611_recommended_settings_hdmi),
		},
2592 2593 2594 2595
		.page_mask = BIT(ADV76XX_PAGE_IO) | BIT(ADV76XX_PAGE_CEC) |
			BIT(ADV76XX_PAGE_INFOFRAME) | BIT(ADV76XX_PAGE_AFE) |
			BIT(ADV76XX_PAGE_REP) |  BIT(ADV76XX_PAGE_EDID) |
			BIT(ADV76XX_PAGE_HDMI) | BIT(ADV76XX_PAGE_CP),
2596 2597 2598
	},
};

2599 2600 2601
static struct i2c_device_id adv76xx_i2c_id[] = {
	{ "adv7604", (kernel_ulong_t)&adv76xx_chip_info[ADV7604] },
	{ "adv7611", (kernel_ulong_t)&adv76xx_chip_info[ADV7611] },
2602 2603
	{ }
};
2604
MODULE_DEVICE_TABLE(i2c, adv76xx_i2c_id);
2605

2606 2607
static struct of_device_id adv76xx_of_id[] __maybe_unused = {
	{ .compatible = "adi,adv7611", .data = &adv76xx_chip_info[ADV7611] },
2608 2609
	{ }
};
2610
MODULE_DEVICE_TABLE(of, adv76xx_of_id);
2611

2612
static int adv76xx_parse_dt(struct adv76xx_state *state)
2613
{
2614 2615 2616 2617 2618
	struct v4l2_of_endpoint bus_cfg;
	struct device_node *endpoint;
	struct device_node *np;
	unsigned int flags;

2619
	np = state->i2c_clients[ADV76XX_PAGE_IO]->dev.of_node;
2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644

	/* Parse the endpoint. */
	endpoint = of_graph_get_next_endpoint(np, NULL);
	if (!endpoint)
		return -EINVAL;

	v4l2_of_parse_endpoint(endpoint, &bus_cfg);
	of_node_put(endpoint);

	flags = bus_cfg.bus.parallel.flags;

	if (flags & V4L2_MBUS_HSYNC_ACTIVE_HIGH)
		state->pdata.inv_hs_pol = 1;

	if (flags & V4L2_MBUS_VSYNC_ACTIVE_HIGH)
		state->pdata.inv_vs_pol = 1;

	if (flags & V4L2_MBUS_PCLK_SAMPLE_RISING)
		state->pdata.inv_llc_pol = 1;

	if (bus_cfg.bus_type == V4L2_MBUS_BT656) {
		state->pdata.insert_av_codes = 1;
		state->pdata.op_656_range = 1;
	}

2645
	/* Disable the interrupt for now as no DT-based board uses it. */
2646
	state->pdata.int1_config = ADV76XX_INT1_CONFIG_DISABLED;
2647 2648 2649

	/* Use the default I2C addresses. */
	state->pdata.i2c_addresses[ADV7604_PAGE_AVLINK] = 0x42;
2650 2651
	state->pdata.i2c_addresses[ADV76XX_PAGE_CEC] = 0x40;
	state->pdata.i2c_addresses[ADV76XX_PAGE_INFOFRAME] = 0x3e;
2652 2653
	state->pdata.i2c_addresses[ADV7604_PAGE_ESDP] = 0x38;
	state->pdata.i2c_addresses[ADV7604_PAGE_DPP] = 0x3c;
2654 2655 2656 2657 2658 2659
	state->pdata.i2c_addresses[ADV76XX_PAGE_AFE] = 0x26;
	state->pdata.i2c_addresses[ADV76XX_PAGE_REP] = 0x32;
	state->pdata.i2c_addresses[ADV76XX_PAGE_EDID] = 0x36;
	state->pdata.i2c_addresses[ADV76XX_PAGE_HDMI] = 0x34;
	state->pdata.i2c_addresses[ADV76XX_PAGE_TEST] = 0x30;
	state->pdata.i2c_addresses[ADV76XX_PAGE_CP] = 0x22;
2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673
	state->pdata.i2c_addresses[ADV7604_PAGE_VDP] = 0x24;

	/* Hardcode the remaining platform data fields. */
	state->pdata.disable_pwrdnb = 0;
	state->pdata.disable_cable_det_rst = 0;
	state->pdata.default_input = -1;
	state->pdata.blank_data = 1;
	state->pdata.alt_data_sat = 1;
	state->pdata.op_format_mode_sel = ADV7604_OP_FORMAT_MODE0;
	state->pdata.bus_order = ADV7604_BUS_ORDER_RGB;

	return 0;
}

2674
static int adv76xx_probe(struct i2c_client *client,
2675 2676
			 const struct i2c_device_id *id)
{
2677 2678
	static const struct v4l2_dv_timings cea640x480 =
		V4L2_DV_BT_CEA_640X480P59_94;
2679
	struct adv76xx_state *state;
2680 2681
	struct v4l2_ctrl_handler *hdl;
	struct v4l2_subdev *sd;
2682
	unsigned int i;
2683
	u16 val;
2684 2685 2686 2687 2688
	int err;

	/* Check if the adapter supports the needed features */
	if (!i2c_check_functionality(client->adapter, I2C_FUNC_SMBUS_BYTE_DATA))
		return -EIO;
2689
	v4l_dbg(1, debug, client, "detecting adv76xx client on address 0x%x\n",
2690 2691
			client->addr << 1);

2692
	state = devm_kzalloc(&client->dev, sizeof(*state), GFP_KERNEL);
2693
	if (!state) {
2694
		v4l_err(client, "Could not allocate adv76xx_state memory!\n");
2695 2696 2697
		return -ENOMEM;
	}

2698
	state->i2c_clients[ADV76XX_PAGE_IO] = client;
2699

2700 2701
	/* initialize variables */
	state->restart_stdi_once = true;
2702
	state->selected_input = ~0;
2703

2704 2705 2706
	if (IS_ENABLED(CONFIG_OF) && client->dev.of_node) {
		const struct of_device_id *oid;

2707
		oid = of_match_node(adv76xx_of_id, client->dev.of_node);
2708 2709
		state->info = oid->data;

2710
		err = adv76xx_parse_dt(state);
2711 2712 2713 2714 2715
		if (err < 0) {
			v4l_err(client, "DT parsing error\n");
			return err;
		}
	} else if (client->dev.platform_data) {
2716
		struct adv76xx_platform_data *pdata = client->dev.platform_data;
2717

2718
		state->info = (const struct adv76xx_chip_info *)id->driver_data;
2719 2720
		state->pdata = *pdata;
	} else {
2721
		v4l_err(client, "No platform data!\n");
2722
		return -ENODEV;
2723
	}
2724 2725 2726 2727

	/* Request GPIOs. */
	for (i = 0; i < state->info->num_dv_ports; ++i) {
		state->hpd_gpio[i] =
2728 2729
			devm_gpiod_get_index_optional(&client->dev, "hpd", i,
						      GPIOD_OUT_LOW);
2730
		if (IS_ERR(state->hpd_gpio[i]))
2731
			return PTR_ERR(state->hpd_gpio[i]);
2732

2733 2734
		if (state->hpd_gpio[i])
			v4l_info(client, "Handling HPD %u GPIO\n", i);
2735 2736
	}

2737
	state->timings = cea640x480;
2738
	state->format = adv76xx_format_info(state, MEDIA_BUS_FMT_YUYV8_2X8);
2739 2740

	sd = &state->sd;
2741
	v4l2_i2c_subdev_init(sd, client, &adv76xx_ops);
2742 2743 2744
	snprintf(sd->name, sizeof(sd->name), "%s %d-%04x",
		id->name, i2c_adapter_id(client->adapter),
		client->addr);
2745 2746
	sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE;

2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766
	/*
	 * Verify that the chip is present. On ADV7604 the RD_INFO register only
	 * identifies the revision, while on ADV7611 it identifies the model as
	 * well. Use the HDMI slave address on ADV7604 and RD_INFO on ADV7611.
	 */
	if (state->info->type == ADV7604) {
		val = adv_smbus_read_byte_data_check(client, 0xfb, false);
		if (val != 0x68) {
			v4l2_info(sd, "not an adv7604 on address 0x%x\n",
					client->addr << 1);
			return -ENODEV;
		}
	} else {
		val = (adv_smbus_read_byte_data_check(client, 0xea, false) << 8)
		    | (adv_smbus_read_byte_data_check(client, 0xeb, false) << 0);
		if (val != 0x2051) {
			v4l2_info(sd, "not an adv7611 on address 0x%x\n",
					client->addr << 1);
			return -ENODEV;
		}
2767 2768 2769 2770
	}

	/* control handlers */
	hdl = &state->hdl;
2771
	v4l2_ctrl_handler_init(hdl, adv76xx_has_afe(state) ? 9 : 8);
2772

2773
	v4l2_ctrl_new_std(hdl, &adv76xx_ctrl_ops,
2774
			V4L2_CID_BRIGHTNESS, -128, 127, 1, 0);
2775
	v4l2_ctrl_new_std(hdl, &adv76xx_ctrl_ops,
2776
			V4L2_CID_CONTRAST, 0, 255, 1, 128);
2777
	v4l2_ctrl_new_std(hdl, &adv76xx_ctrl_ops,
2778
			V4L2_CID_SATURATION, 0, 255, 1, 128);
2779
	v4l2_ctrl_new_std(hdl, &adv76xx_ctrl_ops,
2780 2781 2782 2783
			V4L2_CID_HUE, 0, 128, 1, 0);

	/* private controls */
	state->detect_tx_5v_ctrl = v4l2_ctrl_new_std(hdl, NULL,
2784 2785
			V4L2_CID_DV_RX_POWER_PRESENT, 0,
			(1 << state->info->num_dv_ports) - 1, 0, 0);
2786
	state->rgb_quantization_range_ctrl =
2787
		v4l2_ctrl_new_std_menu(hdl, &adv76xx_ctrl_ops,
2788 2789 2790 2791
			V4L2_CID_DV_RX_RGB_RANGE, V4L2_DV_RGB_RANGE_FULL,
			0, V4L2_DV_RGB_RANGE_AUTO);

	/* custom controls */
2792
	if (adv76xx_has_afe(state))
2793 2794
		state->analog_sampling_phase_ctrl =
			v4l2_ctrl_new_custom(hdl, &adv7604_ctrl_analog_sampling_phase, NULL);
2795
	state->free_run_color_manual_ctrl =
2796
		v4l2_ctrl_new_custom(hdl, &adv76xx_ctrl_free_run_color_manual, NULL);
2797
	state->free_run_color_ctrl =
2798
		v4l2_ctrl_new_custom(hdl, &adv76xx_ctrl_free_run_color, NULL);
2799 2800 2801 2802 2803 2804

	sd->ctrl_handler = hdl;
	if (hdl->error) {
		err = hdl->error;
		goto err_hdl;
	}
2805 2806
	state->detect_tx_5v_ctrl->is_private = true;
	state->rgb_quantization_range_ctrl->is_private = true;
2807
	if (adv76xx_has_afe(state))
2808
		state->analog_sampling_phase_ctrl->is_private = true;
2809 2810 2811
	state->free_run_color_manual_ctrl->is_private = true;
	state->free_run_color_ctrl->is_private = true;

2812
	if (adv76xx_s_detect_tx_5v_ctrl(sd)) {
2813 2814 2815 2816
		err = -ENODEV;
		goto err_hdl;
	}

2817
	for (i = 1; i < ADV76XX_PAGE_MAX; ++i) {
2818 2819
		if (!(BIT(i) & state->info->page_mask))
			continue;
2820

2821
		state->i2c_clients[i] =
2822
			adv76xx_dummy_client(sd, state->pdata.i2c_addresses[i],
2823 2824
					     0xf2 + i);
		if (state->i2c_clients[i] == NULL) {
2825
			err = -ENOMEM;
2826
			v4l2_err(sd, "failed to create i2c client %u\n", i);
2827 2828 2829
			goto err_i2c;
		}
	}
2830

2831 2832 2833 2834 2835 2836 2837 2838 2839
	/* work queues */
	state->work_queues = create_singlethread_workqueue(client->name);
	if (!state->work_queues) {
		v4l2_err(sd, "Could not create work queue\n");
		err = -ENOMEM;
		goto err_i2c;
	}

	INIT_DELAYED_WORK(&state->delayed_work_enable_hotplug,
2840
			adv76xx_delayed_work_enable_hotplug);
2841

2842 2843 2844 2845 2846 2847 2848 2849
	state->source_pad = state->info->num_dv_ports
			  + (state->info->has_afe ? 2 : 0);
	for (i = 0; i < state->source_pad; ++i)
		state->pads[i].flags = MEDIA_PAD_FL_SINK;
	state->pads[state->source_pad].flags = MEDIA_PAD_FL_SOURCE;

	err = media_entity_init(&sd->entity, state->source_pad + 1,
				state->pads, 0);
2850 2851 2852
	if (err)
		goto err_work_queues;

2853
	err = adv76xx_core_init(sd);
2854 2855 2856 2857
	if (err)
		goto err_entity;
	v4l2_info(sd, "%s found @ 0x%x (%s)\n", client->name,
			client->addr << 1, client->adapter->name);
2858 2859 2860 2861 2862

	err = v4l2_async_register_subdev(sd);
	if (err)
		goto err_entity;

2863 2864 2865 2866 2867 2868 2869 2870
	return 0;

err_entity:
	media_entity_cleanup(&sd->entity);
err_work_queues:
	cancel_delayed_work(&state->delayed_work_enable_hotplug);
	destroy_workqueue(state->work_queues);
err_i2c:
2871
	adv76xx_unregister_clients(state);
2872 2873 2874 2875 2876 2877 2878
err_hdl:
	v4l2_ctrl_handler_free(hdl);
	return err;
}

/* ----------------------------------------------------------------------- */

2879
static int adv76xx_remove(struct i2c_client *client)
2880 2881
{
	struct v4l2_subdev *sd = i2c_get_clientdata(client);
2882
	struct adv76xx_state *state = to_state(sd);
2883 2884 2885

	cancel_delayed_work(&state->delayed_work_enable_hotplug);
	destroy_workqueue(state->work_queues);
2886
	v4l2_async_unregister_subdev(sd);
2887
	media_entity_cleanup(&sd->entity);
2888
	adv76xx_unregister_clients(to_state(sd));
2889 2890 2891 2892 2893 2894
	v4l2_ctrl_handler_free(sd->ctrl_handler);
	return 0;
}

/* ----------------------------------------------------------------------- */

2895
static struct i2c_driver adv76xx_driver = {
2896 2897 2898
	.driver = {
		.owner = THIS_MODULE,
		.name = "adv7604",
2899
		.of_match_table = of_match_ptr(adv76xx_of_id),
2900
	},
2901 2902 2903
	.probe = adv76xx_probe,
	.remove = adv76xx_remove,
	.id_table = adv76xx_i2c_id,
2904 2905
};

2906
module_i2c_driver(adv76xx_driver);