dispc.c 99.8 KB
Newer Older
T
Tomi Valkeinen 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * linux/drivers/video/omap2/dss/dispc.c
 *
 * Copyright (C) 2009 Nokia Corporation
 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
 *
 * Some code and ideas taken from drivers/video/omap/ driver
 * by Imre Deak.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "DISPC"

#include <linux/kernel.h>
#include <linux/dma-mapping.h>
#include <linux/vmalloc.h>
28
#include <linux/export.h>
T
Tomi Valkeinen 已提交
29 30 31 32 33 34
#include <linux/clk.h>
#include <linux/io.h>
#include <linux/jiffies.h>
#include <linux/seq_file.h>
#include <linux/delay.h>
#include <linux/workqueue.h>
35
#include <linux/hardirq.h>
36
#include <linux/platform_device.h>
37
#include <linux/pm_runtime.h>
38
#include <linux/sizes.h>
39 40 41
#include <linux/mfd/syscon.h>
#include <linux/regmap.h>
#include <linux/of.h>
T
Tomi Valkeinen 已提交
42

43
#include <video/omapdss.h>
T
Tomi Valkeinen 已提交
44 45

#include "dss.h"
46
#include "dss_features.h"
47
#include "dispc.h"
T
Tomi Valkeinen 已提交
48 49

/* DISPC */
50
#define DISPC_SZ_REGS			SZ_4K
T
Tomi Valkeinen 已提交
51

52 53 54 55 56 57
enum omap_burst_size {
	BURST_SIZE_X2 = 0,
	BURST_SIZE_X4 = 1,
	BURST_SIZE_X8 = 2,
};

T
Tomi Valkeinen 已提交
58 59 60 61 62 63
#define REG_GET(idx, start, end) \
	FLD_GET(dispc_read_reg(idx), start, end)

#define REG_FLD_MOD(idx, val, start, end)				\
	dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))

64 65 66 67 68 69 70
struct dispc_features {
	u8 sw_start;
	u8 fp_start;
	u8 bp_start;
	u16 sw_max;
	u16 vp_max;
	u16 hp_max;
71 72 73 74
	u8 mgr_width_start;
	u8 mgr_height_start;
	u16 mgr_width_max;
	u16 mgr_height_max;
75 76
	unsigned long max_lcd_pclk;
	unsigned long max_tv_pclk;
77
	int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
78 79 80 81
		const struct omap_video_timings *mgr_timings,
		u16 width, u16 height, u16 out_width, u16 out_height,
		enum omap_color_mode color_mode, bool *five_taps,
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
82
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
83
	unsigned long (*calc_core_clk) (unsigned long pclk,
84 85
		u16 width, u16 height, u16 out_width, u16 out_height,
		bool mem_to_mem);
86
	u8 num_fifos;
87 88 89

	/* swap GFX & WB fifos */
	bool gfx_fifo_workaround:1;
90 91 92

	/* no DISPC_IRQ_FRAMEDONETV on this SoC */
	bool no_framedone_tv:1;
93 94 95

	/* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
	bool mstandby_workaround:1;
96 97

	bool set_max_preload:1;
98 99 100

	/* PIXEL_INC is not added to the last pixel of a line */
	bool last_pixel_inc_missing:1;
101 102
};

103 104
#define DISPC_MAX_NR_FIFOS 5

T
Tomi Valkeinen 已提交
105
static struct {
106
	struct platform_device *pdev;
T
Tomi Valkeinen 已提交
107
	void __iomem    *base;
108

109
	int irq;
110 111
	irq_handler_t user_handler;
	void *user_data;
T
Tomi Valkeinen 已提交
112

113
	unsigned long core_clk_rate;
114
	unsigned long tv_pclk_rate;
115

116 117 118
	u32 fifo_size[DISPC_MAX_NR_FIFOS];
	/* maps which plane is using a fifo. fifo-id -> plane-id */
	int fifo_assignment[DISPC_MAX_NR_FIFOS];
T
Tomi Valkeinen 已提交
119

120
	bool		ctx_valid;
T
Tomi Valkeinen 已提交
121
	u32		ctx[DISPC_SZ_REGS / sizeof(u32)];
122

123
	const struct dispc_features *feat;
124 125

	bool is_enabled;
126 127 128

	struct regmap *syscon_pol;
	u32 syscon_pol_offset;
129 130 131

	/* DISPC_CONTROL & DISPC_CONFIG lock*/
	spinlock_t control_lock;
T
Tomi Valkeinen 已提交
132 133
} dispc;

134 135 136 137 138 139 140 141 142 143 144 145
enum omap_color_component {
	/* used for all color formats for OMAP3 and earlier
	 * and for RGB and Y color component on OMAP4
	 */
	DISPC_COLOR_COMPONENT_RGB_Y		= 1 << 0,
	/* used for UV component for
	 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
	 * color formats on OMAP4
	 */
	DISPC_COLOR_COMPONENT_UV		= 1 << 1,
};

146 147 148 149 150 151 152 153 154 155 156 157 158 159
enum mgr_reg_fields {
	DISPC_MGR_FLD_ENABLE,
	DISPC_MGR_FLD_STNTFT,
	DISPC_MGR_FLD_GO,
	DISPC_MGR_FLD_TFTDATALINES,
	DISPC_MGR_FLD_STALLMODE,
	DISPC_MGR_FLD_TCKENABLE,
	DISPC_MGR_FLD_TCKSELECTION,
	DISPC_MGR_FLD_CPR,
	DISPC_MGR_FLD_FIFOHANDCHECK,
	/* used to maintain a count of the above fields */
	DISPC_MGR_FLD_NUM,
};

160 161 162 163 164 165
struct dispc_reg_field {
	u16 reg;
	u8 high;
	u8 low;
};

166 167 168 169 170
static const struct {
	const char *name;
	u32 vsync_irq;
	u32 framedone_irq;
	u32 sync_lost_irq;
171
	struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM];
172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192
} mgr_desc[] = {
	[OMAP_DSS_CHANNEL_LCD] = {
		.name		= "LCD",
		.vsync_irq	= DISPC_IRQ_VSYNC,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST,
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG,  16, 16 },
		},
	},
	[OMAP_DSS_CHANNEL_DIGIT] = {
		.name		= "DIGIT",
		.vsync_irq	= DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
193
		.framedone_irq	= DISPC_IRQ_FRAMEDONETV,
194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST_DIGIT,
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL,  1,  1 },
			[DISPC_MGR_FLD_STNTFT]		= { },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL,  6,  6 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { },
			[DISPC_MGR_FLD_STALLMODE]	= { },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG,  12, 12 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG,  13, 13 },
			[DISPC_MGR_FLD_CPR]		= { },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG,  16, 16 },
		},
	},
	[OMAP_DSS_CHANNEL_LCD2] = {
		.name		= "LCD2",
		.vsync_irq	= DISPC_IRQ_VSYNC2,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE2,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST2,
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL2,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL2,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL2,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL2,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL2, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG2,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG2,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG2,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG2,  16, 16 },
		},
	},
224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240
	[OMAP_DSS_CHANNEL_LCD3] = {
		.name		= "LCD3",
		.vsync_irq	= DISPC_IRQ_VSYNC3,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE3,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST3,
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL3,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL3,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL3,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL3,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL3, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG3,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG3,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG3,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG3,  16, 16 },
		},
	},
241 242
};

243 244 245 246 247
struct color_conv_coef {
	int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
	int full_range;
};

248 249
static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
T
Tomi Valkeinen 已提交
250

251
static inline void dispc_write_reg(const u16 idx, u32 val)
T
Tomi Valkeinen 已提交
252
{
253
	__raw_writel(val, dispc.base + idx);
T
Tomi Valkeinen 已提交
254 255
}

256
static inline u32 dispc_read_reg(const u16 idx)
T
Tomi Valkeinen 已提交
257
{
258
	return __raw_readl(dispc.base + idx);
T
Tomi Valkeinen 已提交
259 260
}

261 262
static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
{
263
	const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
264 265 266 267 268
	return REG_GET(rfld.reg, rfld.high, rfld.low);
}

static void mgr_fld_write(enum omap_channel channel,
					enum mgr_reg_fields regfld, int val) {
269
	const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
270 271 272 273 274 275
	const bool need_lock = rfld.reg == DISPC_CONTROL || rfld.reg == DISPC_CONFIG;
	unsigned long flags;

	if (need_lock)
		spin_lock_irqsave(&dispc.control_lock, flags);

276
	REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
277 278 279

	if (need_lock)
		spin_unlock_irqrestore(&dispc.control_lock, flags);
280 281
}

T
Tomi Valkeinen 已提交
282
#define SR(reg) \
283
	dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
T
Tomi Valkeinen 已提交
284
#define RR(reg) \
285
	dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
T
Tomi Valkeinen 已提交
286

287
static void dispc_save_context(void)
T
Tomi Valkeinen 已提交
288
{
289
	int i, j;
T
Tomi Valkeinen 已提交
290

291 292
	DSSDBG("dispc_save_context\n");

T
Tomi Valkeinen 已提交
293 294 295 296
	SR(IRQENABLE);
	SR(CONTROL);
	SR(CONFIG);
	SR(LINE_NUMBER);
297 298
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
299
		SR(GLOBAL_ALPHA);
300 301 302 303
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		SR(CONTROL2);
		SR(CONFIG2);
	}
304 305 306 307
	if (dss_has_feature(FEAT_MGR_LCD3)) {
		SR(CONTROL3);
		SR(CONFIG3);
	}
T
Tomi Valkeinen 已提交
308

309 310 311 312 313 314 315 316 317 318 319 320 321 322 323
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		SR(DEFAULT_COLOR(i));
		SR(TRANS_COLOR(i));
		SR(SIZE_MGR(i));
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
		SR(TIMING_H(i));
		SR(TIMING_V(i));
		SR(POL_FREQ(i));
		SR(DIVISORo(i));

		SR(DATA_CYCLE1(i));
		SR(DATA_CYCLE2(i));
		SR(DATA_CYCLE3(i));

324
		if (dss_has_feature(FEAT_CPR)) {
325 326 327
			SR(CPR_COEF_R(i));
			SR(CPR_COEF_G(i));
			SR(CPR_COEF_B(i));
328
		}
329
	}
T
Tomi Valkeinen 已提交
330

331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350
	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		SR(OVL_BA0(i));
		SR(OVL_BA1(i));
		SR(OVL_POSITION(i));
		SR(OVL_SIZE(i));
		SR(OVL_ATTRIBUTES(i));
		SR(OVL_FIFO_THRESHOLD(i));
		SR(OVL_ROW_INC(i));
		SR(OVL_PIXEL_INC(i));
		if (dss_has_feature(FEAT_PRELOAD))
			SR(OVL_PRELOAD(i));
		if (i == OMAP_DSS_GFX) {
			SR(OVL_WINDOW_SKIP(i));
			SR(OVL_TABLE_BA(i));
			continue;
		}
		SR(OVL_FIR(i));
		SR(OVL_PICTURE_SIZE(i));
		SR(OVL_ACCU0(i));
		SR(OVL_ACCU1(i));
351

352 353
		for (j = 0; j < 8; j++)
			SR(OVL_FIR_COEF_H(i, j));
354

355 356
		for (j = 0; j < 8; j++)
			SR(OVL_FIR_COEF_HV(i, j));
357

358 359
		for (j = 0; j < 5; j++)
			SR(OVL_CONV_COEF(i, j));
360

361 362 363 364
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_V(i, j));
		}
365

366 367 368 369 370 371
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			SR(OVL_BA0_UV(i));
			SR(OVL_BA1_UV(i));
			SR(OVL_FIR2(i));
			SR(OVL_ACCU2_0(i));
			SR(OVL_ACCU2_1(i));
372

373 374
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_H2(i, j));
375

376 377
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_HV2(i, j));
378

379 380 381 382 383
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_V2(i, j));
		}
		if (dss_has_feature(FEAT_ATTR2))
			SR(OVL_ATTRIBUTES2(i));
384
	}
385 386 387

	if (dss_has_feature(FEAT_CORE_CLK_DIV))
		SR(DIVISOR);
388 389 390

	dispc.ctx_valid = true;

391
	DSSDBG("context saved\n");
T
Tomi Valkeinen 已提交
392 393
}

394
static void dispc_restore_context(void)
T
Tomi Valkeinen 已提交
395
{
396
	int i, j;
397 398 399

	DSSDBG("dispc_restore_context\n");

400 401 402
	if (!dispc.ctx_valid)
		return;

403
	/*RR(IRQENABLE);*/
T
Tomi Valkeinen 已提交
404 405 406
	/*RR(CONTROL);*/
	RR(CONFIG);
	RR(LINE_NUMBER);
407 408
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
409
		RR(GLOBAL_ALPHA);
410
	if (dss_has_feature(FEAT_MGR_LCD2))
411
		RR(CONFIG2);
412 413
	if (dss_has_feature(FEAT_MGR_LCD3))
		RR(CONFIG3);
T
Tomi Valkeinen 已提交
414

415 416 417 418 419 420 421 422 423 424 425 426 427 428
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		RR(DEFAULT_COLOR(i));
		RR(TRANS_COLOR(i));
		RR(SIZE_MGR(i));
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
		RR(TIMING_H(i));
		RR(TIMING_V(i));
		RR(POL_FREQ(i));
		RR(DIVISORo(i));

		RR(DATA_CYCLE1(i));
		RR(DATA_CYCLE2(i));
		RR(DATA_CYCLE3(i));
429

430
		if (dss_has_feature(FEAT_CPR)) {
431 432 433
			RR(CPR_COEF_R(i));
			RR(CPR_COEF_G(i));
			RR(CPR_COEF_B(i));
434
		}
435
	}
T
Tomi Valkeinen 已提交
436

437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456
	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		RR(OVL_BA0(i));
		RR(OVL_BA1(i));
		RR(OVL_POSITION(i));
		RR(OVL_SIZE(i));
		RR(OVL_ATTRIBUTES(i));
		RR(OVL_FIFO_THRESHOLD(i));
		RR(OVL_ROW_INC(i));
		RR(OVL_PIXEL_INC(i));
		if (dss_has_feature(FEAT_PRELOAD))
			RR(OVL_PRELOAD(i));
		if (i == OMAP_DSS_GFX) {
			RR(OVL_WINDOW_SKIP(i));
			RR(OVL_TABLE_BA(i));
			continue;
		}
		RR(OVL_FIR(i));
		RR(OVL_PICTURE_SIZE(i));
		RR(OVL_ACCU0(i));
		RR(OVL_ACCU1(i));
457

458 459
		for (j = 0; j < 8; j++)
			RR(OVL_FIR_COEF_H(i, j));
460

461 462
		for (j = 0; j < 8; j++)
			RR(OVL_FIR_COEF_HV(i, j));
463

464 465
		for (j = 0; j < 5; j++)
			RR(OVL_CONV_COEF(i, j));
466

467 468 469 470
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_V(i, j));
		}
471

472 473 474 475 476 477
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			RR(OVL_BA0_UV(i));
			RR(OVL_BA1_UV(i));
			RR(OVL_FIR2(i));
			RR(OVL_ACCU2_0(i));
			RR(OVL_ACCU2_1(i));
478

479 480
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_H2(i, j));
481

482 483
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_HV2(i, j));
484

485 486 487 488 489
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_V2(i, j));
		}
		if (dss_has_feature(FEAT_ATTR2))
			RR(OVL_ATTRIBUTES2(i));
490
	}
T
Tomi Valkeinen 已提交
491

492 493 494
	if (dss_has_feature(FEAT_CORE_CLK_DIV))
		RR(DIVISOR);

T
Tomi Valkeinen 已提交
495 496
	/* enable last, because LCD & DIGIT enable are here */
	RR(CONTROL);
497 498
	if (dss_has_feature(FEAT_MGR_LCD2))
		RR(CONTROL2);
499 500
	if (dss_has_feature(FEAT_MGR_LCD3))
		RR(CONTROL3);
501
	/* clear spurious SYNC_LOST_DIGIT interrupts */
502
	dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
503 504 505 506 507 508

	/*
	 * enable last so IRQs won't trigger before
	 * the context is fully restored
	 */
	RR(IRQENABLE);
509 510

	DSSDBG("context restored\n");
T
Tomi Valkeinen 已提交
511 512 513 514 515
}

#undef SR
#undef RR

516 517 518 519 520 521 522 523 524 525
int dispc_runtime_get(void)
{
	int r;

	DSSDBG("dispc_runtime_get\n");

	r = pm_runtime_get_sync(&dispc.pdev->dev);
	WARN_ON(r < 0);
	return r < 0 ? r : 0;
}
T
Tomi Valkeinen 已提交
526
EXPORT_SYMBOL(dispc_runtime_get);
527 528 529 530 531 532 533

void dispc_runtime_put(void)
{
	int r;

	DSSDBG("dispc_runtime_put\n");

534
	r = pm_runtime_put_sync(&dispc.pdev->dev);
535
	WARN_ON(r < 0 && r != -ENOSYS);
T
Tomi Valkeinen 已提交
536
}
T
Tomi Valkeinen 已提交
537
EXPORT_SYMBOL(dispc_runtime_put);
T
Tomi Valkeinen 已提交
538

539 540
u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
{
541
	return mgr_desc[channel].vsync_irq;
542
}
T
Tomi Valkeinen 已提交
543
EXPORT_SYMBOL(dispc_mgr_get_vsync_irq);
544

545 546
u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
{
547 548 549
	if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
		return 0;

550
	return mgr_desc[channel].framedone_irq;
551
}
T
Tomi Valkeinen 已提交
552
EXPORT_SYMBOL(dispc_mgr_get_framedone_irq);
553

554 555 556 557
u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
{
	return mgr_desc[channel].sync_lost_irq;
}
T
Tomi Valkeinen 已提交
558
EXPORT_SYMBOL(dispc_mgr_get_sync_lost_irq);
559

560 561 562 563 564
u32 dispc_wb_get_framedone_irq(void)
{
	return DISPC_IRQ_FRAMEDONEWB;
}

565
bool dispc_mgr_go_busy(enum omap_channel channel)
T
Tomi Valkeinen 已提交
566
{
567
	return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
T
Tomi Valkeinen 已提交
568
}
T
Tomi Valkeinen 已提交
569
EXPORT_SYMBOL(dispc_mgr_go_busy);
T
Tomi Valkeinen 已提交
570

571
void dispc_mgr_go(enum omap_channel channel)
T
Tomi Valkeinen 已提交
572
{
573 574
	WARN_ON(dispc_mgr_is_enabled(channel) == false);
	WARN_ON(dispc_mgr_go_busy(channel));
T
Tomi Valkeinen 已提交
575

576
	DSSDBG("GO %s\n", mgr_desc[channel].name);
T
Tomi Valkeinen 已提交
577

578
	mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
T
Tomi Valkeinen 已提交
579
}
T
Tomi Valkeinen 已提交
580
EXPORT_SYMBOL(dispc_mgr_go);
T
Tomi Valkeinen 已提交
581

582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605
bool dispc_wb_go_busy(void)
{
	return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
}

void dispc_wb_go(void)
{
	enum omap_plane plane = OMAP_DSS_WB;
	bool enable, go;

	enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;

	if (!enable)
		return;

	go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
	if (go) {
		DSSERR("GO bit not down for WB\n");
		return;
	}

	REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
}

606
static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
T
Tomi Valkeinen 已提交
607
{
608
	dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
T
Tomi Valkeinen 已提交
609 610
}

611
static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
T
Tomi Valkeinen 已提交
612
{
613
	dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
T
Tomi Valkeinen 已提交
614 615
}

616
static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
T
Tomi Valkeinen 已提交
617
{
618
	dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
T
Tomi Valkeinen 已提交
619 620
}

621
static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
622 623 624 625 626 627
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
}

628 629
static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
		u32 value)
630 631 632 633 634 635
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
}

636
static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
637 638 639 640 641 642
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
}

643 644 645
static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
				int fir_vinc, int five_taps,
				enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
646
{
647
	const struct dispc_coef *h_coef, *v_coef;
T
Tomi Valkeinen 已提交
648 649
	int i;

650 651
	h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
	v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
T
Tomi Valkeinen 已提交
652 653 654 655

	for (i = 0; i < 8; i++) {
		u32 h, hv;

656 657 658 659 660 661 662 663
		h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
			| FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
			| FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
			| FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
		hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
			| FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
			| FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
			| FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
T
Tomi Valkeinen 已提交
664

665
		if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
666 667
			dispc_ovl_write_firh_reg(plane, i, h);
			dispc_ovl_write_firhv_reg(plane, i, hv);
668
		} else {
669 670
			dispc_ovl_write_firh2_reg(plane, i, h);
			dispc_ovl_write_firhv2_reg(plane, i, hv);
671 672
		}

T
Tomi Valkeinen 已提交
673 674
	}

675 676 677
	if (five_taps) {
		for (i = 0; i < 8; i++) {
			u32 v;
678 679
			v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
				| FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
680
			if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
681
				dispc_ovl_write_firv_reg(plane, i, v);
682
			else
683
				dispc_ovl_write_firv2_reg(plane, i, v);
684
		}
T
Tomi Valkeinen 已提交
685 686 687 688
	}
}


689 690 691
static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
		const struct color_conv_coef *ct)
{
T
Tomi Valkeinen 已提交
692 693
#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))

694 695 696 697 698
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy,  ct->rcb));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
T
Tomi Valkeinen 已提交
699

700
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
T
Tomi Valkeinen 已提交
701 702 703 704

#undef CVAL
}

705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722
static void dispc_setup_color_conv_coef(void)
{
	int i;
	int num_ovl = dss_feat_get_num_ovls();
	int num_wb = dss_feat_get_num_wbs();
	const struct color_conv_coef ctbl_bt601_5_ovl = {
		298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
	};
	const struct color_conv_coef ctbl_bt601_5_wb = {
		66, 112, -38, 129, -94, -74, 25, -18, 112, 0,
	};

	for (i = 1; i < num_ovl; i++)
		dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);

	for (; i < num_wb; i++)
		dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_wb);
}
T
Tomi Valkeinen 已提交
723

724
static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
T
Tomi Valkeinen 已提交
725
{
726
	dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
T
Tomi Valkeinen 已提交
727 728
}

729
static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
T
Tomi Valkeinen 已提交
730
{
731
	dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
T
Tomi Valkeinen 已提交
732 733
}

734
static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
735 736 737 738
{
	dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
}

739
static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
740 741 742 743
{
	dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
}

744 745
static void dispc_ovl_set_pos(enum omap_plane plane,
		enum omap_overlay_caps caps, int x, int y)
T
Tomi Valkeinen 已提交
746
{
747 748 749 750 751 752
	u32 val;

	if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
		return;

	val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
753 754

	dispc_write_reg(DISPC_OVL_POSITION(plane), val);
T
Tomi Valkeinen 已提交
755 756
}

757 758
static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
		int height)
T
Tomi Valkeinen 已提交
759 760
{
	u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
761

762
	if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
763 764 765
		dispc_write_reg(DISPC_OVL_SIZE(plane), val);
	else
		dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
T
Tomi Valkeinen 已提交
766 767
}

768 769
static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
		int height)
T
Tomi Valkeinen 已提交
770 771 772 773 774 775
{
	u32 val;

	BUG_ON(plane == OMAP_DSS_GFX);

	val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
776

777 778 779 780
	if (plane == OMAP_DSS_WB)
		dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
	else
		dispc_write_reg(DISPC_OVL_SIZE(plane), val);
T
Tomi Valkeinen 已提交
781 782
}

783 784
static void dispc_ovl_set_zorder(enum omap_plane plane,
		enum omap_overlay_caps caps, u8 zorder)
785
{
786
	if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802
		return;

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
}

static void dispc_ovl_enable_zorder_planes(void)
{
	int i;

	if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
		return;

	for (i = 0; i < dss_feat_get_num_ovls(); i++)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
}

803 804
static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
		enum omap_overlay_caps caps, bool enable)
805
{
806
	if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
807 808
		return;

809
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
810 811
}

812 813
static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
		enum omap_overlay_caps caps, u8 global_alpha)
T
Tomi Valkeinen 已提交
814
{
815
	static const unsigned shifts[] = { 0, 8, 16, 24, };
816 817
	int shift;

818
	if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
819
		return;
820

821 822
	shift = shifts[plane];
	REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
T
Tomi Valkeinen 已提交
823 824
}

825
static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
T
Tomi Valkeinen 已提交
826
{
827
	dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
T
Tomi Valkeinen 已提交
828 829
}

830
static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
T
Tomi Valkeinen 已提交
831
{
832
	dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
T
Tomi Valkeinen 已提交
833 834
}

835
static void dispc_ovl_set_color_mode(enum omap_plane plane,
T
Tomi Valkeinen 已提交
836 837 838
		enum omap_color_mode color_mode)
{
	u32 m = 0;
839 840 841 842
	if (plane != OMAP_DSS_GFX) {
		switch (color_mode) {
		case OMAP_DSS_COLOR_NV12:
			m = 0x0; break;
843
		case OMAP_DSS_COLOR_RGBX16:
844 845 846
			m = 0x1; break;
		case OMAP_DSS_COLOR_RGBA16:
			m = 0x2; break;
847
		case OMAP_DSS_COLOR_RGB12U:
848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871
			m = 0x4; break;
		case OMAP_DSS_COLOR_ARGB16:
			m = 0x5; break;
		case OMAP_DSS_COLOR_RGB16:
			m = 0x6; break;
		case OMAP_DSS_COLOR_ARGB16_1555:
			m = 0x7; break;
		case OMAP_DSS_COLOR_RGB24U:
			m = 0x8; break;
		case OMAP_DSS_COLOR_RGB24P:
			m = 0x9; break;
		case OMAP_DSS_COLOR_YUV2:
			m = 0xa; break;
		case OMAP_DSS_COLOR_UYVY:
			m = 0xb; break;
		case OMAP_DSS_COLOR_ARGB32:
			m = 0xc; break;
		case OMAP_DSS_COLOR_RGBA32:
			m = 0xd; break;
		case OMAP_DSS_COLOR_RGBX32:
			m = 0xe; break;
		case OMAP_DSS_COLOR_XRGB16_1555:
			m = 0xf; break;
		default:
872
			BUG(); return;
873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895
		}
	} else {
		switch (color_mode) {
		case OMAP_DSS_COLOR_CLUT1:
			m = 0x0; break;
		case OMAP_DSS_COLOR_CLUT2:
			m = 0x1; break;
		case OMAP_DSS_COLOR_CLUT4:
			m = 0x2; break;
		case OMAP_DSS_COLOR_CLUT8:
			m = 0x3; break;
		case OMAP_DSS_COLOR_RGB12U:
			m = 0x4; break;
		case OMAP_DSS_COLOR_ARGB16:
			m = 0x5; break;
		case OMAP_DSS_COLOR_RGB16:
			m = 0x6; break;
		case OMAP_DSS_COLOR_ARGB16_1555:
			m = 0x7; break;
		case OMAP_DSS_COLOR_RGB24U:
			m = 0x8; break;
		case OMAP_DSS_COLOR_RGB24P:
			m = 0x9; break;
896
		case OMAP_DSS_COLOR_RGBX16:
897
			m = 0xa; break;
898
		case OMAP_DSS_COLOR_RGBA16:
899 900 901 902 903 904 905 906 907 908
			m = 0xb; break;
		case OMAP_DSS_COLOR_ARGB32:
			m = 0xc; break;
		case OMAP_DSS_COLOR_RGBA32:
			m = 0xd; break;
		case OMAP_DSS_COLOR_RGBX32:
			m = 0xe; break;
		case OMAP_DSS_COLOR_XRGB16_1555:
			m = 0xf; break;
		default:
909
			BUG(); return;
910
		}
T
Tomi Valkeinen 已提交
911 912
	}

913
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
T
Tomi Valkeinen 已提交
914 915
}

916 917 918 919 920 921 922 923 924 925 926 927
static void dispc_ovl_configure_burst_type(enum omap_plane plane,
		enum omap_dss_rotation_type rotation_type)
{
	if (dss_has_feature(FEAT_BURST_2D) == 0)
		return;

	if (rotation_type == OMAP_DSS_ROT_TILER)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
	else
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
}

928
void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
T
Tomi Valkeinen 已提交
929 930 931
{
	int shift;
	u32 val;
932
	int chan = 0, chan2 = 0;
T
Tomi Valkeinen 已提交
933 934 935 936 937 938 939

	switch (plane) {
	case OMAP_DSS_GFX:
		shift = 8;
		break;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
940
	case OMAP_DSS_VIDEO3:
T
Tomi Valkeinen 已提交
941 942 943 944 945 946 947
		shift = 16;
		break;
	default:
		BUG();
		return;
	}

948
	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
949 950 951 952 953 954 955 956 957 958 959 960 961 962
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		switch (channel) {
		case OMAP_DSS_CHANNEL_LCD:
			chan = 0;
			chan2 = 0;
			break;
		case OMAP_DSS_CHANNEL_DIGIT:
			chan = 1;
			chan2 = 0;
			break;
		case OMAP_DSS_CHANNEL_LCD2:
			chan = 0;
			chan2 = 1;
			break;
963 964 965 966 967 968 969 970 971
		case OMAP_DSS_CHANNEL_LCD3:
			if (dss_has_feature(FEAT_MGR_LCD3)) {
				chan = 0;
				chan2 = 2;
			} else {
				BUG();
				return;
			}
			break;
972 973
		default:
			BUG();
974
			return;
975 976 977 978 979 980 981
		}

		val = FLD_MOD(val, chan, shift, shift);
		val = FLD_MOD(val, chan2, 31, 30);
	} else {
		val = FLD_MOD(val, channel, shift, shift);
	}
982
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
T
Tomi Valkeinen 已提交
983
}
T
Tomi Valkeinen 已提交
984
EXPORT_SYMBOL(dispc_ovl_set_channel_out);
T
Tomi Valkeinen 已提交
985

986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002
static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
{
	int shift;
	u32 val;
	enum omap_channel channel;

	switch (plane) {
	case OMAP_DSS_GFX:
		shift = 8;
		break;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
	case OMAP_DSS_VIDEO3:
		shift = 16;
		break;
	default:
		BUG();
1003
		return 0;
1004 1005 1006 1007
	}

	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));

1008 1009 1010 1011 1012 1013 1014 1015
	if (dss_has_feature(FEAT_MGR_LCD3)) {
		if (FLD_GET(val, 31, 30) == 0)
			channel = FLD_GET(val, shift, shift);
		else if (FLD_GET(val, 31, 30) == 1)
			channel = OMAP_DSS_CHANNEL_LCD2;
		else
			channel = OMAP_DSS_CHANNEL_LCD3;
	} else if (dss_has_feature(FEAT_MGR_LCD2)) {
1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026
		if (FLD_GET(val, 31, 30) == 0)
			channel = FLD_GET(val, shift, shift);
		else
			channel = OMAP_DSS_CHANNEL_LCD2;
	} else {
		channel = FLD_GET(val, shift, shift);
	}

	return channel;
}

1027 1028 1029 1030 1031 1032 1033
void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
{
	enum omap_plane plane = OMAP_DSS_WB;

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
}

1034
static void dispc_ovl_set_burst_size(enum omap_plane plane,
T
Tomi Valkeinen 已提交
1035 1036
		enum omap_burst_size burst_size)
{
1037
	static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
T
Tomi Valkeinen 已提交
1038 1039
	int shift;

1040
	shift = shifts[plane];
1041
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
T
Tomi Valkeinen 已提交
1042 1043
}

1044 1045 1046 1047 1048 1049
static void dispc_configure_burst_sizes(void)
{
	int i;
	const int burst_size = BURST_SIZE_X8;

	/* Configure burst size always to maximum size */
1050
	for (i = 0; i < dss_feat_get_num_ovls(); ++i)
1051
		dispc_ovl_set_burst_size(i, burst_size);
1052 1053
}

1054
static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
1055 1056 1057 1058 1059 1060
{
	unsigned unit = dss_feat_get_burst_size_unit();
	/* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
	return unit * 8;
}

1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074
void dispc_enable_gamma_table(bool enable)
{
	/*
	 * This is partially implemented to support only disabling of
	 * the gamma table.
	 */
	if (enable) {
		DSSWARN("Gamma table enabling for TV not yet supported");
		return;
	}

	REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
}

1075
static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
1076
{
1077
	if (channel == OMAP_DSS_CHANNEL_DIGIT)
1078 1079
		return;

1080
	mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
1081 1082
}

1083
static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
1084
		const struct omap_dss_cpr_coefs *coefs)
1085 1086 1087
{
	u32 coef_r, coef_g, coef_b;

1088
	if (!dss_mgr_is_lcd(channel))
1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102
		return;

	coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
		FLD_VAL(coefs->rb, 9, 0);
	coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
		FLD_VAL(coefs->gb, 9, 0);
	coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
		FLD_VAL(coefs->bb, 9, 0);

	dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
	dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
	dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
}

1103
static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
T
Tomi Valkeinen 已提交
1104 1105 1106 1107 1108
{
	u32 val;

	BUG_ON(plane == OMAP_DSS_GFX);

1109
	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
T
Tomi Valkeinen 已提交
1110
	val = FLD_MOD(val, enable, 9, 9);
1111
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
T
Tomi Valkeinen 已提交
1112 1113
}

1114 1115
static void dispc_ovl_enable_replication(enum omap_plane plane,
		enum omap_overlay_caps caps, bool enable)
T
Tomi Valkeinen 已提交
1116
{
1117
	static const unsigned shifts[] = { 5, 10, 10, 10 };
1118
	int shift;
T
Tomi Valkeinen 已提交
1119

1120 1121 1122
	if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
		return;

1123 1124
	shift = shifts[plane];
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
T
Tomi Valkeinen 已提交
1125 1126
}

1127
static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
1128
		u16 height)
T
Tomi Valkeinen 已提交
1129 1130 1131
{
	u32 val;

1132 1133 1134
	val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
		FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);

1135
	dispc_write_reg(DISPC_SIZE_MGR(channel), val);
T
Tomi Valkeinen 已提交
1136 1137
}

1138
static void dispc_init_fifos(void)
T
Tomi Valkeinen 已提交
1139 1140
{
	u32 size;
1141
	int fifo;
1142
	u8 start, end;
1143
	u32 unit;
1144
	int i;
1145 1146

	unit = dss_feat_get_buffer_size_unit();
T
Tomi Valkeinen 已提交
1147

1148
	dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
T
Tomi Valkeinen 已提交
1149

1150 1151
	for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
		size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
1152
		size *= unit;
1153 1154 1155 1156 1157 1158 1159
		dispc.fifo_size[fifo] = size;

		/*
		 * By default fifos are mapped directly to overlays, fifo 0 to
		 * ovl 0, fifo 1 to ovl 1, etc.
		 */
		dispc.fifo_assignment[fifo] = fifo;
T
Tomi Valkeinen 已提交
1160
	}
1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183

	/*
	 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
	 * causes problems with certain use cases, like using the tiler in 2D
	 * mode. The below hack swaps the fifos of GFX and WB planes, thus
	 * giving GFX plane a larger fifo. WB but should work fine with a
	 * smaller fifo.
	 */
	if (dispc.feat->gfx_fifo_workaround) {
		u32 v;

		v = dispc_read_reg(DISPC_GLOBAL_BUFFER);

		v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
		v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
		v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
		v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */

		dispc_write_reg(DISPC_GLOBAL_BUFFER, v);

		dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
		dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
	}
1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197

	/*
	 * Setup default fifo thresholds.
	 */
	for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
		u32 low, high;
		const bool use_fifomerge = false;
		const bool manual_update = false;

		dispc_ovl_compute_fifo_thresholds(i, &low, &high,
			use_fifomerge, manual_update);

		dispc_ovl_set_fifo_threshold(i, low, high);
	}
T
Tomi Valkeinen 已提交
1198 1199
}

1200
static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
T
Tomi Valkeinen 已提交
1201
{
1202 1203 1204 1205 1206 1207 1208 1209 1210
	int fifo;
	u32 size = 0;

	for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
		if (dispc.fifo_assignment[fifo] == plane)
			size += dispc.fifo_size[fifo];
	}

	return size;
T
Tomi Valkeinen 已提交
1211 1212
}

1213
void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
T
Tomi Valkeinen 已提交
1214
{
1215
	u8 hi_start, hi_end, lo_start, lo_end;
1216 1217 1218 1219 1220 1221 1222 1223 1224
	u32 unit;

	unit = dss_feat_get_buffer_size_unit();

	WARN_ON(low % unit != 0);
	WARN_ON(high % unit != 0);

	low /= unit;
	high /= unit;
1225

1226 1227 1228
	dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
	dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);

1229
	DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
T
Tomi Valkeinen 已提交
1230
			plane,
1231
			REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1232
				lo_start, lo_end) * unit,
1233
			REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1234 1235
				hi_start, hi_end) * unit,
			low * unit, high * unit);
T
Tomi Valkeinen 已提交
1236

1237
	dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
1238 1239
			FLD_VAL(high, hi_start, hi_end) |
			FLD_VAL(low, lo_start, lo_end));
1240 1241 1242 1243 1244 1245 1246 1247 1248

	/*
	 * configure the preload to the pipeline's high threhold, if HT it's too
	 * large for the preload field, set the threshold to the maximum value
	 * that can be held by the preload register
	 */
	if (dss_has_feature(FEAT_PRELOAD) && dispc.feat->set_max_preload &&
			plane != OMAP_DSS_WB)
		dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu));
T
Tomi Valkeinen 已提交
1249
}
1250
EXPORT_SYMBOL(dispc_ovl_set_fifo_threshold);
T
Tomi Valkeinen 已提交
1251 1252 1253

void dispc_enable_fifomerge(bool enable)
{
1254 1255 1256 1257 1258
	if (!dss_has_feature(FEAT_FIFO_MERGE)) {
		WARN_ON(enable);
		return;
	}

T
Tomi Valkeinen 已提交
1259 1260 1261 1262
	DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
	REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
}

1263
void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
1264 1265
		u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
		bool manual_update)
1266 1267 1268 1269 1270 1271 1272
{
	/*
	 * All sizes are in bytes. Both the buffer and burst are made of
	 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
	 */

	unsigned buf_unit = dss_feat_get_buffer_size_unit();
1273 1274
	unsigned ovl_fifo_size, total_fifo_size, burst_size;
	int i;
1275 1276

	burst_size = dispc_ovl_get_burst_size(plane);
1277
	ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
1278

1279 1280
	if (use_fifomerge) {
		total_fifo_size = 0;
1281
		for (i = 0; i < dss_feat_get_num_ovls(); ++i)
1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292
			total_fifo_size += dispc_ovl_get_fifo_size(i);
	} else {
		total_fifo_size = ovl_fifo_size;
	}

	/*
	 * We use the same low threshold for both fifomerge and non-fifomerge
	 * cases, but for fifomerge we calculate the high threshold using the
	 * combined fifo size
	 */

1293
	if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
1294 1295
		*fifo_low = ovl_fifo_size - burst_size * 2;
		*fifo_high = total_fifo_size - burst_size;
1296 1297 1298 1299 1300 1301 1302 1303
	} else if (plane == OMAP_DSS_WB) {
		/*
		 * Most optimal configuration for writeback is to push out data
		 * to the interconnect the moment writeback pushes enough pixels
		 * in the FIFO to form a burst
		 */
		*fifo_low = 0;
		*fifo_high = burst_size;
1304 1305 1306 1307
	} else {
		*fifo_low = ovl_fifo_size - burst_size;
		*fifo_high = total_fifo_size - buf_unit;
	}
1308
}
1309
EXPORT_SYMBOL(dispc_ovl_compute_fifo_thresholds);
1310

T
Tomi Valkeinen 已提交
1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333
static void dispc_ovl_set_mflag(enum omap_plane plane, bool enable)
{
	int bit;

	if (plane == OMAP_DSS_GFX)
		bit = 14;
	else
		bit = 23;

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
}

static void dispc_ovl_set_mflag_threshold(enum omap_plane plane,
	int low, int high)
{
	dispc_write_reg(DISPC_OVL_MFLAG_THRESHOLD(plane),
		FLD_VAL(high, 31, 16) |	FLD_VAL(low, 15, 0));
}

static void dispc_init_mflag(void)
{
	int i;

1334 1335 1336 1337 1338 1339 1340 1341 1342 1343
	/*
	 * HACK: NV12 color format and MFLAG seem to have problems working
	 * together: using two displays, and having an NV12 overlay on one of
	 * the displays will cause underflows/synclosts when MFLAG_CTRL=2.
	 * Changing MFLAG thresholds and PRELOAD to certain values seem to
	 * remove the errors, but there doesn't seem to be a clear logic on
	 * which values work and which not.
	 *
	 * As a work-around, set force MFLAG to always on.
	 */
T
Tomi Valkeinen 已提交
1344
	dispc_write_reg(DISPC_GLOBAL_MFLAG_ATTRIBUTE,
1345
		(1 << 0) |	/* MFLAG_CTRL = force always on */
T
Tomi Valkeinen 已提交
1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367
		(0 << 2));	/* MFLAG_START = disable */

	for (i = 0; i < dss_feat_get_num_ovls(); ++i) {
		u32 size = dispc_ovl_get_fifo_size(i);
		u32 unit = dss_feat_get_buffer_size_unit();
		u32 low, high;

		dispc_ovl_set_mflag(i, true);

		/*
		 * Simulation team suggests below thesholds:
		 * HT = fifosize * 5 / 8;
		 * LT = fifosize * 4 / 8;
		 */

		low = size * 4 / 8 / unit;
		high = size * 5 / 8 / unit;

		dispc_ovl_set_mflag_threshold(i, low, high);
	}
}

1368
static void dispc_ovl_set_fir(enum omap_plane plane,
1369 1370
				int hinc, int vinc,
				enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
1371 1372 1373
{
	u32 val;

1374 1375
	if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
		u8 hinc_start, hinc_end, vinc_start, vinc_end;
1376

1377 1378 1379 1380 1381 1382
		dss_feat_get_reg_field(FEAT_REG_FIRHINC,
					&hinc_start, &hinc_end);
		dss_feat_get_reg_field(FEAT_REG_FIRVINC,
					&vinc_start, &vinc_end);
		val = FLD_VAL(vinc, vinc_start, vinc_end) |
				FLD_VAL(hinc, hinc_start, hinc_end);
1383

1384 1385 1386 1387 1388
		dispc_write_reg(DISPC_OVL_FIR(plane), val);
	} else {
		val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
		dispc_write_reg(DISPC_OVL_FIR2(plane), val);
	}
T
Tomi Valkeinen 已提交
1389 1390
}

1391
static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
T
Tomi Valkeinen 已提交
1392 1393
{
	u32 val;
1394
	u8 hor_start, hor_end, vert_start, vert_end;
T
Tomi Valkeinen 已提交
1395

1396 1397 1398 1399 1400 1401
	dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
	dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);

	val = FLD_VAL(vaccu, vert_start, vert_end) |
			FLD_VAL(haccu, hor_start, hor_end);

1402
	dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
T
Tomi Valkeinen 已提交
1403 1404
}

1405
static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
T
Tomi Valkeinen 已提交
1406 1407
{
	u32 val;
1408
	u8 hor_start, hor_end, vert_start, vert_end;
T
Tomi Valkeinen 已提交
1409

1410 1411 1412 1413 1414 1415
	dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
	dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);

	val = FLD_VAL(vaccu, vert_start, vert_end) |
			FLD_VAL(haccu, hor_start, hor_end);

1416
	dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
T
Tomi Valkeinen 已提交
1417 1418
}

1419 1420
static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
		int vaccu)
1421 1422 1423 1424 1425 1426 1427
{
	u32 val;

	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
	dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
}

1428 1429
static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
		int vaccu)
1430 1431 1432 1433 1434 1435
{
	u32 val;

	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
	dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
}
T
Tomi Valkeinen 已提交
1436

1437
static void dispc_ovl_set_scale_param(enum omap_plane plane,
T
Tomi Valkeinen 已提交
1438 1439
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
1440 1441
		bool five_taps, u8 rotation,
		enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
1442
{
1443
	int fir_hinc, fir_vinc;
T
Tomi Valkeinen 已提交
1444

1445 1446
	fir_hinc = 1024 * orig_width / out_width;
	fir_vinc = 1024 * orig_height / out_height;
T
Tomi Valkeinen 已提交
1447

1448 1449
	dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
				color_comp);
1450
	dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
1451 1452
}

1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507
static void dispc_ovl_set_accu_uv(enum omap_plane plane,
		u16 orig_width,	u16 orig_height, u16 out_width, u16 out_height,
		bool ilace, enum omap_color_mode color_mode, u8 rotation)
{
	int h_accu2_0, h_accu2_1;
	int v_accu2_0, v_accu2_1;
	int chroma_hinc, chroma_vinc;
	int idx;

	struct accu {
		s8 h0_m, h0_n;
		s8 h1_m, h1_n;
		s8 v0_m, v0_n;
		s8 v1_m, v1_n;
	};

	const struct accu *accu_table;
	const struct accu *accu_val;

	static const struct accu accu_nv12[4] = {
		{  0, 1,  0, 1 , -1, 2, 0, 1 },
		{  1, 2, -3, 4 ,  0, 1, 0, 1 },
		{ -1, 1,  0, 1 , -1, 2, 0, 1 },
		{ -1, 2, -1, 2 , -1, 1, 0, 1 },
	};

	static const struct accu accu_nv12_ilace[4] = {
		{  0, 1,  0, 1 , -3, 4, -1, 4 },
		{ -1, 4, -3, 4 ,  0, 1,  0, 1 },
		{ -1, 1,  0, 1 , -1, 4, -3, 4 },
		{ -3, 4, -3, 4 , -1, 1,  0, 1 },
	};

	static const struct accu accu_yuv[4] = {
		{  0, 1, 0, 1,  0, 1, 0, 1 },
		{  0, 1, 0, 1,  0, 1, 0, 1 },
		{ -1, 1, 0, 1,  0, 1, 0, 1 },
		{  0, 1, 0, 1, -1, 1, 0, 1 },
	};

	switch (rotation) {
	case OMAP_DSS_ROT_0:
		idx = 0;
		break;
	case OMAP_DSS_ROT_90:
		idx = 1;
		break;
	case OMAP_DSS_ROT_180:
		idx = 2;
		break;
	case OMAP_DSS_ROT_270:
		idx = 3;
		break;
	default:
		BUG();
1508
		return;
1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523
	}

	switch (color_mode) {
	case OMAP_DSS_COLOR_NV12:
		if (ilace)
			accu_table = accu_nv12_ilace;
		else
			accu_table = accu_nv12;
		break;
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
		accu_table = accu_yuv;
		break;
	default:
		BUG();
1524
		return;
1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540
	}

	accu_val = &accu_table[idx];

	chroma_hinc = 1024 * orig_width / out_width;
	chroma_vinc = 1024 * orig_height / out_height;

	h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
	h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
	v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
	v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;

	dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
	dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
}

1541
static void dispc_ovl_set_scaling_common(enum omap_plane plane,
1542 1543 1544 1545 1546 1547 1548 1549 1550
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
		bool fieldmode, enum omap_color_mode color_mode,
		u8 rotation)
{
	int accu0 = 0;
	int accu1 = 0;
	u32 l;
T
Tomi Valkeinen 已提交
1551

1552
	dispc_ovl_set_scale_param(plane, orig_width, orig_height,
1553 1554
				out_width, out_height, five_taps,
				rotation, DISPC_COLOR_COMPONENT_RGB_Y);
1555
	l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
T
Tomi Valkeinen 已提交
1556

1557 1558
	/* RESIZEENABLE and VERTICALTAPS */
	l &= ~((0x3 << 5) | (0x1 << 21));
1559 1560
	l |= (orig_width != out_width) ? (1 << 5) : 0;
	l |= (orig_height != out_height) ? (1 << 6) : 0;
1561
	l |= five_taps ? (1 << 21) : 0;
T
Tomi Valkeinen 已提交
1562

1563 1564 1565
	/* VRESIZECONF and HRESIZECONF */
	if (dss_has_feature(FEAT_RESIZECONF)) {
		l &= ~(0x3 << 7);
1566 1567
		l |= (orig_width <= out_width) ? 0 : (1 << 7);
		l |= (orig_height <= out_height) ? 0 : (1 << 8);
1568
	}
T
Tomi Valkeinen 已提交
1569

1570 1571 1572 1573 1574
	/* LINEBUFFERSPLIT */
	if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
		l &= ~(0x1 << 22);
		l |= five_taps ? (1 << 22) : 0;
	}
T
Tomi Valkeinen 已提交
1575

1576
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
T
Tomi Valkeinen 已提交
1577 1578 1579 1580 1581 1582 1583

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	if (ilace && !fieldmode) {
		accu1 = 0;
1584
		accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
T
Tomi Valkeinen 已提交
1585 1586 1587 1588 1589 1590
		if (accu0 >= 1024/2) {
			accu1 = 1024/2;
			accu0 -= accu1;
		}
	}

1591 1592
	dispc_ovl_set_vid_accu0(plane, 0, accu0);
	dispc_ovl_set_vid_accu1(plane, 0, accu1);
T
Tomi Valkeinen 已提交
1593 1594
}

1595
static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
1596 1597 1598 1599 1600 1601 1602 1603
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
		bool fieldmode, enum omap_color_mode color_mode,
		u8 rotation)
{
	int scale_x = out_width != orig_width;
	int scale_y = out_height != orig_height;
1604
	bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
1605 1606 1607 1608 1609 1610 1611

	if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
		return;
	if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
			color_mode != OMAP_DSS_COLOR_UYVY &&
			color_mode != OMAP_DSS_COLOR_NV12)) {
		/* reset chroma resampling for RGB formats  */
1612 1613
		if (plane != OMAP_DSS_WB)
			REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
1614 1615
		return;
	}
1616 1617 1618 1619

	dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
			out_height, ilace, color_mode, rotation);

1620 1621
	switch (color_mode) {
	case OMAP_DSS_COLOR_NV12:
1622 1623 1624 1625 1626 1627 1628 1629 1630 1631
		if (chroma_upscale) {
			/* UV is subsampled by 2 horizontally and vertically */
			orig_height >>= 1;
			orig_width >>= 1;
		} else {
			/* UV is downsampled by 2 horizontally and vertically */
			orig_height <<= 1;
			orig_width <<= 1;
		}

1632 1633 1634
		break;
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
1635
		/* For YUV422 with 90/270 rotation, we don't upsample chroma */
1636
		if (rotation == OMAP_DSS_ROT_0 ||
1637 1638 1639 1640 1641 1642 1643 1644 1645
				rotation == OMAP_DSS_ROT_180) {
			if (chroma_upscale)
				/* UV is subsampled by 2 horizontally */
				orig_width >>= 1;
			else
				/* UV is downsampled by 2 horizontally */
				orig_width <<= 1;
		}

1646 1647 1648
		/* must use FIR for YUV422 if rotated */
		if (rotation != OMAP_DSS_ROT_0)
			scale_x = scale_y = true;
1649

1650 1651 1652
		break;
	default:
		BUG();
1653
		return;
1654 1655 1656 1657 1658 1659 1660
	}

	if (out_width != orig_width)
		scale_x = true;
	if (out_height != orig_height)
		scale_y = true;

1661
	dispc_ovl_set_scale_param(plane, orig_width, orig_height,
1662 1663 1664
			out_width, out_height, five_taps,
				rotation, DISPC_COLOR_COMPONENT_UV);

1665 1666 1667 1668
	if (plane != OMAP_DSS_WB)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
			(scale_x || scale_y) ? 1 : 0, 8, 8);

1669 1670 1671 1672 1673 1674
	/* set H scaling */
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
	/* set V scaling */
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
}

1675
static void dispc_ovl_set_scaling(enum omap_plane plane,
1676 1677 1678 1679 1680 1681 1682 1683
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
		bool fieldmode, enum omap_color_mode color_mode,
		u8 rotation)
{
	BUG_ON(plane == OMAP_DSS_GFX);

1684
	dispc_ovl_set_scaling_common(plane,
1685 1686 1687 1688 1689 1690
			orig_width, orig_height,
			out_width, out_height,
			ilace, five_taps,
			fieldmode, color_mode,
			rotation);

1691
	dispc_ovl_set_scaling_uv(plane,
1692 1693 1694 1695 1696 1697 1698
		orig_width, orig_height,
		out_width, out_height,
		ilace, five_taps,
		fieldmode, color_mode,
		rotation);
}

1699
static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
1700
		enum omap_dss_rotation_type rotation_type,
T
Tomi Valkeinen 已提交
1701 1702
		bool mirroring, enum omap_color_mode color_mode)
{
1703 1704 1705
	bool row_repeat = false;
	int vidrot = 0;

T
Tomi Valkeinen 已提交
1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741
	if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY) {

		if (mirroring) {
			switch (rotation) {
			case OMAP_DSS_ROT_0:
				vidrot = 2;
				break;
			case OMAP_DSS_ROT_90:
				vidrot = 1;
				break;
			case OMAP_DSS_ROT_180:
				vidrot = 0;
				break;
			case OMAP_DSS_ROT_270:
				vidrot = 3;
				break;
			}
		} else {
			switch (rotation) {
			case OMAP_DSS_ROT_0:
				vidrot = 0;
				break;
			case OMAP_DSS_ROT_90:
				vidrot = 1;
				break;
			case OMAP_DSS_ROT_180:
				vidrot = 2;
				break;
			case OMAP_DSS_ROT_270:
				vidrot = 3;
				break;
			}
		}

		if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
1742
			row_repeat = true;
T
Tomi Valkeinen 已提交
1743
		else
1744
			row_repeat = false;
T
Tomi Valkeinen 已提交
1745
	}
1746

1747 1748 1749 1750 1751 1752 1753 1754 1755
	/*
	 * OMAP4/5 Errata i631:
	 * NV12 in 1D mode must use ROTATION=1. Otherwise DSS will fetch extra
	 * rows beyond the framebuffer, which may cause OCP error.
	 */
	if (color_mode == OMAP_DSS_COLOR_NV12 &&
			rotation_type != OMAP_DSS_ROT_TILER)
		vidrot = 1;

1756
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
1757
	if (dss_has_feature(FEAT_ROWREPEATENABLE))
1758 1759
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
			row_repeat ? 1 : 0, 18, 18);
1760 1761 1762 1763 1764 1765 1766 1767 1768

	if (color_mode == OMAP_DSS_COLOR_NV12) {
		bool doublestride = (rotation_type == OMAP_DSS_ROT_TILER) &&
					(rotation == OMAP_DSS_ROT_0 ||
					rotation == OMAP_DSS_ROT_180);
		/* DOUBLESTRIDE */
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
	}

T
Tomi Valkeinen 已提交
1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780
}

static int color_mode_to_bpp(enum omap_color_mode color_mode)
{
	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
		return 1;
	case OMAP_DSS_COLOR_CLUT2:
		return 2;
	case OMAP_DSS_COLOR_CLUT4:
		return 4;
	case OMAP_DSS_COLOR_CLUT8:
1781
	case OMAP_DSS_COLOR_NV12:
T
Tomi Valkeinen 已提交
1782 1783 1784 1785 1786 1787
		return 8;
	case OMAP_DSS_COLOR_RGB12U:
	case OMAP_DSS_COLOR_RGB16:
	case OMAP_DSS_COLOR_ARGB16:
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
1788 1789 1790 1791
	case OMAP_DSS_COLOR_RGBA16:
	case OMAP_DSS_COLOR_RGBX16:
	case OMAP_DSS_COLOR_ARGB16_1555:
	case OMAP_DSS_COLOR_XRGB16_1555:
T
Tomi Valkeinen 已提交
1792 1793 1794 1795 1796 1797 1798 1799 1800 1801
		return 16;
	case OMAP_DSS_COLOR_RGB24P:
		return 24;
	case OMAP_DSS_COLOR_RGB24U:
	case OMAP_DSS_COLOR_ARGB32:
	case OMAP_DSS_COLOR_RGBA32:
	case OMAP_DSS_COLOR_RGBX32:
		return 32;
	default:
		BUG();
1802
		return 0;
T
Tomi Valkeinen 已提交
1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815
	}
}

static s32 pixinc(int pixels, u8 ps)
{
	if (pixels == 1)
		return 1;
	else if (pixels > 1)
		return 1 + (pixels - 1) * ps;
	else if (pixels < 0)
		return 1 - (-pixels + 1) * ps;
	else
		BUG();
1816
		return 0;
T
Tomi Valkeinen 已提交
1817 1818 1819 1820 1821 1822 1823 1824
}

static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
		u16 screen_width,
		u16 width, u16 height,
		enum omap_color_mode color_mode, bool fieldmode,
		unsigned int field_offset,
		unsigned *offset0, unsigned *offset1,
1825
		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
T
Tomi Valkeinen 已提交
1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870
{
	u8 ps;

	/* FIXME CLUT formats */
	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
	case OMAP_DSS_COLOR_CLUT2:
	case OMAP_DSS_COLOR_CLUT4:
	case OMAP_DSS_COLOR_CLUT8:
		BUG();
		return;
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
		ps = 4;
		break;
	default:
		ps = color_mode_to_bpp(color_mode) / 8;
		break;
	}

	DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
			width, height);

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	switch (rotation + mirror * 4) {
	case OMAP_DSS_ROT_0:
	case OMAP_DSS_ROT_180:
		/*
		 * If the pixel format is YUV or UYVY divide the width
		 * of the image by 2 for 0 and 180 degree rotation.
		 */
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			width = width >> 1;
	case OMAP_DSS_ROT_90:
	case OMAP_DSS_ROT_270:
		*offset1 = 0;
		if (field_offset)
			*offset0 = field_offset * screen_width * ps;
		else
			*offset0 = 0;

1871 1872 1873 1874
		*row_inc = pixinc(1 +
			(y_predecim * screen_width - x_predecim * width) +
			(fieldmode ? screen_width : 0), ps);
		*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891
		break;

	case OMAP_DSS_ROT_0 + 4:
	case OMAP_DSS_ROT_180 + 4:
		/* If the pixel format is YUV or UYVY divide the width
		 * of the image by 2  for 0 degree and 180 degree
		 */
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			width = width >> 1;
	case OMAP_DSS_ROT_90 + 4:
	case OMAP_DSS_ROT_270 + 4:
		*offset1 = 0;
		if (field_offset)
			*offset0 = field_offset * screen_width * ps;
		else
			*offset0 = 0;
1892 1893 1894 1895
		*row_inc = pixinc(1 -
			(y_predecim * screen_width + x_predecim * width) -
			(fieldmode ? screen_width : 0), ps);
		*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
1896 1897 1898 1899
		break;

	default:
		BUG();
1900
		return;
T
Tomi Valkeinen 已提交
1901 1902 1903 1904 1905 1906 1907 1908 1909
	}
}

static void calc_dma_rotation_offset(u8 rotation, bool mirror,
		u16 screen_width,
		u16 width, u16 height,
		enum omap_color_mode color_mode, bool fieldmode,
		unsigned int field_offset,
		unsigned *offset0, unsigned *offset1,
1910
		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
T
Tomi Valkeinen 已提交
1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951
{
	u8 ps;
	u16 fbw, fbh;

	/* FIXME CLUT formats */
	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
	case OMAP_DSS_COLOR_CLUT2:
	case OMAP_DSS_COLOR_CLUT4:
	case OMAP_DSS_COLOR_CLUT8:
		BUG();
		return;
	default:
		ps = color_mode_to_bpp(color_mode) / 8;
		break;
	}

	DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
			width, height);

	/* width & height are overlay sizes, convert to fb sizes */

	if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
		fbw = width;
		fbh = height;
	} else {
		fbw = height;
		fbh = width;
	}

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	switch (rotation + mirror * 4) {
	case OMAP_DSS_ROT_0:
		*offset1 = 0;
		if (field_offset)
			*offset0 = *offset1 + field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
1952 1953 1954 1955 1956 1957 1958 1959
		*row_inc = pixinc(1 +
			(y_predecim * screen_width - fbw * x_predecim) +
			(fieldmode ? screen_width : 0),	ps);
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
1960 1961 1962 1963 1964 1965 1966
		break;
	case OMAP_DSS_ROT_90:
		*offset1 = screen_width * (fbh - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 + field_offset * ps;
		else
			*offset0 = *offset1;
1967 1968 1969
		*row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
				y_predecim + (fieldmode ? 1 : 0), ps);
		*pix_inc = pixinc(-x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
1970 1971 1972 1973 1974 1975 1976 1977
		break;
	case OMAP_DSS_ROT_180:
		*offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
		*row_inc = pixinc(-1 -
1978 1979 1980 1981 1982 1983 1984
			(y_predecim * screen_width - fbw * x_predecim) -
			(fieldmode ? screen_width : 0),	ps);
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(-x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(-x_predecim, ps);
T
Tomi Valkeinen 已提交
1985 1986 1987 1988 1989 1990 1991
		break;
	case OMAP_DSS_ROT_270:
		*offset1 = (fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * ps;
		else
			*offset0 = *offset1;
1992 1993 1994
		*row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
				y_predecim - (fieldmode ? 1 : 0), ps);
		*pix_inc = pixinc(x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
1995 1996 1997 1998 1999 2000 2001 2002 2003
		break;

	/* mirroring */
	case OMAP_DSS_ROT_0 + 4:
		*offset1 = (fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 + field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
2004
		*row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
T
Tomi Valkeinen 已提交
2005 2006
				(fieldmode ? screen_width : 0),
				ps);
2007 2008 2009 2010 2011
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(-x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(-x_predecim, ps);
T
Tomi Valkeinen 已提交
2012 2013 2014 2015 2016 2017 2018 2019
		break;

	case OMAP_DSS_ROT_90 + 4:
		*offset1 = 0;
		if (field_offset)
			*offset0 = *offset1 + field_offset * ps;
		else
			*offset0 = *offset1;
2020 2021
		*row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
				y_predecim + (fieldmode ? 1 : 0),
T
Tomi Valkeinen 已提交
2022
				ps);
2023
		*pix_inc = pixinc(x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
2024 2025 2026 2027 2028 2029 2030 2031
		break;

	case OMAP_DSS_ROT_180 + 4:
		*offset1 = screen_width * (fbh - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
2032
		*row_inc = pixinc(1 - y_predecim * screen_width * 2 -
T
Tomi Valkeinen 已提交
2033 2034
				(fieldmode ? screen_width : 0),
				ps);
2035 2036 2037 2038 2039
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
2040 2041 2042 2043 2044 2045 2046 2047
		break;

	case OMAP_DSS_ROT_270 + 4:
		*offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * ps;
		else
			*offset0 = *offset1;
2048 2049
		*row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
				y_predecim - (fieldmode ? 1 : 0),
T
Tomi Valkeinen 已提交
2050
				ps);
2051
		*pix_inc = pixinc(-x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
2052 2053 2054 2055
		break;

	default:
		BUG();
2056
		return;
T
Tomi Valkeinen 已提交
2057 2058 2059
	}
}

2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098
static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
		enum omap_color_mode color_mode, bool fieldmode,
		unsigned int field_offset, unsigned *offset0, unsigned *offset1,
		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
{
	u8 ps;

	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
	case OMAP_DSS_COLOR_CLUT2:
	case OMAP_DSS_COLOR_CLUT4:
	case OMAP_DSS_COLOR_CLUT8:
		BUG();
		return;
	default:
		ps = color_mode_to_bpp(color_mode) / 8;
		break;
	}

	DSSDBG("scrw %d, width %d\n", screen_width, width);

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	*offset1 = 0;
	if (field_offset)
		*offset0 = *offset1 + field_offset * screen_width * ps;
	else
		*offset0 = *offset1;
	*row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
			(fieldmode ? screen_width : 0), ps);
	if (color_mode == OMAP_DSS_COLOR_YUV2 ||
		color_mode == OMAP_DSS_COLOR_UYVY)
		*pix_inc = pixinc(x_predecim, 2 * ps);
	else
		*pix_inc = pixinc(x_predecim, ps);
}

2099 2100 2101 2102
/*
 * This function is used to avoid synclosts in OMAP3, because of some
 * undocumented horizontal position and timing related limitations.
 */
2103
static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
2104
		const struct omap_video_timings *t, u16 pos_x,
2105 2106
		u16 width, u16 height, u16 out_width, u16 out_height,
		bool five_taps)
2107
{
2108
	const int ds = DIV_ROUND_UP(height, out_height);
2109
	unsigned long nonactive;
2110 2111 2112 2113
	static const u8 limits[3] = { 8, 10, 20 };
	u64 val, blank;
	int i;

2114
	nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
2115 2116 2117 2118 2119 2120

	i = 0;
	if (out_height < height)
		i++;
	if (out_width < width)
		i++;
2121
	blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
2122 2123 2124 2125
	DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
	if (blank <= limits[i])
		return -EINVAL;

2126 2127 2128 2129
	/* FIXME add checks for 3-tap filter once the limitations are known */
	if (!five_taps)
		return 0;

2130 2131 2132 2133 2134 2135 2136
	/*
	 * Pixel data should be prepared before visible display point starts.
	 * So, atleast DS-2 lines must have already been fetched by DISPC
	 * during nonactive - pos_x period.
	 */
	val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
	DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
2137 2138
		val, max(0, ds - 2) * width);
	if (val < max(0, ds - 2) * width)
2139 2140 2141 2142 2143 2144 2145 2146 2147
		return -EINVAL;

	/*
	 * All lines need to be refilled during the nonactive period of which
	 * only one line can be loaded during the active period. So, atleast
	 * DS - 1 lines should be loaded during nonactive period.
	 */
	val =  div_u64((u64)nonactive * lclk, pclk);
	DSSDBG("nonactive * pcd  = %llu, max(0, DS - 1) * width = %d\n",
2148 2149
		val, max(0, ds - 1) * width);
	if (val < max(0, ds - 1) * width)
2150 2151 2152 2153 2154
		return -EINVAL;

	return 0;
}

2155
static unsigned long calc_core_clk_five_taps(unsigned long pclk,
2156 2157
		const struct omap_video_timings *mgr_timings, u16 width,
		u16 height, u16 out_width, u16 out_height,
2158
		enum omap_color_mode color_mode)
T
Tomi Valkeinen 已提交
2159
{
2160
	u32 core_clk = 0;
2161
	u64 tmp;
T
Tomi Valkeinen 已提交
2162

2163 2164 2165
	if (height <= out_height && width <= out_width)
		return (unsigned long) pclk;

T
Tomi Valkeinen 已提交
2166
	if (height > out_height) {
2167
		unsigned int ppl = mgr_timings->x_res;
T
Tomi Valkeinen 已提交
2168

2169
		tmp = (u64)pclk * height * out_width;
T
Tomi Valkeinen 已提交
2170
		do_div(tmp, 2 * out_height * ppl);
2171
		core_clk = tmp;
T
Tomi Valkeinen 已提交
2172

2173 2174 2175 2176
		if (height > 2 * out_height) {
			if (ppl == out_width)
				return 0;

2177
			tmp = (u64)pclk * (height - 2 * out_height) * out_width;
T
Tomi Valkeinen 已提交
2178
			do_div(tmp, 2 * out_height * (ppl - out_width));
2179
			core_clk = max_t(u32, core_clk, tmp);
T
Tomi Valkeinen 已提交
2180 2181 2182 2183
		}
	}

	if (width > out_width) {
2184
		tmp = (u64)pclk * width;
T
Tomi Valkeinen 已提交
2185
		do_div(tmp, out_width);
2186
		core_clk = max_t(u32, core_clk, tmp);
T
Tomi Valkeinen 已提交
2187 2188

		if (color_mode == OMAP_DSS_COLOR_RGB24U)
2189
			core_clk <<= 1;
T
Tomi Valkeinen 已提交
2190 2191
	}

2192
	return core_clk;
T
Tomi Valkeinen 已提交
2193 2194
}

2195
static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
2196
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
2197 2198 2199 2200 2201 2202 2203
{
	if (height > out_height && width > out_width)
		return pclk * 4;
	else
		return pclk * 2;
}

2204
static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
2205
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
T
Tomi Valkeinen 已提交
2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226
{
	unsigned int hf, vf;

	/*
	 * FIXME how to determine the 'A' factor
	 * for the no downscaling case ?
	 */

	if (width > 3 * out_width)
		hf = 4;
	else if (width > 2 * out_width)
		hf = 3;
	else if (width > out_width)
		hf = 2;
	else
		hf = 1;
	if (height > out_height)
		vf = 2;
	else
		vf = 1;

2227 2228 2229
	return pclk * vf * hf;
}

2230
static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
2231
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
2232
{
2233 2234 2235 2236 2237 2238 2239 2240 2241
	/*
	 * If the overlay/writeback is in mem to mem mode, there are no
	 * downscaling limitations with respect to pixel clock, return 1 as
	 * required core clock to represent that we have sufficient enough
	 * core clock to do maximum downscaling
	 */
	if (mem_to_mem)
		return 1;

2242 2243 2244 2245 2246 2247
	if (width > out_width)
		return DIV_ROUND_UP(pclk, out_width) * width;
	else
		return pclk;
}

2248
static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
2249 2250 2251 2252
		const struct omap_video_timings *mgr_timings,
		u16 width, u16 height, u16 out_width, u16 out_height,
		enum omap_color_mode color_mode, bool *five_taps,
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2253
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2254 2255 2256 2257 2258 2259
{
	int error;
	u16 in_width, in_height;
	int min_factor = min(*decim_x, *decim_y);
	const int maxsinglelinewidth =
			dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2260

2261 2262 2263
	*five_taps = false;

	do {
2264 2265
		in_height = height / *decim_y;
		in_width = width / *decim_x;
2266
		*core_clk = dispc.feat->calc_core_clk(pclk, in_width,
2267
				in_height, out_width, out_height, mem_to_mem);
2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281
		error = (in_width > maxsinglelinewidth || !*core_clk ||
			*core_clk > dispc_core_clk_rate());
		if (error) {
			if (*decim_x == *decim_y) {
				*decim_x = min_factor;
				++*decim_y;
			} else {
				swap(*decim_x, *decim_y);
				if (*decim_x < *decim_y)
					++*decim_x;
			}
		}
	} while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);

2282 2283 2284 2285 2286
	if (error) {
		DSSERR("failed to find scaling settings\n");
		return -EINVAL;
	}

2287 2288 2289 2290 2291 2292 2293
	if (in_width > maxsinglelinewidth) {
		DSSERR("Cannot scale max input width exceeded");
		return -EINVAL;
	}
	return 0;
}

2294
static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
2295 2296 2297 2298
		const struct omap_video_timings *mgr_timings,
		u16 width, u16 height, u16 out_width, u16 out_height,
		enum omap_color_mode color_mode, bool *five_taps,
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2299
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2300 2301 2302 2303 2304 2305 2306 2307
{
	int error;
	u16 in_width, in_height;
	int min_factor = min(*decim_x, *decim_y);
	const int maxsinglelinewidth =
			dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);

	do {
2308 2309
		in_height = height / *decim_y;
		in_width = width / *decim_x;
2310
		*five_taps = in_height > out_height;
2311 2312 2313 2314 2315

		if (in_width > maxsinglelinewidth)
			if (in_height > out_height &&
						in_height < out_height * 2)
				*five_taps = false;
2316 2317 2318 2319 2320 2321
again:
		if (*five_taps)
			*core_clk = calc_core_clk_five_taps(pclk, mgr_timings,
						in_width, in_height, out_width,
						out_height, color_mode);
		else
2322
			*core_clk = dispc.feat->calc_core_clk(pclk, in_width,
2323 2324
					in_height, out_width, out_height,
					mem_to_mem);
2325

2326 2327 2328 2329 2330 2331 2332 2333
		error = check_horiz_timing_omap3(pclk, lclk, mgr_timings,
				pos_x, in_width, in_height, out_width,
				out_height, *five_taps);
		if (error && *five_taps) {
			*five_taps = false;
			goto again;
		}

2334 2335 2336
		error = (error || in_width > maxsinglelinewidth * 2 ||
			(in_width > maxsinglelinewidth && *five_taps) ||
			!*core_clk || *core_clk > dispc_core_clk_rate());
2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351

		if (!error) {
			/* verify that we're inside the limits of scaler */
			if (in_width / 4 > out_width)
					error = 1;

			if (*five_taps) {
				if (in_height / 4 > out_height)
					error = 1;
			} else {
				if (in_height / 2 > out_height)
					error = 1;
			}
		}

2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363
		if (error) {
			if (*decim_x == *decim_y) {
				*decim_x = min_factor;
				++*decim_y;
			} else {
				swap(*decim_x, *decim_y);
				if (*decim_x < *decim_y)
					++*decim_x;
			}
		}
	} while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);

2364 2365 2366 2367 2368
	if (error) {
		DSSERR("failed to find scaling settings\n");
		return -EINVAL;
	}

2369 2370
	if (check_horiz_timing_omap3(pclk, lclk, mgr_timings, pos_x, in_width,
				in_height, out_width, out_height, *five_taps)) {
2371 2372
			DSSERR("horizontal timing too tight\n");
			return -EINVAL;
2373
	}
2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387

	if (in_width > (maxsinglelinewidth * 2)) {
		DSSERR("Cannot setup scaling");
		DSSERR("width exceeds maximum width possible");
		return -EINVAL;
	}

	if (in_width > maxsinglelinewidth && *five_taps) {
		DSSERR("cannot setup scaling with five taps");
		return -EINVAL;
	}
	return 0;
}

2388
static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
2389 2390 2391 2392
		const struct omap_video_timings *mgr_timings,
		u16 width, u16 height, u16 out_width, u16 out_height,
		enum omap_color_mode color_mode, bool *five_taps,
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2393
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2394 2395 2396
{
	u16 in_width, in_width_max;
	int decim_x_min = *decim_x;
2397
	u16 in_height = height / *decim_y;
2398 2399
	const int maxsinglelinewidth =
				dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2400
	const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
2401

2402 2403 2404
	if (mem_to_mem) {
		in_width_max = out_width * maxdownscale;
	} else {
2405 2406
		in_width_max = dispc_core_clk_rate() /
					DIV_ROUND_UP(pclk, out_width);
2407
	}
2408 2409 2410 2411 2412 2413 2414 2415

	*decim_x = DIV_ROUND_UP(width, in_width_max);

	*decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
	if (*decim_x > *x_predecim)
		return -EINVAL;

	do {
2416
		in_width = width / *decim_x;
2417 2418 2419 2420 2421 2422 2423 2424
	} while (*decim_x <= *x_predecim &&
			in_width > maxsinglelinewidth && ++*decim_x);

	if (in_width > maxsinglelinewidth) {
		DSSERR("Cannot scale width exceeds max line width");
		return -EINVAL;
	}

2425
	*core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
2426
				out_width, out_height, mem_to_mem);
2427
	return 0;
T
Tomi Valkeinen 已提交
2428 2429
}

2430
static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
2431
		enum omap_overlay_caps caps,
2432 2433
		const struct omap_video_timings *mgr_timings,
		u16 width, u16 height, u16 out_width, u16 out_height,
2434
		enum omap_color_mode color_mode, bool *five_taps,
2435
		int *x_predecim, int *y_predecim, u16 pos_x,
2436
		enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
2437
{
2438
	const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
2439
	const int max_decim_limit = 16;
2440
	unsigned long core_clk = 0;
2441
	int decim_x, decim_y, ret;
2442

2443 2444 2445
	if (width == out_width && height == out_height)
		return 0;

2446 2447 2448 2449 2450
	if (pclk == 0 || mgr_timings->pixelclock == 0) {
		DSSERR("cannot calculate scaling settings: pclk is zero\n");
		return -EINVAL;
	}

2451
	if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
2452
		return -EINVAL;
2453

2454
	if (mem_to_mem) {
2455 2456 2457 2458 2459 2460 2461
		*x_predecim = *y_predecim = 1;
	} else {
		*x_predecim = max_decim_limit;
		*y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
				dss_has_feature(FEAT_BURST_2D)) ?
				2 : max_decim_limit;
	}
2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476

	if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
	    color_mode == OMAP_DSS_COLOR_CLUT2 ||
	    color_mode == OMAP_DSS_COLOR_CLUT4 ||
	    color_mode == OMAP_DSS_COLOR_CLUT8) {
		*x_predecim = 1;
		*y_predecim = 1;
		*five_taps = false;
		return 0;
	}

	decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
	decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);

	if (decim_x > *x_predecim || out_width > width * 8)
2477 2478
		return -EINVAL;

2479
	if (decim_y > *y_predecim || out_height > height * 8)
2480 2481
		return -EINVAL;

2482
	ret = dispc.feat->calc_scaling(pclk, lclk, mgr_timings, width, height,
2483
		out_width, out_height, color_mode, five_taps,
2484 2485
		x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
		mem_to_mem);
2486 2487
	if (ret)
		return ret;
2488

2489 2490
	DSSDBG("required core clk rate = %lu Hz\n", core_clk);
	DSSDBG("current core clk rate = %lu Hz\n", dispc_core_clk_rate());
2491

2492
	if (!core_clk || core_clk > dispc_core_clk_rate()) {
2493
		DSSERR("failed to set up scaling, "
2494 2495 2496
			"required core clk rate = %lu Hz, "
			"current core clk rate = %lu Hz\n",
			core_clk, dispc_core_clk_rate());
2497 2498 2499
		return -EINVAL;
	}

2500 2501
	*x_predecim = decim_x;
	*y_predecim = decim_y;
2502 2503 2504
	return 0;
}

2505 2506 2507 2508 2509 2510 2511
int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
		const struct omap_overlay_info *oi,
		const struct omap_video_timings *timings,
		int *x_predecim, int *y_predecim)
{
	enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
	bool five_taps = true;
2512
	bool fieldmode = false;
2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524
	u16 in_height = oi->height;
	u16 in_width = oi->width;
	bool ilace = timings->interlace;
	u16 out_width, out_height;
	int pos_x = oi->pos_x;
	unsigned long pclk = dispc_mgr_pclk_rate(channel);
	unsigned long lclk = dispc_mgr_lclk_rate(channel);

	out_width = oi->out_width == 0 ? oi->width : oi->out_width;
	out_height = oi->out_height == 0 ? oi->height : oi->out_height;

	if (ilace && oi->height == out_height)
2525
		fieldmode = true;
2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543

	if (ilace) {
		if (fieldmode)
			in_height /= 2;
		out_height /= 2;

		DSSDBG("adjusting for ilace: height %d, out_height %d\n",
				in_height, out_height);
	}

	if (!dss_feat_color_mode_supported(plane, oi->color_mode))
		return -EINVAL;

	return dispc_ovl_calc_scaling(pclk, lclk, caps, timings, in_width,
			in_height, out_width, out_height, oi->color_mode,
			&five_taps, x_predecim, y_predecim, pos_x,
			oi->rotation_type, false);
}
T
Tomi Valkeinen 已提交
2544
EXPORT_SYMBOL(dispc_ovl_check);
2545

2546
static int dispc_ovl_setup_common(enum omap_plane plane,
2547 2548 2549 2550 2551
		enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
		u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
		u16 out_width, u16 out_height, enum omap_color_mode color_mode,
		u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
		u8 global_alpha, enum omap_dss_rotation_type rotation_type,
2552 2553
		bool replication, const struct omap_video_timings *mgr_timings,
		bool mem_to_mem)
T
Tomi Valkeinen 已提交
2554
{
2555
	bool five_taps = true;
2556
	bool fieldmode = false;
2557
	int r, cconv = 0;
T
Tomi Valkeinen 已提交
2558 2559 2560
	unsigned offset0, offset1;
	s32 row_inc;
	s32 pix_inc;
2561
	u16 frame_width, frame_height;
T
Tomi Valkeinen 已提交
2562
	unsigned int field_offset = 0;
2563 2564
	u16 in_height = height;
	u16 in_width = width;
2565
	int x_predecim = 1, y_predecim = 1;
2566
	bool ilace = mgr_timings->interlace;
2567 2568
	unsigned long pclk = dispc_plane_pclk_rate(plane);
	unsigned long lclk = dispc_plane_lclk_rate(plane);
2569

2570
	if (paddr == 0 && rotation_type != OMAP_DSS_ROT_TILER)
T
Tomi Valkeinen 已提交
2571 2572
		return -EINVAL;

2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587
	switch (color_mode) {
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
	case OMAP_DSS_COLOR_NV12:
		if (in_width & 1) {
			DSSERR("input width %d is not even for YUV format\n",
				in_width);
			return -EINVAL;
		}
		break;

	default:
		break;
	}

2588 2589
	out_width = out_width == 0 ? width : out_width;
	out_height = out_height == 0 ? height : out_height;
2590

2591
	if (ilace && height == out_height)
2592
		fieldmode = true;
T
Tomi Valkeinen 已提交
2593 2594 2595

	if (ilace) {
		if (fieldmode)
2596
			in_height /= 2;
2597
		pos_y /= 2;
2598
		out_height /= 2;
T
Tomi Valkeinen 已提交
2599 2600

		DSSDBG("adjusting for ilace: height %d, pos_y %d, "
2601 2602
			"out_height %d\n", in_height, pos_y,
			out_height);
T
Tomi Valkeinen 已提交
2603 2604
	}

2605
	if (!dss_feat_color_mode_supported(plane, color_mode))
2606 2607
		return -EINVAL;

2608
	r = dispc_ovl_calc_scaling(pclk, lclk, caps, mgr_timings, in_width,
2609 2610
			in_height, out_width, out_height, color_mode,
			&five_taps, &x_predecim, &y_predecim, pos_x,
2611
			rotation_type, mem_to_mem);
2612 2613
	if (r)
		return r;
T
Tomi Valkeinen 已提交
2614

2615 2616
	in_width = in_width / x_predecim;
	in_height = in_height / y_predecim;
2617

2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638
	if (x_predecim > 1 || y_predecim > 1)
		DSSDBG("predecimation %d x %x, new input size %d x %d\n",
			x_predecim, y_predecim, in_width, in_height);

	switch (color_mode) {
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
	case OMAP_DSS_COLOR_NV12:
		if (in_width & 1) {
			DSSDBG("predecimated input width is not even for YUV format\n");
			DSSDBG("adjusting input width %d -> %d\n",
				in_width, in_width & ~1);

			in_width &= ~1;
		}
		break;

	default:
		break;
	}

2639 2640 2641
	if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY ||
			color_mode == OMAP_DSS_COLOR_NV12)
2642
		cconv = 1;
T
Tomi Valkeinen 已提交
2643 2644 2645 2646 2647 2648 2649 2650 2651

	if (ilace && !fieldmode) {
		/*
		 * when downscaling the bottom field may have to start several
		 * source lines below the top field. Unfortunately ACCUI
		 * registers will only hold the fractional part of the offset
		 * so the integer part must be added to the base address of the
		 * bottom field.
		 */
2652
		if (!in_height || in_height == out_height)
T
Tomi Valkeinen 已提交
2653 2654
			field_offset = 0;
		else
2655
			field_offset = in_height / out_height / 2;
T
Tomi Valkeinen 已提交
2656 2657 2658 2659 2660 2661
	}

	/* Fields are independent but interleaved in memory. */
	if (fieldmode)
		field_offset = 1;

2662 2663 2664 2665 2666
	offset0 = 0;
	offset1 = 0;
	row_inc = 0;
	pix_inc = 0;

2667 2668 2669 2670 2671 2672 2673 2674
	if (plane == OMAP_DSS_WB) {
		frame_width = out_width;
		frame_height = out_height;
	} else {
		frame_width = in_width;
		frame_height = height;
	}

2675
	if (rotation_type == OMAP_DSS_ROT_TILER)
2676
		calc_tiler_rotation_offset(screen_width, frame_width,
2677
				color_mode, fieldmode, field_offset,
2678 2679
				&offset0, &offset1, &row_inc, &pix_inc,
				x_predecim, y_predecim);
2680
	else if (rotation_type == OMAP_DSS_ROT_DMA)
2681 2682
		calc_dma_rotation_offset(rotation, mirror, screen_width,
				frame_width, frame_height,
2683
				color_mode, fieldmode, field_offset,
2684 2685
				&offset0, &offset1, &row_inc, &pix_inc,
				x_predecim, y_predecim);
T
Tomi Valkeinen 已提交
2686
	else
2687
		calc_vrfb_rotation_offset(rotation, mirror,
2688
				screen_width, frame_width, frame_height,
2689
				color_mode, fieldmode, field_offset,
2690 2691
				&offset0, &offset1, &row_inc, &pix_inc,
				x_predecim, y_predecim);
T
Tomi Valkeinen 已提交
2692 2693 2694 2695

	DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
			offset0, offset1, row_inc, pix_inc);

2696
	dispc_ovl_set_color_mode(plane, color_mode);
T
Tomi Valkeinen 已提交
2697

2698
	dispc_ovl_configure_burst_type(plane, rotation_type);
2699

2700 2701
	dispc_ovl_set_ba0(plane, paddr + offset0);
	dispc_ovl_set_ba1(plane, paddr + offset1);
T
Tomi Valkeinen 已提交
2702

2703 2704 2705
	if (OMAP_DSS_COLOR_NV12 == color_mode) {
		dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
		dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
2706 2707
	}

2708 2709 2710
	if (dispc.feat->last_pixel_inc_missing)
		row_inc += pix_inc - 1;

2711 2712
	dispc_ovl_set_row_inc(plane, row_inc);
	dispc_ovl_set_pix_inc(plane, pix_inc);
T
Tomi Valkeinen 已提交
2713

2714
	DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
2715
			in_height, out_width, out_height);
T
Tomi Valkeinen 已提交
2716

2717
	dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
T
Tomi Valkeinen 已提交
2718

2719
	dispc_ovl_set_input_size(plane, in_width, in_height);
T
Tomi Valkeinen 已提交
2720

2721
	if (caps & OMAP_DSS_OVL_CAP_SCALE) {
2722 2723
		dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
				   out_height, ilace, five_taps, fieldmode,
2724
				   color_mode, rotation);
2725
		dispc_ovl_set_output_size(plane, out_width, out_height);
2726
		dispc_ovl_set_vid_color_conv(plane, cconv);
T
Tomi Valkeinen 已提交
2727 2728
	}

2729 2730
	dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, mirror,
			color_mode);
T
Tomi Valkeinen 已提交
2731

2732 2733 2734
	dispc_ovl_set_zorder(plane, caps, zorder);
	dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
	dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
T
Tomi Valkeinen 已提交
2735

2736
	dispc_ovl_enable_replication(plane, caps, replication);
2737

T
Tomi Valkeinen 已提交
2738 2739 2740
	return 0;
}

2741
int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
2742 2743
		bool replication, const struct omap_video_timings *mgr_timings,
		bool mem_to_mem)
2744 2745
{
	int r;
2746
	enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
2747 2748 2749 2750
	enum omap_channel channel;

	channel = dispc_ovl_get_channel_out(plane);

2751 2752 2753
	DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->"
		" %dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
		plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x,
2754 2755 2756
		oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
		oi->color_mode, oi->rotation, oi->mirror, channel, replication);

2757
	r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
2758 2759 2760
		oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
		oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
		oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
2761
		oi->rotation_type, replication, mgr_timings, mem_to_mem);
2762 2763 2764

	return r;
}
T
Tomi Valkeinen 已提交
2765
EXPORT_SYMBOL(dispc_ovl_setup);
2766

2767
int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
2768
		bool mem_to_mem, const struct omap_video_timings *mgr_timings)
2769 2770
{
	int r;
2771
	u32 l;
2772 2773 2774 2775
	enum omap_plane plane = OMAP_DSS_WB;
	const int pos_x = 0, pos_y = 0;
	const u8 zorder = 0, global_alpha = 0;
	const bool replication = false;
2776
	bool truncation;
2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790
	int in_width = mgr_timings->x_res;
	int in_height = mgr_timings->y_res;
	enum omap_overlay_caps caps =
		OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;

	DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
		"rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
		in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
		wi->mirror);

	r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
		wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
		wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
		wi->pre_mult_alpha, global_alpha, wi->rotation_type,
2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813
		replication, mgr_timings, mem_to_mem);

	switch (wi->color_mode) {
	case OMAP_DSS_COLOR_RGB16:
	case OMAP_DSS_COLOR_RGB24P:
	case OMAP_DSS_COLOR_ARGB16:
	case OMAP_DSS_COLOR_RGBA16:
	case OMAP_DSS_COLOR_RGB12U:
	case OMAP_DSS_COLOR_ARGB16_1555:
	case OMAP_DSS_COLOR_XRGB16_1555:
	case OMAP_DSS_COLOR_RGBX16:
		truncation = true;
		break;
	default:
		truncation = false;
		break;
	}

	/* setup extra DISPC_WB_ATTRIBUTES */
	l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
	l = FLD_MOD(l, truncation, 10, 10);	/* TRUNCATIONENABLE */
	l = FLD_MOD(l, mem_to_mem, 19, 19);	/* WRITEBACKMODE */
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
2814 2815 2816 2817

	return r;
}

2818
int dispc_ovl_enable(enum omap_plane plane, bool enable)
T
Tomi Valkeinen 已提交
2819
{
2820 2821
	DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);

2822
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
2823 2824

	return 0;
T
Tomi Valkeinen 已提交
2825
}
T
Tomi Valkeinen 已提交
2826
EXPORT_SYMBOL(dispc_ovl_enable);
T
Tomi Valkeinen 已提交
2827

T
Tomi Valkeinen 已提交
2828 2829 2830 2831
bool dispc_ovl_enabled(enum omap_plane plane)
{
	return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
}
T
Tomi Valkeinen 已提交
2832
EXPORT_SYMBOL(dispc_ovl_enabled);
T
Tomi Valkeinen 已提交
2833

2834
void dispc_mgr_enable(enum omap_channel channel, bool enable)
T
Tomi Valkeinen 已提交
2835
{
2836 2837 2838
	mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
	/* flush posted write */
	mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
T
Tomi Valkeinen 已提交
2839
}
T
Tomi Valkeinen 已提交
2840
EXPORT_SYMBOL(dispc_mgr_enable);
T
Tomi Valkeinen 已提交
2841

2842 2843 2844 2845
bool dispc_mgr_is_enabled(enum omap_channel channel)
{
	return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
}
T
Tomi Valkeinen 已提交
2846
EXPORT_SYMBOL(dispc_mgr_is_enabled);
2847

2848 2849
void dispc_wb_enable(bool enable)
{
2850
	dispc_ovl_enable(OMAP_DSS_WB, enable);
2851 2852 2853 2854
}

bool dispc_wb_is_enabled(void)
{
2855
	return dispc_ovl_enabled(OMAP_DSS_WB);
2856 2857
}

2858
static void dispc_lcd_enable_signal_polarity(bool act_high)
T
Tomi Valkeinen 已提交
2859
{
2860 2861 2862
	if (!dss_has_feature(FEAT_LCDENABLEPOL))
		return;

T
Tomi Valkeinen 已提交
2863 2864 2865 2866 2867
	REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
}

void dispc_lcd_enable_signal(bool enable)
{
2868 2869 2870
	if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
		return;

T
Tomi Valkeinen 已提交
2871 2872 2873 2874 2875
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
}

void dispc_pck_free_enable(bool enable)
{
2876 2877 2878
	if (!dss_has_feature(FEAT_PCKFREEENABLE))
		return;

T
Tomi Valkeinen 已提交
2879 2880 2881
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
}

2882
static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
T
Tomi Valkeinen 已提交
2883
{
2884
	mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
T
Tomi Valkeinen 已提交
2885 2886 2887
}


2888
static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
T
Tomi Valkeinen 已提交
2889
{
2890
	mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
T
Tomi Valkeinen 已提交
2891 2892 2893 2894 2895 2896 2897 2898
}

void dispc_set_loadmode(enum omap_dss_load_mode mode)
{
	REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
}


2899
static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
T
Tomi Valkeinen 已提交
2900
{
2901
	dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
T
Tomi Valkeinen 已提交
2902 2903
}

2904
static void dispc_mgr_set_trans_key(enum omap_channel ch,
T
Tomi Valkeinen 已提交
2905 2906 2907
		enum omap_dss_trans_key_type type,
		u32 trans_key)
{
2908
	mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
T
Tomi Valkeinen 已提交
2909

2910
	dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
T
Tomi Valkeinen 已提交
2911 2912
}

2913
static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
T
Tomi Valkeinen 已提交
2914
{
2915
	mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
T
Tomi Valkeinen 已提交
2916
}
2917

2918 2919
static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
		bool enable)
T
Tomi Valkeinen 已提交
2920
{
2921
	if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
T
Tomi Valkeinen 已提交
2922 2923 2924 2925
		return;

	if (ch == OMAP_DSS_CHANNEL_LCD)
		REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
2926
	else if (ch == OMAP_DSS_CHANNEL_DIGIT)
T
Tomi Valkeinen 已提交
2927 2928
		REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
}
2929

2930
void dispc_mgr_setup(enum omap_channel channel,
2931
		const struct omap_overlay_manager_info *info)
2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942
{
	dispc_mgr_set_default_color(channel, info->default_color);
	dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
	dispc_mgr_enable_trans_key(channel, info->trans_enabled);
	dispc_mgr_enable_alpha_fixed_zorder(channel,
			info->partial_alpha_enabled);
	if (dss_has_feature(FEAT_CPR)) {
		dispc_mgr_enable_cpr(channel, info->cpr_enable);
		dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
	}
}
T
Tomi Valkeinen 已提交
2943
EXPORT_SYMBOL(dispc_mgr_setup);
T
Tomi Valkeinen 已提交
2944

2945
static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
T
Tomi Valkeinen 已提交
2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966
{
	int code;

	switch (data_lines) {
	case 12:
		code = 0;
		break;
	case 16:
		code = 1;
		break;
	case 18:
		code = 2;
		break;
	case 24:
		code = 3;
		break;
	default:
		BUG();
		return;
	}

2967
	mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
T
Tomi Valkeinen 已提交
2968 2969
}

2970
static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
T
Tomi Valkeinen 已提交
2971 2972
{
	u32 l;
2973
	int gpout0, gpout1;
T
Tomi Valkeinen 已提交
2974 2975

	switch (mode) {
2976 2977 2978
	case DSS_IO_PAD_MODE_RESET:
		gpout0 = 0;
		gpout1 = 0;
T
Tomi Valkeinen 已提交
2979
		break;
2980 2981
	case DSS_IO_PAD_MODE_RFBI:
		gpout0 = 1;
T
Tomi Valkeinen 已提交
2982 2983
		gpout1 = 0;
		break;
2984 2985
	case DSS_IO_PAD_MODE_BYPASS:
		gpout0 = 1;
T
Tomi Valkeinen 已提交
2986 2987 2988 2989 2990 2991 2992
		gpout1 = 1;
		break;
	default:
		BUG();
		return;
	}

2993 2994 2995 2996 2997 2998
	l = dispc_read_reg(DISPC_CONTROL);
	l = FLD_MOD(l, gpout0, 15, 15);
	l = FLD_MOD(l, gpout1, 16, 16);
	dispc_write_reg(DISPC_CONTROL, l);
}

2999
static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
3000
{
3001
	mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
T
Tomi Valkeinen 已提交
3002 3003
}

3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019
void dispc_mgr_set_lcd_config(enum omap_channel channel,
		const struct dss_lcd_mgr_config *config)
{
	dispc_mgr_set_io_pad_mode(config->io_pad_mode);

	dispc_mgr_enable_stallmode(channel, config->stallmode);
	dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);

	dispc_mgr_set_clock_div(channel, &config->clock_info);

	dispc_mgr_set_tft_data_lines(channel, config->video_port_width);

	dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);

	dispc_mgr_set_lcd_type_tft(channel);
}
T
Tomi Valkeinen 已提交
3020
EXPORT_SYMBOL(dispc_mgr_set_lcd_config);
3021

3022 3023
static bool _dispc_mgr_size_ok(u16 width, u16 height)
{
3024 3025
	return width <= dispc.feat->mgr_width_max &&
		height <= dispc.feat->mgr_height_max;
3026 3027
}

T
Tomi Valkeinen 已提交
3028 3029 3030
static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
		int vsw, int vfp, int vbp)
{
3031 3032 3033 3034 3035 3036 3037
	if (hsw < 1 || hsw > dispc.feat->sw_max ||
			hfp < 1 || hfp > dispc.feat->hp_max ||
			hbp < 1 || hbp > dispc.feat->hp_max ||
			vsw < 1 || vsw > dispc.feat->sw_max ||
			vfp < 0 || vfp > dispc.feat->vp_max ||
			vbp < 0 || vbp > dispc.feat->vp_max)
		return false;
T
Tomi Valkeinen 已提交
3038 3039 3040
	return true;
}

3041 3042 3043 3044 3045 3046 3047 3048 3049
static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
		unsigned long pclk)
{
	if (dss_mgr_is_lcd(channel))
		return pclk <= dispc.feat->max_lcd_pclk ? true : false;
	else
		return pclk <= dispc.feat->max_tv_pclk ? true : false;
}

3050
bool dispc_mgr_timings_ok(enum omap_channel channel,
3051
		const struct omap_video_timings *timings)
T
Tomi Valkeinen 已提交
3052
{
3053 3054
	if (!_dispc_mgr_size_ok(timings->x_res, timings->y_res))
		return false;
3055

3056 3057
	if (!_dispc_mgr_pclk_ok(channel, timings->pixelclock))
		return false;
3058 3059

	if (dss_mgr_is_lcd(channel)) {
3060
		/* TODO: OMAP4+ supports interlace for LCD outputs */
3061 3062
		if (timings->interlace)
			return false;
3063

3064
		if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
3065
				timings->hbp, timings->vsw, timings->vfp,
3066 3067
				timings->vbp))
			return false;
3068
	}
3069

3070
	return true;
T
Tomi Valkeinen 已提交
3071 3072
}

3073
static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
3074 3075 3076 3077 3078 3079 3080
		int hfp, int hbp, int vsw, int vfp, int vbp,
		enum omap_dss_signal_level vsync_level,
		enum omap_dss_signal_level hsync_level,
		enum omap_dss_signal_edge data_pclk_edge,
		enum omap_dss_signal_level de_level,
		enum omap_dss_signal_edge sync_pclk_edge)

T
Tomi Valkeinen 已提交
3081
{
3082
	u32 timing_h, timing_v, l;
3083
	bool onoff, rf, ipc, vs, hs, de;
T
Tomi Valkeinen 已提交
3084

3085 3086 3087 3088 3089 3090
	timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
			FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
			FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
	timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
			FLD_VAL(vfp, dispc.feat->fp_start, 8) |
			FLD_VAL(vbp, dispc.feat->bp_start, 20);
T
Tomi Valkeinen 已提交
3091

3092 3093
	dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
	dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
3094

3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127
	switch (vsync_level) {
	case OMAPDSS_SIG_ACTIVE_LOW:
		vs = true;
		break;
	case OMAPDSS_SIG_ACTIVE_HIGH:
		vs = false;
		break;
	default:
		BUG();
	}

	switch (hsync_level) {
	case OMAPDSS_SIG_ACTIVE_LOW:
		hs = true;
		break;
	case OMAPDSS_SIG_ACTIVE_HIGH:
		hs = false;
		break;
	default:
		BUG();
	}

	switch (de_level) {
	case OMAPDSS_SIG_ACTIVE_LOW:
		de = true;
		break;
	case OMAPDSS_SIG_ACTIVE_HIGH:
		de = false;
		break;
	default:
		BUG();
	}

3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138
	switch (data_pclk_edge) {
	case OMAPDSS_DRIVE_SIG_RISING_EDGE:
		ipc = false;
		break;
	case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
		ipc = true;
		break;
	default:
		BUG();
	}

3139 3140 3141
	/* always use the 'rf' setting */
	onoff = true;

3142 3143 3144 3145 3146 3147 3148 3149 3150
	switch (sync_pclk_edge) {
	case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
		rf = false;
		break;
	case OMAPDSS_DRIVE_SIG_RISING_EDGE:
		rf = true;
		break;
	default:
		BUG();
J
Joe Perches 已提交
3151
	}
3152

3153 3154
	l = FLD_VAL(onoff, 17, 17) |
		FLD_VAL(rf, 16, 16) |
3155
		FLD_VAL(de, 15, 15) |
3156
		FLD_VAL(ipc, 14, 14) |
3157 3158
		FLD_VAL(hs, 13, 13) |
		FLD_VAL(vs, 12, 12);
3159

3160
	dispc_write_reg(DISPC_POL_FREQ(channel), l);
3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179

	if (dispc.syscon_pol) {
		const int shifts[] = {
			[OMAP_DSS_CHANNEL_LCD] = 0,
			[OMAP_DSS_CHANNEL_LCD2] = 1,
			[OMAP_DSS_CHANNEL_LCD3] = 2,
		};

		u32 mask, val;

		mask = (1 << 0) | (1 << 3) | (1 << 6);
		val = (rf << 0) | (ipc << 3) | (onoff << 6);

		mask <<= 16 + shifts[channel];
		val <<= 16 + shifts[channel];

		regmap_update_bits(dispc.syscon_pol, dispc.syscon_pol_offset,
			mask, val);
	}
T
Tomi Valkeinen 已提交
3180 3181 3182
}

/* change name to mode? */
3183
void dispc_mgr_set_timings(enum omap_channel channel,
3184
		const struct omap_video_timings *timings)
T
Tomi Valkeinen 已提交
3185 3186 3187
{
	unsigned xtot, ytot;
	unsigned long ht, vt;
3188
	struct omap_video_timings t = *timings;
T
Tomi Valkeinen 已提交
3189

3190
	DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
T
Tomi Valkeinen 已提交
3191

3192
	if (!dispc_mgr_timings_ok(channel, &t)) {
3193
		BUG();
3194 3195
		return;
	}
T
Tomi Valkeinen 已提交
3196

3197
	if (dss_mgr_is_lcd(channel)) {
3198
		_dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
3199 3200
				t.vfp, t.vbp, t.vsync_level, t.hsync_level,
				t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
T
Tomi Valkeinen 已提交
3201

3202 3203
		xtot = t.x_res + t.hfp + t.hsw + t.hbp;
		ytot = t.y_res + t.vfp + t.vsw + t.vbp;
T
Tomi Valkeinen 已提交
3204

3205 3206
		ht = timings->pixelclock / xtot;
		vt = timings->pixelclock / xtot / ytot;
3207

3208
		DSSDBG("pck %u\n", timings->pixelclock);
3209
		DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
3210
			t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
3211 3212 3213
		DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
			t.vsync_level, t.hsync_level, t.data_pclk_edge,
			t.de_level, t.sync_pclk_edge);
T
Tomi Valkeinen 已提交
3214

3215
		DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
3216
	} else {
3217
		if (t.interlace == true)
3218
			t.y_res /= 2;
3219
	}
3220

3221
	dispc_mgr_set_size(channel, t.x_res, t.y_res);
T
Tomi Valkeinen 已提交
3222
}
T
Tomi Valkeinen 已提交
3223
EXPORT_SYMBOL(dispc_mgr_set_timings);
T
Tomi Valkeinen 已提交
3224

3225
static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
3226
		u16 pck_div)
T
Tomi Valkeinen 已提交
3227 3228
{
	BUG_ON(lck_div < 1);
3229
	BUG_ON(pck_div < 1);
T
Tomi Valkeinen 已提交
3230

3231
	dispc_write_reg(DISPC_DIVISORo(channel),
T
Tomi Valkeinen 已提交
3232
			FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
3233 3234 3235 3236

	if (dss_has_feature(FEAT_CORE_CLK_DIV) == false &&
			channel == OMAP_DSS_CHANNEL_LCD)
		dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
T
Tomi Valkeinen 已提交
3237 3238
}

3239
static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
3240
		int *pck_div)
T
Tomi Valkeinen 已提交
3241 3242
{
	u32 l;
3243
	l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
3244 3245 3246 3247 3248 3249
	*lck_div = FLD_GET(l, 23, 16);
	*pck_div = FLD_GET(l, 7, 0);
}

unsigned long dispc_fclk_rate(void)
{
3250
	struct dss_pll *pll;
T
Tomi Valkeinen 已提交
3251 3252
	unsigned long r = 0;

3253
	switch (dss_get_dispc_clk_source()) {
3254
	case OMAP_DSS_CLK_SRC_FCK:
3255
		r = dss_get_dispc_clk_rate();
3256
		break;
3257
	case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
3258
		pll = dss_pll_find("dsi0");
3259 3260 3261
		if (!pll)
			pll = dss_pll_find("video0");

3262
		r = pll->cinfo.clkout[0];
3263
		break;
3264
	case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
3265
		pll = dss_pll_find("dsi1");
3266 3267 3268
		if (!pll)
			pll = dss_pll_find("video1");

3269
		r = pll->cinfo.clkout[0];
3270
		break;
3271 3272
	default:
		BUG();
3273
		return 0;
3274 3275
	}

T
Tomi Valkeinen 已提交
3276 3277 3278
	return r;
}

3279
unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
T
Tomi Valkeinen 已提交
3280
{
3281
	struct dss_pll *pll;
T
Tomi Valkeinen 已提交
3282 3283 3284 3285
	int lcd;
	unsigned long r;
	u32 l;

3286 3287
	if (dss_mgr_is_lcd(channel)) {
		l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
3288

3289
		lcd = FLD_GET(l, 23, 16);
T
Tomi Valkeinen 已提交
3290

3291 3292
		switch (dss_get_lcd_clk_source(channel)) {
		case OMAP_DSS_CLK_SRC_FCK:
3293
			r = dss_get_dispc_clk_rate();
3294 3295
			break;
		case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
3296
			pll = dss_pll_find("dsi0");
3297 3298 3299
			if (!pll)
				pll = dss_pll_find("video0");

3300
			r = pll->cinfo.clkout[0];
3301 3302
			break;
		case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
3303
			pll = dss_pll_find("dsi1");
3304 3305 3306
			if (!pll)
				pll = dss_pll_find("video1");

3307
			r = pll->cinfo.clkout[0];
3308 3309 3310 3311 3312
			break;
		default:
			BUG();
			return 0;
		}
T
Tomi Valkeinen 已提交
3313

3314 3315 3316 3317
		return r / lcd;
	} else {
		return dispc_fclk_rate();
	}
T
Tomi Valkeinen 已提交
3318 3319
}

3320
unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
T
Tomi Valkeinen 已提交
3321 3322 3323
{
	unsigned long r;

3324
	if (dss_mgr_is_lcd(channel)) {
3325 3326
		int pcd;
		u32 l;
T
Tomi Valkeinen 已提交
3327

3328
		l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
3329

3330
		pcd = FLD_GET(l, 7, 0);
T
Tomi Valkeinen 已提交
3331

3332 3333 3334 3335
		r = dispc_mgr_lclk_rate(channel);

		return r / pcd;
	} else {
3336
		return dispc.tv_pclk_rate;
3337
	}
T
Tomi Valkeinen 已提交
3338 3339
}

3340 3341 3342 3343 3344
void dispc_set_tv_pclk(unsigned long pclk)
{
	dispc.tv_pclk_rate = pclk;
}

3345 3346
unsigned long dispc_core_clk_rate(void)
{
3347
	return dispc.core_clk_rate;
3348 3349
}

3350 3351
static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
{
3352 3353 3354 3355 3356 3357
	enum omap_channel channel;

	if (plane == OMAP_DSS_WB)
		return 0;

	channel = dispc_ovl_get_channel_out(plane);
3358 3359 3360 3361 3362 3363

	return dispc_mgr_pclk_rate(channel);
}

static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
{
3364 3365 3366 3367 3368 3369
	enum omap_channel channel;

	if (plane == OMAP_DSS_WB)
		return 0;

	channel	= dispc_ovl_get_channel_out(plane);
3370

3371
	return dispc_mgr_lclk_rate(channel);
3372
}
3373

3374
static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
T
Tomi Valkeinen 已提交
3375 3376
{
	int lcd, pcd;
3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397
	enum omap_dss_clk_source lcd_clk_src;

	seq_printf(s, "- %s -\n", mgr_desc[channel].name);

	lcd_clk_src = dss_get_lcd_clk_source(channel);

	seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
		dss_get_generic_clk_source_name(lcd_clk_src),
		dss_feat_get_clk_source_name(lcd_clk_src));

	dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);

	seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
		dispc_mgr_lclk_rate(channel), lcd);
	seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
		dispc_mgr_pclk_rate(channel), pcd);
}

void dispc_dump_clocks(struct seq_file *s)
{
	int lcd;
3398
	u32 l;
3399
	enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
T
Tomi Valkeinen 已提交
3400

3401 3402
	if (dispc_runtime_get())
		return;
T
Tomi Valkeinen 已提交
3403 3404 3405

	seq_printf(s, "- DISPC -\n");

3406 3407 3408
	seq_printf(s, "dispc fclk source = %s (%s)\n",
			dss_get_generic_clk_source_name(dispc_clk_src),
			dss_feat_get_clk_source_name(dispc_clk_src));
T
Tomi Valkeinen 已提交
3409 3410

	seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
3411

3412 3413 3414 3415 3416 3417 3418 3419
	if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
		seq_printf(s, "- DISPC-CORE-CLK -\n");
		l = dispc_read_reg(DISPC_DIVISOR);
		lcd = FLD_GET(l, 23, 16);

		seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
				(dispc_fclk_rate()/lcd), lcd);
	}
3420

3421
	dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
3422

3423 3424 3425 3426
	if (dss_has_feature(FEAT_MGR_LCD2))
		dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
	if (dss_has_feature(FEAT_MGR_LCD3))
		dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
3427 3428

	dispc_runtime_put();
T
Tomi Valkeinen 已提交
3429 3430
}

3431
static void dispc_dump_regs(struct seq_file *s)
T
Tomi Valkeinen 已提交
3432
{
3433 3434 3435 3436 3437
	int i, j;
	const char *mgr_names[] = {
		[OMAP_DSS_CHANNEL_LCD]		= "LCD",
		[OMAP_DSS_CHANNEL_DIGIT]	= "TV",
		[OMAP_DSS_CHANNEL_LCD2]		= "LCD2",
3438
		[OMAP_DSS_CHANNEL_LCD3]		= "LCD3",
3439 3440 3441 3442 3443
	};
	const char *ovl_names[] = {
		[OMAP_DSS_GFX]		= "GFX",
		[OMAP_DSS_VIDEO1]	= "VID1",
		[OMAP_DSS_VIDEO2]	= "VID2",
3444
		[OMAP_DSS_VIDEO3]	= "VID3",
3445 3446 3447
	};
	const char **p_names;

3448
#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
T
Tomi Valkeinen 已提交
3449

3450 3451
	if (dispc_runtime_get())
		return;
T
Tomi Valkeinen 已提交
3452

3453
	/* DISPC common registers */
T
Tomi Valkeinen 已提交
3454 3455 3456 3457 3458 3459 3460 3461 3462 3463
	DUMPREG(DISPC_REVISION);
	DUMPREG(DISPC_SYSCONFIG);
	DUMPREG(DISPC_SYSSTATUS);
	DUMPREG(DISPC_IRQSTATUS);
	DUMPREG(DISPC_IRQENABLE);
	DUMPREG(DISPC_CONTROL);
	DUMPREG(DISPC_CONFIG);
	DUMPREG(DISPC_CAPABLE);
	DUMPREG(DISPC_LINE_STATUS);
	DUMPREG(DISPC_LINE_NUMBER);
3464 3465
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
3466
		DUMPREG(DISPC_GLOBAL_ALPHA);
3467 3468 3469
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		DUMPREG(DISPC_CONTROL2);
		DUMPREG(DISPC_CONFIG2);
3470
	}
3471 3472 3473 3474
	if (dss_has_feature(FEAT_MGR_LCD3)) {
		DUMPREG(DISPC_CONTROL3);
		DUMPREG(DISPC_CONFIG3);
	}
T
Tomi Valkeinen 已提交
3475 3476
	if (dss_has_feature(FEAT_MFLAG))
		DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
3477 3478 3479 3480

#undef DUMPREG

#define DISPC_REG(i, name) name(i)
3481
#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
T
Tomi Valkeinen 已提交
3482
	(int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
3483 3484
	dispc_read_reg(DISPC_REG(i, r)))

3485
	p_names = mgr_names;
3486

3487 3488 3489 3490 3491
	/* DISPC channel specific registers */
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		DUMPREG(i, DISPC_DEFAULT_COLOR);
		DUMPREG(i, DISPC_TRANS_COLOR);
		DUMPREG(i, DISPC_SIZE_MGR);
T
Tomi Valkeinen 已提交
3492

3493 3494
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
3495

3496 3497 3498 3499
		DUMPREG(i, DISPC_TIMING_H);
		DUMPREG(i, DISPC_TIMING_V);
		DUMPREG(i, DISPC_POL_FREQ);
		DUMPREG(i, DISPC_DIVISORo);
3500

3501 3502 3503
		DUMPREG(i, DISPC_DATA_CYCLE1);
		DUMPREG(i, DISPC_DATA_CYCLE2);
		DUMPREG(i, DISPC_DATA_CYCLE3);
3504

3505
		if (dss_has_feature(FEAT_CPR)) {
3506 3507 3508
			DUMPREG(i, DISPC_CPR_COEF_R);
			DUMPREG(i, DISPC_CPR_COEF_G);
			DUMPREG(i, DISPC_CPR_COEF_B);
3509
		}
3510
	}
T
Tomi Valkeinen 已提交
3511

3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523
	p_names = ovl_names;

	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		DUMPREG(i, DISPC_OVL_BA0);
		DUMPREG(i, DISPC_OVL_BA1);
		DUMPREG(i, DISPC_OVL_POSITION);
		DUMPREG(i, DISPC_OVL_SIZE);
		DUMPREG(i, DISPC_OVL_ATTRIBUTES);
		DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
		DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
		DUMPREG(i, DISPC_OVL_ROW_INC);
		DUMPREG(i, DISPC_OVL_PIXEL_INC);
3524

3525 3526
		if (dss_has_feature(FEAT_PRELOAD))
			DUMPREG(i, DISPC_OVL_PRELOAD);
3527 3528
		if (dss_has_feature(FEAT_MFLAG))
			DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548

		if (i == OMAP_DSS_GFX) {
			DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
			DUMPREG(i, DISPC_OVL_TABLE_BA);
			continue;
		}

		DUMPREG(i, DISPC_OVL_FIR);
		DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
		DUMPREG(i, DISPC_OVL_ACCU0);
		DUMPREG(i, DISPC_OVL_ACCU1);
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			DUMPREG(i, DISPC_OVL_BA0_UV);
			DUMPREG(i, DISPC_OVL_BA1_UV);
			DUMPREG(i, DISPC_OVL_FIR2);
			DUMPREG(i, DISPC_OVL_ACCU2_0);
			DUMPREG(i, DISPC_OVL_ACCU2_1);
		}
		if (dss_has_feature(FEAT_ATTR2))
			DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3549
	}
3550 3551 3552 3553 3554 3555

#undef DISPC_REG
#undef DUMPREG

#define DISPC_REG(plane, name, i) name(plane, i)
#define DUMPREG(plane, name, i) \
3556
	seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
T
Tomi Valkeinen 已提交
3557
	(int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
3558 3559
	dispc_read_reg(DISPC_REG(plane, name, i)))

3560
	/* Video pipeline coefficient registers */
3561

3562 3563 3564 3565
	/* start from OMAP_DSS_VIDEO1 */
	for (i = 1; i < dss_feat_get_num_ovls(); i++) {
		for (j = 0; j < 8; j++)
			DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
3566

3567 3568
		for (j = 0; j < 8; j++)
			DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
3569

3570 3571
		for (j = 0; j < 5; j++)
			DUMPREG(i, DISPC_OVL_CONV_COEF, j);
3572

3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
		}

		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);

			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);

			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
		}
3588
	}
T
Tomi Valkeinen 已提交
3589

3590
	dispc_runtime_put();
3591 3592

#undef DISPC_REG
T
Tomi Valkeinen 已提交
3593 3594 3595 3596 3597 3598 3599 3600 3601
#undef DUMPREG
}

/* calculate clock rates using dividers in cinfo */
int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
		struct dispc_clock_info *cinfo)
{
	if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
		return -EINVAL;
3602
	if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
T
Tomi Valkeinen 已提交
3603 3604 3605 3606
		return -EINVAL;

	cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;
3607

T
Tomi Valkeinen 已提交
3608 3609 3610
	return 0;
}

3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621
bool dispc_div_calc(unsigned long dispc,
		unsigned long pck_min, unsigned long pck_max,
		dispc_div_calc_func func, void *data)
{
	int lckd, lckd_start, lckd_stop;
	int pckd, pckd_start, pckd_stop;
	unsigned long pck, lck;
	unsigned long lck_max;
	unsigned long pckd_hw_min, pckd_hw_max;
	unsigned min_fck_per_pck;
	unsigned long fck;
T
Tomi Valkeinen 已提交
3622

3623 3624 3625 3626 3627
#ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
	min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
#else
	min_fck_per_pck = 0;
#endif
T
Tomi Valkeinen 已提交
3628

3629 3630
	pckd_hw_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
	pckd_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
T
Tomi Valkeinen 已提交
3631

3632
	lck_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
T
Tomi Valkeinen 已提交
3633

3634 3635
	pck_min = pck_min ? pck_min : 1;
	pck_max = pck_max ? pck_max : ULONG_MAX;
T
Tomi Valkeinen 已提交
3636

3637 3638
	lckd_start = max(DIV_ROUND_UP(dispc, lck_max), 1ul);
	lckd_stop = min(dispc / pck_min, 255ul);
T
Tomi Valkeinen 已提交
3639

3640 3641
	for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
		lck = dispc / lckd;
T
Tomi Valkeinen 已提交
3642

3643 3644
		pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
		pckd_stop = min(lck / pck_min, pckd_hw_max);
T
Tomi Valkeinen 已提交
3645

3646 3647
		for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
			pck = lck / pckd;
T
Tomi Valkeinen 已提交
3648

3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668
			/*
			 * For OMAP2/3 the DISPC fclk is the same as LCD's logic
			 * clock, which means we're configuring DISPC fclk here
			 * also. Thus we need to use the calculated lck. For
			 * OMAP4+ the DISPC fclk is a separate clock.
			 */
			if (dss_has_feature(FEAT_CORE_CLK_DIV))
				fck = dispc_core_clk_rate();
			else
				fck = lck;

			if (fck < pck * min_fck_per_pck)
				continue;

			if (func(lckd, pckd, lck, pck, data))
				return true;
		}
	}

	return false;
T
Tomi Valkeinen 已提交
3669 3670
}

3671
void dispc_mgr_set_clock_div(enum omap_channel channel,
3672
		const struct dispc_clock_info *cinfo)
T
Tomi Valkeinen 已提交
3673 3674 3675 3676
{
	DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
	DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);

3677
	dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
T
Tomi Valkeinen 已提交
3678 3679
}

3680
int dispc_mgr_get_clock_div(enum omap_channel channel,
3681
		struct dispc_clock_info *cinfo)
T
Tomi Valkeinen 已提交
3682 3683 3684 3685 3686
{
	unsigned long fck;

	fck = dispc_fclk_rate();

3687 3688
	cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
	cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
T
Tomi Valkeinen 已提交
3689 3690 3691 3692 3693 3694 3695

	cinfo->lck = fck / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;

	return 0;
}

3696 3697 3698 3699
u32 dispc_read_irqstatus(void)
{
	return dispc_read_reg(DISPC_IRQSTATUS);
}
T
Tomi Valkeinen 已提交
3700
EXPORT_SYMBOL(dispc_read_irqstatus);
3701 3702 3703 3704 3705

void dispc_clear_irqstatus(u32 mask)
{
	dispc_write_reg(DISPC_IRQSTATUS, mask);
}
T
Tomi Valkeinen 已提交
3706
EXPORT_SYMBOL(dispc_clear_irqstatus);
3707 3708 3709 3710 3711

u32 dispc_read_irqenable(void)
{
	return dispc_read_reg(DISPC_IRQENABLE);
}
T
Tomi Valkeinen 已提交
3712
EXPORT_SYMBOL(dispc_read_irqenable);
3713 3714 3715 3716 3717 3718 3719 3720 3721 3722

void dispc_write_irqenable(u32 mask)
{
	u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);

	/* clear the irqstatus for newly enabled irqs */
	dispc_clear_irqstatus((mask ^ old_mask) & mask);

	dispc_write_reg(DISPC_IRQENABLE, mask);
}
T
Tomi Valkeinen 已提交
3723
EXPORT_SYMBOL(dispc_write_irqenable);
3724

T
Tomi Valkeinen 已提交
3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738
void dispc_enable_sidle(void)
{
	REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3);	/* SIDLEMODE: smart idle */
}

void dispc_disable_sidle(void)
{
	REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3);	/* SIDLEMODE: no idle */
}

static void _omap_dispc_initial_config(void)
{
	u32 l;

3739 3740 3741 3742 3743 3744 3745
	/* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
	if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
		l = dispc_read_reg(DISPC_DIVISOR);
		/* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
		l = FLD_MOD(l, 1, 0, 0);
		l = FLD_MOD(l, 1, 23, 16);
		dispc_write_reg(DISPC_DIVISOR, l);
3746 3747

		dispc.core_clk_rate = dispc_fclk_rate();
3748 3749
	}

T
Tomi Valkeinen 已提交
3750
	/* FUNCGATED */
3751 3752
	if (dss_has_feature(FEAT_FUNCGATED))
		REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
T
Tomi Valkeinen 已提交
3753

3754
	dispc_setup_color_conv_coef();
T
Tomi Valkeinen 已提交
3755 3756 3757

	dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);

3758
	dispc_init_fifos();
3759 3760

	dispc_configure_burst_sizes();
3761 3762

	dispc_ovl_enable_zorder_planes();
3763 3764 3765

	if (dispc.feat->mstandby_workaround)
		REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
T
Tomi Valkeinen 已提交
3766 3767 3768

	if (dss_has_feature(FEAT_MFLAG))
		dispc_init_mflag();
T
Tomi Valkeinen 已提交
3769 3770
}

3771 3772 3773 3774 3775 3776 3777
static const struct dispc_features omap24xx_dispc_feats __initconst = {
	.sw_start		=	5,
	.fp_start		=	15,
	.bp_start		=	27,
	.sw_max			=	64,
	.vp_max			=	255,
	.hp_max			=	256,
3778 3779 3780 3781
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
3782
	.max_lcd_pclk		=	66500000,
3783 3784
	.calc_scaling		=	dispc_ovl_calc_scaling_24xx,
	.calc_core_clk		=	calc_core_clk_24xx,
3785
	.num_fifos		=	3,
3786
	.no_framedone_tv	=	true,
3787
	.set_max_preload	=	false,
3788
	.last_pixel_inc_missing	=	true,
3789 3790 3791 3792 3793 3794 3795 3796 3797
};

static const struct dispc_features omap34xx_rev1_0_dispc_feats __initconst = {
	.sw_start		=	5,
	.fp_start		=	15,
	.bp_start		=	27,
	.sw_max			=	64,
	.vp_max			=	255,
	.hp_max			=	256,
3798 3799 3800 3801
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
3802 3803
	.max_lcd_pclk		=	173000000,
	.max_tv_pclk		=	59000000,
3804 3805
	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
	.calc_core_clk		=	calc_core_clk_34xx,
3806
	.num_fifos		=	3,
3807
	.no_framedone_tv	=	true,
3808
	.set_max_preload	=	false,
3809
	.last_pixel_inc_missing	=	true,
3810 3811 3812 3813 3814 3815 3816 3817 3818
};

static const struct dispc_features omap34xx_rev3_0_dispc_feats __initconst = {
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
3819 3820 3821 3822
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
3823 3824
	.max_lcd_pclk		=	173000000,
	.max_tv_pclk		=	59000000,
3825 3826
	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
	.calc_core_clk		=	calc_core_clk_34xx,
3827
	.num_fifos		=	3,
3828
	.no_framedone_tv	=	true,
3829
	.set_max_preload	=	false,
3830
	.last_pixel_inc_missing	=	true,
3831 3832 3833 3834 3835 3836 3837 3838 3839
};

static const struct dispc_features omap44xx_dispc_feats __initconst = {
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
3840 3841 3842 3843
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
3844 3845
	.max_lcd_pclk		=	170000000,
	.max_tv_pclk		=	185625000,
3846 3847
	.calc_scaling		=	dispc_ovl_calc_scaling_44xx,
	.calc_core_clk		=	calc_core_clk_44xx,
3848
	.num_fifos		=	5,
3849
	.gfx_fifo_workaround	=	true,
3850
	.set_max_preload	=	true,
3851 3852
};

3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863
static const struct dispc_features omap54xx_dispc_feats __initconst = {
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
	.mgr_width_start	=	11,
	.mgr_height_start	=	27,
	.mgr_width_max		=	4096,
	.mgr_height_max		=	4096,
3864 3865
	.max_lcd_pclk		=	170000000,
	.max_tv_pclk		=	186000000,
3866 3867 3868 3869
	.calc_scaling		=	dispc_ovl_calc_scaling_44xx,
	.calc_core_clk		=	calc_core_clk_44xx,
	.num_fifos		=	5,
	.gfx_fifo_workaround	=	true,
3870
	.mstandby_workaround	=	true,
3871
	.set_max_preload	=	true,
3872 3873
};

3874
static int __init dispc_init_features(struct platform_device *pdev)
3875 3876 3877 3878
{
	const struct dispc_features *src;
	struct dispc_features *dst;

3879
	dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
3880
	if (!dst) {
3881
		dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
3882 3883 3884
		return -ENOMEM;
	}

3885
	switch (omapdss_get_version()) {
3886
	case OMAPDSS_VER_OMAP24xx:
3887
		src = &omap24xx_dispc_feats;
3888 3889 3890 3891 3892 3893 3894 3895 3896
		break;

	case OMAPDSS_VER_OMAP34xx_ES1:
		src = &omap34xx_rev1_0_dispc_feats;
		break;

	case OMAPDSS_VER_OMAP34xx_ES3:
	case OMAPDSS_VER_OMAP3630:
	case OMAPDSS_VER_AM35xx:
3897
	case OMAPDSS_VER_AM43xx:
3898 3899 3900 3901 3902 3903
		src = &omap34xx_rev3_0_dispc_feats;
		break;

	case OMAPDSS_VER_OMAP4430_ES1:
	case OMAPDSS_VER_OMAP4430_ES2:
	case OMAPDSS_VER_OMAP4:
3904
		src = &omap44xx_dispc_feats;
3905 3906 3907
		break;

	case OMAPDSS_VER_OMAP5:
3908
	case OMAPDSS_VER_DRA7xx:
3909
		src = &omap54xx_dispc_feats;
3910 3911 3912
		break;

	default:
3913 3914 3915 3916 3917 3918 3919 3920 3921
		return -ENODEV;
	}

	memcpy(dst, src, sizeof(*dst));
	dispc.feat = dst;

	return 0;
}

3922 3923 3924 3925 3926 3927 3928 3929
static irqreturn_t dispc_irq_handler(int irq, void *arg)
{
	if (!dispc.is_enabled)
		return IRQ_NONE;

	return dispc.user_handler(irq, dispc.user_data);
}

3930 3931
int dispc_request_irq(irq_handler_t handler, void *dev_id)
{
3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950
	int r;

	if (dispc.user_handler != NULL)
		return -EBUSY;

	dispc.user_handler = handler;
	dispc.user_data = dev_id;

	/* ensure the dispc_irq_handler sees the values above */
	smp_wmb();

	r = devm_request_irq(&dispc.pdev->dev, dispc.irq, dispc_irq_handler,
			     IRQF_SHARED, "OMAP DISPC", &dispc);
	if (r) {
		dispc.user_handler = NULL;
		dispc.user_data = NULL;
	}

	return r;
3951
}
T
Tomi Valkeinen 已提交
3952
EXPORT_SYMBOL(dispc_request_irq);
3953 3954 3955

void dispc_free_irq(void *dev_id)
{
3956 3957 3958 3959
	devm_free_irq(&dispc.pdev->dev, dispc.irq, &dispc);

	dispc.user_handler = NULL;
	dispc.user_data = NULL;
3960
}
T
Tomi Valkeinen 已提交
3961
EXPORT_SYMBOL(dispc_free_irq);
3962

3963
/* DISPC HW IP initialisation */
T
Tomi Valkeinen 已提交
3964
static int __init omap_dispchw_probe(struct platform_device *pdev)
3965 3966
{
	u32 rev;
3967
	int r = 0;
3968
	struct resource *dispc_mem;
3969
	struct device_node *np = pdev->dev.of_node;
3970

3971 3972
	dispc.pdev = pdev;

3973 3974
	spin_lock_init(&dispc.control_lock);

3975
	r = dispc_init_features(dispc.pdev);
3976 3977 3978
	if (r)
		return r;

3979 3980 3981
	dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
	if (!dispc_mem) {
		DSSERR("can't get IORESOURCE_MEM DISPC\n");
3982
		return -EINVAL;
3983
	}
3984

J
Julia Lawall 已提交
3985 3986
	dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
				  resource_size(dispc_mem));
3987 3988
	if (!dispc.base) {
		DSSERR("can't ioremap DISPC\n");
3989
		return -ENOMEM;
3990
	}
3991

3992 3993 3994
	dispc.irq = platform_get_irq(dispc.pdev, 0);
	if (dispc.irq < 0) {
		DSSERR("platform_get_irq failed\n");
3995
		return -ENODEV;
3996 3997
	}

3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011
	if (np && of_property_read_bool(np, "syscon-pol")) {
		dispc.syscon_pol = syscon_regmap_lookup_by_phandle(np, "syscon-pol");
		if (IS_ERR(dispc.syscon_pol)) {
			dev_err(&pdev->dev, "failed to get syscon-pol regmap\n");
			return PTR_ERR(dispc.syscon_pol);
		}

		if (of_property_read_u32_index(np, "syscon-pol", 1,
				&dispc.syscon_pol_offset)) {
			dev_err(&pdev->dev, "failed to get syscon-pol offset\n");
			return -EINVAL;
		}
	}

4012 4013 4014 4015 4016
	pm_runtime_enable(&pdev->dev);

	r = dispc_runtime_get();
	if (r)
		goto err_runtime_get;
4017 4018 4019 4020

	_omap_dispc_initial_config();

	rev = dispc_read_reg(DISPC_REVISION);
4021
	dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
4022 4023
	       FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));

4024
	dispc_runtime_put();
4025

4026 4027
	dss_init_overlay_managers();

4028 4029
	dss_debugfs_create_file("dispc", dispc_dump_regs);

4030
	return 0;
4031 4032 4033

err_runtime_get:
	pm_runtime_disable(&pdev->dev);
4034
	return r;
4035 4036
}

T
Tomi Valkeinen 已提交
4037
static int __exit omap_dispchw_remove(struct platform_device *pdev)
4038
{
4039 4040
	pm_runtime_disable(&pdev->dev);

4041 4042
	dss_uninit_overlay_managers();

4043 4044 4045
	return 0;
}

4046 4047
static int dispc_runtime_suspend(struct device *dev)
{
4048 4049 4050 4051 4052 4053
	dispc.is_enabled = false;
	/* ensure the dispc_irq_handler sees the is_enabled value */
	smp_wmb();
	/* wait for current handler to finish before turning the DISPC off */
	synchronize_irq(dispc.irq);

4054 4055 4056 4057 4058 4059 4060
	dispc_save_context();

	return 0;
}

static int dispc_runtime_resume(struct device *dev)
{
4061 4062 4063 4064 4065 4066
	/*
	 * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME)
	 * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in
	 * _omap_dispc_initial_config(). We can thus use it to detect if
	 * we have lost register context.
	 */
4067 4068
	if (REG_GET(DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) {
		_omap_dispc_initial_config();
4069

4070 4071
		dispc_restore_context();
	}
4072

4073 4074 4075
	dispc.is_enabled = true;
	/* ensure the dispc_irq_handler sees the is_enabled value */
	smp_wmb();
4076 4077 4078 4079 4080 4081 4082 4083 4084

	return 0;
}

static const struct dev_pm_ops dispc_pm_ops = {
	.runtime_suspend = dispc_runtime_suspend,
	.runtime_resume = dispc_runtime_resume,
};

4085 4086 4087 4088
static const struct of_device_id dispc_of_match[] = {
	{ .compatible = "ti,omap2-dispc", },
	{ .compatible = "ti,omap3-dispc", },
	{ .compatible = "ti,omap4-dispc", },
4089
	{ .compatible = "ti,omap5-dispc", },
4090
	{ .compatible = "ti,dra7-dispc", },
4091 4092 4093
	{},
};

4094
static struct platform_driver omap_dispchw_driver = {
T
Tomi Valkeinen 已提交
4095
	.remove         = __exit_p(omap_dispchw_remove),
4096 4097
	.driver         = {
		.name   = "omapdss_dispc",
4098
		.pm	= &dispc_pm_ops,
4099
		.of_match_table = dispc_of_match,
T
Tomi Valkeinen 已提交
4100
		.suppress_bind_attrs = true,
4101 4102 4103
	},
};

T
Tomi Valkeinen 已提交
4104
int __init dispc_init_platform_driver(void)
4105
{
4106
	return platform_driver_probe(&omap_dispchw_driver, omap_dispchw_probe);
4107 4108
}

T
Tomi Valkeinen 已提交
4109
void __exit dispc_uninit_platform_driver(void)
4110
{
4111
	platform_driver_unregister(&omap_dispchw_driver);
4112
}