dispc.c 95.9 KB
Newer Older
T
Tomi Valkeinen 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * linux/drivers/video/omap2/dss/dispc.c
 *
 * Copyright (C) 2009 Nokia Corporation
 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
 *
 * Some code and ideas taken from drivers/video/omap/ driver
 * by Imre Deak.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "DISPC"

#include <linux/kernel.h>
#include <linux/dma-mapping.h>
#include <linux/vmalloc.h>
28
#include <linux/export.h>
T
Tomi Valkeinen 已提交
29 30 31 32 33 34
#include <linux/clk.h>
#include <linux/io.h>
#include <linux/jiffies.h>
#include <linux/seq_file.h>
#include <linux/delay.h>
#include <linux/workqueue.h>
35
#include <linux/hardirq.h>
36
#include <linux/platform_device.h>
37
#include <linux/pm_runtime.h>
38
#include <linux/sizes.h>
39 40 41
#include <linux/mfd/syscon.h>
#include <linux/regmap.h>
#include <linux/of.h>
T
Tomi Valkeinen 已提交
42

43
#include <video/omapdss.h>
T
Tomi Valkeinen 已提交
44 45

#include "dss.h"
46
#include "dss_features.h"
47
#include "dispc.h"
T
Tomi Valkeinen 已提交
48 49

/* DISPC */
50
#define DISPC_SZ_REGS			SZ_4K
T
Tomi Valkeinen 已提交
51

52 53 54 55 56 57
enum omap_burst_size {
	BURST_SIZE_X2 = 0,
	BURST_SIZE_X4 = 1,
	BURST_SIZE_X8 = 2,
};

T
Tomi Valkeinen 已提交
58 59 60 61 62 63
#define REG_GET(idx, start, end) \
	FLD_GET(dispc_read_reg(idx), start, end)

#define REG_FLD_MOD(idx, val, start, end)				\
	dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))

64 65 66 67 68 69 70
struct dispc_features {
	u8 sw_start;
	u8 fp_start;
	u8 bp_start;
	u16 sw_max;
	u16 vp_max;
	u16 hp_max;
71 72 73 74
	u8 mgr_width_start;
	u8 mgr_height_start;
	u16 mgr_width_max;
	u16 mgr_height_max;
75 76
	unsigned long max_lcd_pclk;
	unsigned long max_tv_pclk;
77
	int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
78 79 80 81
		const struct omap_video_timings *mgr_timings,
		u16 width, u16 height, u16 out_width, u16 out_height,
		enum omap_color_mode color_mode, bool *five_taps,
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
82
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
83
	unsigned long (*calc_core_clk) (unsigned long pclk,
84 85
		u16 width, u16 height, u16 out_width, u16 out_height,
		bool mem_to_mem);
86
	u8 num_fifos;
87 88 89

	/* swap GFX & WB fifos */
	bool gfx_fifo_workaround:1;
90 91 92

	/* no DISPC_IRQ_FRAMEDONETV on this SoC */
	bool no_framedone_tv:1;
93 94 95

	/* revert to the OMAP4 mechanism of DISPC Smart Standby operation */
	bool mstandby_workaround:1;
96 97

	bool set_max_preload:1;
98 99
};

100 101
#define DISPC_MAX_NR_FIFOS 5

T
Tomi Valkeinen 已提交
102
static struct {
103
	struct platform_device *pdev;
T
Tomi Valkeinen 已提交
104
	void __iomem    *base;
105

106
	int irq;
107 108
	irq_handler_t user_handler;
	void *user_data;
T
Tomi Valkeinen 已提交
109

110
	unsigned long core_clk_rate;
111
	unsigned long tv_pclk_rate;
112

113 114 115
	u32 fifo_size[DISPC_MAX_NR_FIFOS];
	/* maps which plane is using a fifo. fifo-id -> plane-id */
	int fifo_assignment[DISPC_MAX_NR_FIFOS];
T
Tomi Valkeinen 已提交
116

117
	bool		ctx_valid;
T
Tomi Valkeinen 已提交
118
	u32		ctx[DISPC_SZ_REGS / sizeof(u32)];
119

120
	const struct dispc_features *feat;
121 122

	bool is_enabled;
123 124 125

	struct regmap *syscon_pol;
	u32 syscon_pol_offset;
T
Tomi Valkeinen 已提交
126 127
} dispc;

128 129 130 131 132 133 134 135 136 137 138 139
enum omap_color_component {
	/* used for all color formats for OMAP3 and earlier
	 * and for RGB and Y color component on OMAP4
	 */
	DISPC_COLOR_COMPONENT_RGB_Y		= 1 << 0,
	/* used for UV component for
	 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
	 * color formats on OMAP4
	 */
	DISPC_COLOR_COMPONENT_UV		= 1 << 1,
};

140 141 142 143 144 145 146 147 148 149 150 151 152 153
enum mgr_reg_fields {
	DISPC_MGR_FLD_ENABLE,
	DISPC_MGR_FLD_STNTFT,
	DISPC_MGR_FLD_GO,
	DISPC_MGR_FLD_TFTDATALINES,
	DISPC_MGR_FLD_STALLMODE,
	DISPC_MGR_FLD_TCKENABLE,
	DISPC_MGR_FLD_TCKSELECTION,
	DISPC_MGR_FLD_CPR,
	DISPC_MGR_FLD_FIFOHANDCHECK,
	/* used to maintain a count of the above fields */
	DISPC_MGR_FLD_NUM,
};

154 155 156 157 158 159
struct dispc_reg_field {
	u16 reg;
	u8 high;
	u8 low;
};

160 161 162 163 164
static const struct {
	const char *name;
	u32 vsync_irq;
	u32 framedone_irq;
	u32 sync_lost_irq;
165
	struct dispc_reg_field reg_desc[DISPC_MGR_FLD_NUM];
166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186
} mgr_desc[] = {
	[OMAP_DSS_CHANNEL_LCD] = {
		.name		= "LCD",
		.vsync_irq	= DISPC_IRQ_VSYNC,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST,
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG,  16, 16 },
		},
	},
	[OMAP_DSS_CHANNEL_DIGIT] = {
		.name		= "DIGIT",
		.vsync_irq	= DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
187
		.framedone_irq	= DISPC_IRQ_FRAMEDONETV,
188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST_DIGIT,
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL,  1,  1 },
			[DISPC_MGR_FLD_STNTFT]		= { },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL,  6,  6 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { },
			[DISPC_MGR_FLD_STALLMODE]	= { },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG,  12, 12 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG,  13, 13 },
			[DISPC_MGR_FLD_CPR]		= { },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG,  16, 16 },
		},
	},
	[OMAP_DSS_CHANNEL_LCD2] = {
		.name		= "LCD2",
		.vsync_irq	= DISPC_IRQ_VSYNC2,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE2,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST2,
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL2,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL2,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL2,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL2,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL2, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG2,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG2,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG2,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG2,  16, 16 },
		},
	},
218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234
	[OMAP_DSS_CHANNEL_LCD3] = {
		.name		= "LCD3",
		.vsync_irq	= DISPC_IRQ_VSYNC3,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE3,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST3,
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL3,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL3,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL3,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL3,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL3, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG3,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG3,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG3,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG3,  16, 16 },
		},
	},
235 236
};

237 238 239 240 241
struct color_conv_coef {
	int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
	int full_range;
};

242 243
static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
T
Tomi Valkeinen 已提交
244

245
static inline void dispc_write_reg(const u16 idx, u32 val)
T
Tomi Valkeinen 已提交
246
{
247
	__raw_writel(val, dispc.base + idx);
T
Tomi Valkeinen 已提交
248 249
}

250
static inline u32 dispc_read_reg(const u16 idx)
T
Tomi Valkeinen 已提交
251
{
252
	return __raw_readl(dispc.base + idx);
T
Tomi Valkeinen 已提交
253 254
}

255 256
static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
{
257
	const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
258 259 260 261 262
	return REG_GET(rfld.reg, rfld.high, rfld.low);
}

static void mgr_fld_write(enum omap_channel channel,
					enum mgr_reg_fields regfld, int val) {
263
	const struct dispc_reg_field rfld = mgr_desc[channel].reg_desc[regfld];
264 265 266
	REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
}

T
Tomi Valkeinen 已提交
267
#define SR(reg) \
268
	dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
T
Tomi Valkeinen 已提交
269
#define RR(reg) \
270
	dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
T
Tomi Valkeinen 已提交
271

272
static void dispc_save_context(void)
T
Tomi Valkeinen 已提交
273
{
274
	int i, j;
T
Tomi Valkeinen 已提交
275

276 277
	DSSDBG("dispc_save_context\n");

T
Tomi Valkeinen 已提交
278 279 280 281
	SR(IRQENABLE);
	SR(CONTROL);
	SR(CONFIG);
	SR(LINE_NUMBER);
282 283
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
284
		SR(GLOBAL_ALPHA);
285 286 287 288
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		SR(CONTROL2);
		SR(CONFIG2);
	}
289 290 291 292
	if (dss_has_feature(FEAT_MGR_LCD3)) {
		SR(CONTROL3);
		SR(CONFIG3);
	}
T
Tomi Valkeinen 已提交
293

294 295 296 297 298 299 300 301 302 303 304 305 306 307 308
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		SR(DEFAULT_COLOR(i));
		SR(TRANS_COLOR(i));
		SR(SIZE_MGR(i));
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
		SR(TIMING_H(i));
		SR(TIMING_V(i));
		SR(POL_FREQ(i));
		SR(DIVISORo(i));

		SR(DATA_CYCLE1(i));
		SR(DATA_CYCLE2(i));
		SR(DATA_CYCLE3(i));

309
		if (dss_has_feature(FEAT_CPR)) {
310 311 312
			SR(CPR_COEF_R(i));
			SR(CPR_COEF_G(i));
			SR(CPR_COEF_B(i));
313
		}
314
	}
T
Tomi Valkeinen 已提交
315

316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335
	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		SR(OVL_BA0(i));
		SR(OVL_BA1(i));
		SR(OVL_POSITION(i));
		SR(OVL_SIZE(i));
		SR(OVL_ATTRIBUTES(i));
		SR(OVL_FIFO_THRESHOLD(i));
		SR(OVL_ROW_INC(i));
		SR(OVL_PIXEL_INC(i));
		if (dss_has_feature(FEAT_PRELOAD))
			SR(OVL_PRELOAD(i));
		if (i == OMAP_DSS_GFX) {
			SR(OVL_WINDOW_SKIP(i));
			SR(OVL_TABLE_BA(i));
			continue;
		}
		SR(OVL_FIR(i));
		SR(OVL_PICTURE_SIZE(i));
		SR(OVL_ACCU0(i));
		SR(OVL_ACCU1(i));
336

337 338
		for (j = 0; j < 8; j++)
			SR(OVL_FIR_COEF_H(i, j));
339

340 341
		for (j = 0; j < 8; j++)
			SR(OVL_FIR_COEF_HV(i, j));
342

343 344
		for (j = 0; j < 5; j++)
			SR(OVL_CONV_COEF(i, j));
345

346 347 348 349
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_V(i, j));
		}
350

351 352 353 354 355 356
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			SR(OVL_BA0_UV(i));
			SR(OVL_BA1_UV(i));
			SR(OVL_FIR2(i));
			SR(OVL_ACCU2_0(i));
			SR(OVL_ACCU2_1(i));
357

358 359
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_H2(i, j));
360

361 362
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_HV2(i, j));
363

364 365 366 367 368
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_V2(i, j));
		}
		if (dss_has_feature(FEAT_ATTR2))
			SR(OVL_ATTRIBUTES2(i));
369
	}
370 371 372

	if (dss_has_feature(FEAT_CORE_CLK_DIV))
		SR(DIVISOR);
373 374 375

	dispc.ctx_valid = true;

376
	DSSDBG("context saved\n");
T
Tomi Valkeinen 已提交
377 378
}

379
static void dispc_restore_context(void)
T
Tomi Valkeinen 已提交
380
{
381
	int i, j;
382 383 384

	DSSDBG("dispc_restore_context\n");

385 386 387
	if (!dispc.ctx_valid)
		return;

388
	/*RR(IRQENABLE);*/
T
Tomi Valkeinen 已提交
389 390 391
	/*RR(CONTROL);*/
	RR(CONFIG);
	RR(LINE_NUMBER);
392 393
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
394
		RR(GLOBAL_ALPHA);
395
	if (dss_has_feature(FEAT_MGR_LCD2))
396
		RR(CONFIG2);
397 398
	if (dss_has_feature(FEAT_MGR_LCD3))
		RR(CONFIG3);
T
Tomi Valkeinen 已提交
399

400 401 402 403 404 405 406 407 408 409 410 411 412 413
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		RR(DEFAULT_COLOR(i));
		RR(TRANS_COLOR(i));
		RR(SIZE_MGR(i));
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
		RR(TIMING_H(i));
		RR(TIMING_V(i));
		RR(POL_FREQ(i));
		RR(DIVISORo(i));

		RR(DATA_CYCLE1(i));
		RR(DATA_CYCLE2(i));
		RR(DATA_CYCLE3(i));
414

415
		if (dss_has_feature(FEAT_CPR)) {
416 417 418
			RR(CPR_COEF_R(i));
			RR(CPR_COEF_G(i));
			RR(CPR_COEF_B(i));
419
		}
420
	}
T
Tomi Valkeinen 已提交
421

422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441
	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		RR(OVL_BA0(i));
		RR(OVL_BA1(i));
		RR(OVL_POSITION(i));
		RR(OVL_SIZE(i));
		RR(OVL_ATTRIBUTES(i));
		RR(OVL_FIFO_THRESHOLD(i));
		RR(OVL_ROW_INC(i));
		RR(OVL_PIXEL_INC(i));
		if (dss_has_feature(FEAT_PRELOAD))
			RR(OVL_PRELOAD(i));
		if (i == OMAP_DSS_GFX) {
			RR(OVL_WINDOW_SKIP(i));
			RR(OVL_TABLE_BA(i));
			continue;
		}
		RR(OVL_FIR(i));
		RR(OVL_PICTURE_SIZE(i));
		RR(OVL_ACCU0(i));
		RR(OVL_ACCU1(i));
442

443 444
		for (j = 0; j < 8; j++)
			RR(OVL_FIR_COEF_H(i, j));
445

446 447
		for (j = 0; j < 8; j++)
			RR(OVL_FIR_COEF_HV(i, j));
448

449 450
		for (j = 0; j < 5; j++)
			RR(OVL_CONV_COEF(i, j));
451

452 453 454 455
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_V(i, j));
		}
456

457 458 459 460 461 462
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			RR(OVL_BA0_UV(i));
			RR(OVL_BA1_UV(i));
			RR(OVL_FIR2(i));
			RR(OVL_ACCU2_0(i));
			RR(OVL_ACCU2_1(i));
463

464 465
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_H2(i, j));
466

467 468
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_HV2(i, j));
469

470 471 472 473 474
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_V2(i, j));
		}
		if (dss_has_feature(FEAT_ATTR2))
			RR(OVL_ATTRIBUTES2(i));
475
	}
T
Tomi Valkeinen 已提交
476

477 478 479
	if (dss_has_feature(FEAT_CORE_CLK_DIV))
		RR(DIVISOR);

T
Tomi Valkeinen 已提交
480 481
	/* enable last, because LCD & DIGIT enable are here */
	RR(CONTROL);
482 483
	if (dss_has_feature(FEAT_MGR_LCD2))
		RR(CONTROL2);
484 485
	if (dss_has_feature(FEAT_MGR_LCD3))
		RR(CONTROL3);
486
	/* clear spurious SYNC_LOST_DIGIT interrupts */
487
	dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
488 489 490 491 492 493

	/*
	 * enable last so IRQs won't trigger before
	 * the context is fully restored
	 */
	RR(IRQENABLE);
494 495

	DSSDBG("context restored\n");
T
Tomi Valkeinen 已提交
496 497 498 499 500
}

#undef SR
#undef RR

501 502 503 504 505 506 507 508 509 510
int dispc_runtime_get(void)
{
	int r;

	DSSDBG("dispc_runtime_get\n");

	r = pm_runtime_get_sync(&dispc.pdev->dev);
	WARN_ON(r < 0);
	return r < 0 ? r : 0;
}
T
Tomi Valkeinen 已提交
511
EXPORT_SYMBOL(dispc_runtime_get);
512 513 514 515 516 517 518

void dispc_runtime_put(void)
{
	int r;

	DSSDBG("dispc_runtime_put\n");

519
	r = pm_runtime_put_sync(&dispc.pdev->dev);
520
	WARN_ON(r < 0 && r != -ENOSYS);
T
Tomi Valkeinen 已提交
521
}
T
Tomi Valkeinen 已提交
522
EXPORT_SYMBOL(dispc_runtime_put);
T
Tomi Valkeinen 已提交
523

524 525
u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
{
526
	return mgr_desc[channel].vsync_irq;
527
}
T
Tomi Valkeinen 已提交
528
EXPORT_SYMBOL(dispc_mgr_get_vsync_irq);
529

530 531
u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
{
532 533 534
	if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
		return 0;

535
	return mgr_desc[channel].framedone_irq;
536
}
T
Tomi Valkeinen 已提交
537
EXPORT_SYMBOL(dispc_mgr_get_framedone_irq);
538

539 540 541 542
u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
{
	return mgr_desc[channel].sync_lost_irq;
}
T
Tomi Valkeinen 已提交
543
EXPORT_SYMBOL(dispc_mgr_get_sync_lost_irq);
544

545 546 547 548 549
u32 dispc_wb_get_framedone_irq(void)
{
	return DISPC_IRQ_FRAMEDONEWB;
}

550
bool dispc_mgr_go_busy(enum omap_channel channel)
T
Tomi Valkeinen 已提交
551
{
552
	return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
T
Tomi Valkeinen 已提交
553
}
T
Tomi Valkeinen 已提交
554
EXPORT_SYMBOL(dispc_mgr_go_busy);
T
Tomi Valkeinen 已提交
555

556
void dispc_mgr_go(enum omap_channel channel)
T
Tomi Valkeinen 已提交
557
{
558 559
	WARN_ON(dispc_mgr_is_enabled(channel) == false);
	WARN_ON(dispc_mgr_go_busy(channel));
T
Tomi Valkeinen 已提交
560

561
	DSSDBG("GO %s\n", mgr_desc[channel].name);
T
Tomi Valkeinen 已提交
562

563
	mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
T
Tomi Valkeinen 已提交
564
}
T
Tomi Valkeinen 已提交
565
EXPORT_SYMBOL(dispc_mgr_go);
T
Tomi Valkeinen 已提交
566

567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590
bool dispc_wb_go_busy(void)
{
	return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
}

void dispc_wb_go(void)
{
	enum omap_plane plane = OMAP_DSS_WB;
	bool enable, go;

	enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;

	if (!enable)
		return;

	go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
	if (go) {
		DSSERR("GO bit not down for WB\n");
		return;
	}

	REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
}

591
static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
T
Tomi Valkeinen 已提交
592
{
593
	dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
T
Tomi Valkeinen 已提交
594 595
}

596
static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
T
Tomi Valkeinen 已提交
597
{
598
	dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
T
Tomi Valkeinen 已提交
599 600
}

601
static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
T
Tomi Valkeinen 已提交
602
{
603
	dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
T
Tomi Valkeinen 已提交
604 605
}

606
static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
607 608 609 610 611 612
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
}

613 614
static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
		u32 value)
615 616 617 618 619 620
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
}

621
static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
622 623 624 625 626 627
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
}

628 629 630
static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
				int fir_vinc, int five_taps,
				enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
631
{
632
	const struct dispc_coef *h_coef, *v_coef;
T
Tomi Valkeinen 已提交
633 634
	int i;

635 636
	h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
	v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
T
Tomi Valkeinen 已提交
637 638 639 640

	for (i = 0; i < 8; i++) {
		u32 h, hv;

641 642 643 644 645 646 647 648
		h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
			| FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
			| FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
			| FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
		hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
			| FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
			| FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
			| FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
T
Tomi Valkeinen 已提交
649

650
		if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
651 652
			dispc_ovl_write_firh_reg(plane, i, h);
			dispc_ovl_write_firhv_reg(plane, i, hv);
653
		} else {
654 655
			dispc_ovl_write_firh2_reg(plane, i, h);
			dispc_ovl_write_firhv2_reg(plane, i, hv);
656 657
		}

T
Tomi Valkeinen 已提交
658 659
	}

660 661 662
	if (five_taps) {
		for (i = 0; i < 8; i++) {
			u32 v;
663 664
			v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
				| FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
665
			if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
666
				dispc_ovl_write_firv_reg(plane, i, v);
667
			else
668
				dispc_ovl_write_firv2_reg(plane, i, v);
669
		}
T
Tomi Valkeinen 已提交
670 671 672 673
	}
}


674 675 676
static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
		const struct color_conv_coef *ct)
{
T
Tomi Valkeinen 已提交
677 678
#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))

679 680 681 682 683
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy,  ct->rcb));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
T
Tomi Valkeinen 已提交
684

685
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
T
Tomi Valkeinen 已提交
686 687 688 689

#undef CVAL
}

690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707
static void dispc_setup_color_conv_coef(void)
{
	int i;
	int num_ovl = dss_feat_get_num_ovls();
	int num_wb = dss_feat_get_num_wbs();
	const struct color_conv_coef ctbl_bt601_5_ovl = {
		298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
	};
	const struct color_conv_coef ctbl_bt601_5_wb = {
		66, 112, -38, 129, -94, -74, 25, -18, 112, 0,
	};

	for (i = 1; i < num_ovl; i++)
		dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);

	for (; i < num_wb; i++)
		dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_wb);
}
T
Tomi Valkeinen 已提交
708

709
static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
T
Tomi Valkeinen 已提交
710
{
711
	dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
T
Tomi Valkeinen 已提交
712 713
}

714
static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
T
Tomi Valkeinen 已提交
715
{
716
	dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
T
Tomi Valkeinen 已提交
717 718
}

719
static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
720 721 722 723
{
	dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
}

724
static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
725 726 727 728
{
	dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
}

729 730
static void dispc_ovl_set_pos(enum omap_plane plane,
		enum omap_overlay_caps caps, int x, int y)
T
Tomi Valkeinen 已提交
731
{
732 733 734 735 736 737
	u32 val;

	if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
		return;

	val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
738 739

	dispc_write_reg(DISPC_OVL_POSITION(plane), val);
T
Tomi Valkeinen 已提交
740 741
}

742 743
static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
		int height)
T
Tomi Valkeinen 已提交
744 745
{
	u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
746

747
	if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
748 749 750
		dispc_write_reg(DISPC_OVL_SIZE(plane), val);
	else
		dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
T
Tomi Valkeinen 已提交
751 752
}

753 754
static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
		int height)
T
Tomi Valkeinen 已提交
755 756 757 758 759 760
{
	u32 val;

	BUG_ON(plane == OMAP_DSS_GFX);

	val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
761

762 763 764 765
	if (plane == OMAP_DSS_WB)
		dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
	else
		dispc_write_reg(DISPC_OVL_SIZE(plane), val);
T
Tomi Valkeinen 已提交
766 767
}

768 769
static void dispc_ovl_set_zorder(enum omap_plane plane,
		enum omap_overlay_caps caps, u8 zorder)
770
{
771
	if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787
		return;

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
}

static void dispc_ovl_enable_zorder_planes(void)
{
	int i;

	if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
		return;

	for (i = 0; i < dss_feat_get_num_ovls(); i++)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
}

788 789
static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
		enum omap_overlay_caps caps, bool enable)
790
{
791
	if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
792 793
		return;

794
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
795 796
}

797 798
static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
		enum omap_overlay_caps caps, u8 global_alpha)
T
Tomi Valkeinen 已提交
799
{
800
	static const unsigned shifts[] = { 0, 8, 16, 24, };
801 802
	int shift;

803
	if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
804
		return;
805

806 807
	shift = shifts[plane];
	REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
T
Tomi Valkeinen 已提交
808 809
}

810
static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
T
Tomi Valkeinen 已提交
811
{
812
	dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
T
Tomi Valkeinen 已提交
813 814
}

815
static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
T
Tomi Valkeinen 已提交
816
{
817
	dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
T
Tomi Valkeinen 已提交
818 819
}

820
static void dispc_ovl_set_color_mode(enum omap_plane plane,
T
Tomi Valkeinen 已提交
821 822 823
		enum omap_color_mode color_mode)
{
	u32 m = 0;
824 825 826 827
	if (plane != OMAP_DSS_GFX) {
		switch (color_mode) {
		case OMAP_DSS_COLOR_NV12:
			m = 0x0; break;
828
		case OMAP_DSS_COLOR_RGBX16:
829 830 831
			m = 0x1; break;
		case OMAP_DSS_COLOR_RGBA16:
			m = 0x2; break;
832
		case OMAP_DSS_COLOR_RGB12U:
833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856
			m = 0x4; break;
		case OMAP_DSS_COLOR_ARGB16:
			m = 0x5; break;
		case OMAP_DSS_COLOR_RGB16:
			m = 0x6; break;
		case OMAP_DSS_COLOR_ARGB16_1555:
			m = 0x7; break;
		case OMAP_DSS_COLOR_RGB24U:
			m = 0x8; break;
		case OMAP_DSS_COLOR_RGB24P:
			m = 0x9; break;
		case OMAP_DSS_COLOR_YUV2:
			m = 0xa; break;
		case OMAP_DSS_COLOR_UYVY:
			m = 0xb; break;
		case OMAP_DSS_COLOR_ARGB32:
			m = 0xc; break;
		case OMAP_DSS_COLOR_RGBA32:
			m = 0xd; break;
		case OMAP_DSS_COLOR_RGBX32:
			m = 0xe; break;
		case OMAP_DSS_COLOR_XRGB16_1555:
			m = 0xf; break;
		default:
857
			BUG(); return;
858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880
		}
	} else {
		switch (color_mode) {
		case OMAP_DSS_COLOR_CLUT1:
			m = 0x0; break;
		case OMAP_DSS_COLOR_CLUT2:
			m = 0x1; break;
		case OMAP_DSS_COLOR_CLUT4:
			m = 0x2; break;
		case OMAP_DSS_COLOR_CLUT8:
			m = 0x3; break;
		case OMAP_DSS_COLOR_RGB12U:
			m = 0x4; break;
		case OMAP_DSS_COLOR_ARGB16:
			m = 0x5; break;
		case OMAP_DSS_COLOR_RGB16:
			m = 0x6; break;
		case OMAP_DSS_COLOR_ARGB16_1555:
			m = 0x7; break;
		case OMAP_DSS_COLOR_RGB24U:
			m = 0x8; break;
		case OMAP_DSS_COLOR_RGB24P:
			m = 0x9; break;
881
		case OMAP_DSS_COLOR_RGBX16:
882
			m = 0xa; break;
883
		case OMAP_DSS_COLOR_RGBA16:
884 885 886 887 888 889 890 891 892 893
			m = 0xb; break;
		case OMAP_DSS_COLOR_ARGB32:
			m = 0xc; break;
		case OMAP_DSS_COLOR_RGBA32:
			m = 0xd; break;
		case OMAP_DSS_COLOR_RGBX32:
			m = 0xe; break;
		case OMAP_DSS_COLOR_XRGB16_1555:
			m = 0xf; break;
		default:
894
			BUG(); return;
895
		}
T
Tomi Valkeinen 已提交
896 897
	}

898
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
T
Tomi Valkeinen 已提交
899 900
}

901 902 903 904 905 906 907 908 909 910 911 912
static void dispc_ovl_configure_burst_type(enum omap_plane plane,
		enum omap_dss_rotation_type rotation_type)
{
	if (dss_has_feature(FEAT_BURST_2D) == 0)
		return;

	if (rotation_type == OMAP_DSS_ROT_TILER)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
	else
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
}

913
void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
T
Tomi Valkeinen 已提交
914 915 916
{
	int shift;
	u32 val;
917
	int chan = 0, chan2 = 0;
T
Tomi Valkeinen 已提交
918 919 920 921 922 923 924

	switch (plane) {
	case OMAP_DSS_GFX:
		shift = 8;
		break;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
925
	case OMAP_DSS_VIDEO3:
T
Tomi Valkeinen 已提交
926 927 928 929 930 931 932
		shift = 16;
		break;
	default:
		BUG();
		return;
	}

933
	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
934 935 936 937 938 939 940 941 942 943 944 945 946 947
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		switch (channel) {
		case OMAP_DSS_CHANNEL_LCD:
			chan = 0;
			chan2 = 0;
			break;
		case OMAP_DSS_CHANNEL_DIGIT:
			chan = 1;
			chan2 = 0;
			break;
		case OMAP_DSS_CHANNEL_LCD2:
			chan = 0;
			chan2 = 1;
			break;
948 949 950 951 952 953 954 955 956
		case OMAP_DSS_CHANNEL_LCD3:
			if (dss_has_feature(FEAT_MGR_LCD3)) {
				chan = 0;
				chan2 = 2;
			} else {
				BUG();
				return;
			}
			break;
957 958
		default:
			BUG();
959
			return;
960 961 962 963 964 965 966
		}

		val = FLD_MOD(val, chan, shift, shift);
		val = FLD_MOD(val, chan2, 31, 30);
	} else {
		val = FLD_MOD(val, channel, shift, shift);
	}
967
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
T
Tomi Valkeinen 已提交
968
}
T
Tomi Valkeinen 已提交
969
EXPORT_SYMBOL(dispc_ovl_set_channel_out);
T
Tomi Valkeinen 已提交
970

971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987
static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
{
	int shift;
	u32 val;
	enum omap_channel channel;

	switch (plane) {
	case OMAP_DSS_GFX:
		shift = 8;
		break;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
	case OMAP_DSS_VIDEO3:
		shift = 16;
		break;
	default:
		BUG();
988
		return 0;
989 990 991 992
	}

	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));

993 994 995 996 997 998 999 1000
	if (dss_has_feature(FEAT_MGR_LCD3)) {
		if (FLD_GET(val, 31, 30) == 0)
			channel = FLD_GET(val, shift, shift);
		else if (FLD_GET(val, 31, 30) == 1)
			channel = OMAP_DSS_CHANNEL_LCD2;
		else
			channel = OMAP_DSS_CHANNEL_LCD3;
	} else if (dss_has_feature(FEAT_MGR_LCD2)) {
1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011
		if (FLD_GET(val, 31, 30) == 0)
			channel = FLD_GET(val, shift, shift);
		else
			channel = OMAP_DSS_CHANNEL_LCD2;
	} else {
		channel = FLD_GET(val, shift, shift);
	}

	return channel;
}

1012 1013 1014 1015 1016 1017 1018
void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
{
	enum omap_plane plane = OMAP_DSS_WB;

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
}

1019
static void dispc_ovl_set_burst_size(enum omap_plane plane,
T
Tomi Valkeinen 已提交
1020 1021
		enum omap_burst_size burst_size)
{
1022
	static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
T
Tomi Valkeinen 已提交
1023 1024
	int shift;

1025
	shift = shifts[plane];
1026
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
T
Tomi Valkeinen 已提交
1027 1028
}

1029 1030 1031 1032 1033 1034
static void dispc_configure_burst_sizes(void)
{
	int i;
	const int burst_size = BURST_SIZE_X8;

	/* Configure burst size always to maximum size */
1035
	for (i = 0; i < dss_feat_get_num_ovls(); ++i)
1036
		dispc_ovl_set_burst_size(i, burst_size);
1037 1038
}

1039
static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
1040 1041 1042 1043 1044 1045
{
	unsigned unit = dss_feat_get_burst_size_unit();
	/* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
	return unit * 8;
}

1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059
void dispc_enable_gamma_table(bool enable)
{
	/*
	 * This is partially implemented to support only disabling of
	 * the gamma table.
	 */
	if (enable) {
		DSSWARN("Gamma table enabling for TV not yet supported");
		return;
	}

	REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
}

1060
static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
1061
{
1062
	if (channel == OMAP_DSS_CHANNEL_DIGIT)
1063 1064
		return;

1065
	mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
1066 1067
}

1068
static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
1069
		const struct omap_dss_cpr_coefs *coefs)
1070 1071 1072
{
	u32 coef_r, coef_g, coef_b;

1073
	if (!dss_mgr_is_lcd(channel))
1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
		return;

	coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
		FLD_VAL(coefs->rb, 9, 0);
	coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
		FLD_VAL(coefs->gb, 9, 0);
	coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
		FLD_VAL(coefs->bb, 9, 0);

	dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
	dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
	dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
}

1088
static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
T
Tomi Valkeinen 已提交
1089 1090 1091 1092 1093
{
	u32 val;

	BUG_ON(plane == OMAP_DSS_GFX);

1094
	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
T
Tomi Valkeinen 已提交
1095
	val = FLD_MOD(val, enable, 9, 9);
1096
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
T
Tomi Valkeinen 已提交
1097 1098
}

1099 1100
static void dispc_ovl_enable_replication(enum omap_plane plane,
		enum omap_overlay_caps caps, bool enable)
T
Tomi Valkeinen 已提交
1101
{
1102
	static const unsigned shifts[] = { 5, 10, 10, 10 };
1103
	int shift;
T
Tomi Valkeinen 已提交
1104

1105 1106 1107
	if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
		return;

1108 1109
	shift = shifts[plane];
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
T
Tomi Valkeinen 已提交
1110 1111
}

1112
static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
1113
		u16 height)
T
Tomi Valkeinen 已提交
1114 1115 1116
{
	u32 val;

1117 1118 1119
	val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
		FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);

1120
	dispc_write_reg(DISPC_SIZE_MGR(channel), val);
T
Tomi Valkeinen 已提交
1121 1122
}

1123
static void dispc_init_fifos(void)
T
Tomi Valkeinen 已提交
1124 1125
{
	u32 size;
1126
	int fifo;
1127
	u8 start, end;
1128 1129 1130
	u32 unit;

	unit = dss_feat_get_buffer_size_unit();
T
Tomi Valkeinen 已提交
1131

1132
	dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
T
Tomi Valkeinen 已提交
1133

1134 1135
	for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
		size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
1136
		size *= unit;
1137 1138 1139 1140 1141 1142 1143
		dispc.fifo_size[fifo] = size;

		/*
		 * By default fifos are mapped directly to overlays, fifo 0 to
		 * ovl 0, fifo 1 to ovl 1, etc.
		 */
		dispc.fifo_assignment[fifo] = fifo;
T
Tomi Valkeinen 已提交
1144
	}
1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167

	/*
	 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
	 * causes problems with certain use cases, like using the tiler in 2D
	 * mode. The below hack swaps the fifos of GFX and WB planes, thus
	 * giving GFX plane a larger fifo. WB but should work fine with a
	 * smaller fifo.
	 */
	if (dispc.feat->gfx_fifo_workaround) {
		u32 v;

		v = dispc_read_reg(DISPC_GLOBAL_BUFFER);

		v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
		v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
		v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
		v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */

		dispc_write_reg(DISPC_GLOBAL_BUFFER, v);

		dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
		dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
	}
T
Tomi Valkeinen 已提交
1168 1169
}

1170
static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
T
Tomi Valkeinen 已提交
1171
{
1172 1173 1174 1175 1176 1177 1178 1179 1180
	int fifo;
	u32 size = 0;

	for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
		if (dispc.fifo_assignment[fifo] == plane)
			size += dispc.fifo_size[fifo];
	}

	return size;
T
Tomi Valkeinen 已提交
1181 1182
}

1183
void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
T
Tomi Valkeinen 已提交
1184
{
1185
	u8 hi_start, hi_end, lo_start, lo_end;
1186 1187 1188 1189 1190 1191 1192 1193 1194
	u32 unit;

	unit = dss_feat_get_buffer_size_unit();

	WARN_ON(low % unit != 0);
	WARN_ON(high % unit != 0);

	low /= unit;
	high /= unit;
1195

1196 1197 1198
	dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
	dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);

1199
	DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
T
Tomi Valkeinen 已提交
1200
			plane,
1201
			REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1202
				lo_start, lo_end) * unit,
1203
			REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1204 1205
				hi_start, hi_end) * unit,
			low * unit, high * unit);
T
Tomi Valkeinen 已提交
1206

1207
	dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
1208 1209
			FLD_VAL(high, hi_start, hi_end) |
			FLD_VAL(low, lo_start, lo_end));
1210 1211 1212 1213 1214 1215 1216 1217 1218

	/*
	 * configure the preload to the pipeline's high threhold, if HT it's too
	 * large for the preload field, set the threshold to the maximum value
	 * that can be held by the preload register
	 */
	if (dss_has_feature(FEAT_PRELOAD) && dispc.feat->set_max_preload &&
			plane != OMAP_DSS_WB)
		dispc_write_reg(DISPC_OVL_PRELOAD(plane), min(high, 0xfffu));
T
Tomi Valkeinen 已提交
1219
}
1220
EXPORT_SYMBOL(dispc_ovl_set_fifo_threshold);
T
Tomi Valkeinen 已提交
1221 1222 1223

void dispc_enable_fifomerge(bool enable)
{
1224 1225 1226 1227 1228
	if (!dss_has_feature(FEAT_FIFO_MERGE)) {
		WARN_ON(enable);
		return;
	}

T
Tomi Valkeinen 已提交
1229 1230 1231 1232
	DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
	REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
}

1233
void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
1234 1235
		u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
		bool manual_update)
1236 1237 1238 1239 1240 1241 1242
{
	/*
	 * All sizes are in bytes. Both the buffer and burst are made of
	 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
	 */

	unsigned buf_unit = dss_feat_get_buffer_size_unit();
1243 1244
	unsigned ovl_fifo_size, total_fifo_size, burst_size;
	int i;
1245 1246

	burst_size = dispc_ovl_get_burst_size(plane);
1247
	ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
1248

1249 1250
	if (use_fifomerge) {
		total_fifo_size = 0;
1251
		for (i = 0; i < dss_feat_get_num_ovls(); ++i)
1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262
			total_fifo_size += dispc_ovl_get_fifo_size(i);
	} else {
		total_fifo_size = ovl_fifo_size;
	}

	/*
	 * We use the same low threshold for both fifomerge and non-fifomerge
	 * cases, but for fifomerge we calculate the high threshold using the
	 * combined fifo size
	 */

1263
	if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
1264 1265
		*fifo_low = ovl_fifo_size - burst_size * 2;
		*fifo_high = total_fifo_size - burst_size;
1266 1267 1268 1269 1270 1271 1272 1273
	} else if (plane == OMAP_DSS_WB) {
		/*
		 * Most optimal configuration for writeback is to push out data
		 * to the interconnect the moment writeback pushes enough pixels
		 * in the FIFO to form a burst
		 */
		*fifo_low = 0;
		*fifo_high = burst_size;
1274 1275 1276 1277
	} else {
		*fifo_low = ovl_fifo_size - burst_size;
		*fifo_high = total_fifo_size - buf_unit;
	}
1278
}
1279
EXPORT_SYMBOL(dispc_ovl_compute_fifo_thresholds);
1280

1281
static void dispc_ovl_set_fir(enum omap_plane plane,
1282 1283
				int hinc, int vinc,
				enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
1284 1285 1286
{
	u32 val;

1287 1288
	if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
		u8 hinc_start, hinc_end, vinc_start, vinc_end;
1289

1290 1291 1292 1293 1294 1295
		dss_feat_get_reg_field(FEAT_REG_FIRHINC,
					&hinc_start, &hinc_end);
		dss_feat_get_reg_field(FEAT_REG_FIRVINC,
					&vinc_start, &vinc_end);
		val = FLD_VAL(vinc, vinc_start, vinc_end) |
				FLD_VAL(hinc, hinc_start, hinc_end);
1296

1297 1298 1299 1300 1301
		dispc_write_reg(DISPC_OVL_FIR(plane), val);
	} else {
		val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
		dispc_write_reg(DISPC_OVL_FIR2(plane), val);
	}
T
Tomi Valkeinen 已提交
1302 1303
}

1304
static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
T
Tomi Valkeinen 已提交
1305 1306
{
	u32 val;
1307
	u8 hor_start, hor_end, vert_start, vert_end;
T
Tomi Valkeinen 已提交
1308

1309 1310 1311 1312 1313 1314
	dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
	dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);

	val = FLD_VAL(vaccu, vert_start, vert_end) |
			FLD_VAL(haccu, hor_start, hor_end);

1315
	dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
T
Tomi Valkeinen 已提交
1316 1317
}

1318
static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
T
Tomi Valkeinen 已提交
1319 1320
{
	u32 val;
1321
	u8 hor_start, hor_end, vert_start, vert_end;
T
Tomi Valkeinen 已提交
1322

1323 1324 1325 1326 1327 1328
	dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
	dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);

	val = FLD_VAL(vaccu, vert_start, vert_end) |
			FLD_VAL(haccu, hor_start, hor_end);

1329
	dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
T
Tomi Valkeinen 已提交
1330 1331
}

1332 1333
static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
		int vaccu)
1334 1335 1336 1337 1338 1339 1340
{
	u32 val;

	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
	dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
}

1341 1342
static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
		int vaccu)
1343 1344 1345 1346 1347 1348
{
	u32 val;

	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
	dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
}
T
Tomi Valkeinen 已提交
1349

1350
static void dispc_ovl_set_scale_param(enum omap_plane plane,
T
Tomi Valkeinen 已提交
1351 1352
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
1353 1354
		bool five_taps, u8 rotation,
		enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
1355
{
1356
	int fir_hinc, fir_vinc;
T
Tomi Valkeinen 已提交
1357

1358 1359
	fir_hinc = 1024 * orig_width / out_width;
	fir_vinc = 1024 * orig_height / out_height;
T
Tomi Valkeinen 已提交
1360

1361 1362
	dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
				color_comp);
1363
	dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
1364 1365
}

1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420
static void dispc_ovl_set_accu_uv(enum omap_plane plane,
		u16 orig_width,	u16 orig_height, u16 out_width, u16 out_height,
		bool ilace, enum omap_color_mode color_mode, u8 rotation)
{
	int h_accu2_0, h_accu2_1;
	int v_accu2_0, v_accu2_1;
	int chroma_hinc, chroma_vinc;
	int idx;

	struct accu {
		s8 h0_m, h0_n;
		s8 h1_m, h1_n;
		s8 v0_m, v0_n;
		s8 v1_m, v1_n;
	};

	const struct accu *accu_table;
	const struct accu *accu_val;

	static const struct accu accu_nv12[4] = {
		{  0, 1,  0, 1 , -1, 2, 0, 1 },
		{  1, 2, -3, 4 ,  0, 1, 0, 1 },
		{ -1, 1,  0, 1 , -1, 2, 0, 1 },
		{ -1, 2, -1, 2 , -1, 1, 0, 1 },
	};

	static const struct accu accu_nv12_ilace[4] = {
		{  0, 1,  0, 1 , -3, 4, -1, 4 },
		{ -1, 4, -3, 4 ,  0, 1,  0, 1 },
		{ -1, 1,  0, 1 , -1, 4, -3, 4 },
		{ -3, 4, -3, 4 , -1, 1,  0, 1 },
	};

	static const struct accu accu_yuv[4] = {
		{  0, 1, 0, 1,  0, 1, 0, 1 },
		{  0, 1, 0, 1,  0, 1, 0, 1 },
		{ -1, 1, 0, 1,  0, 1, 0, 1 },
		{  0, 1, 0, 1, -1, 1, 0, 1 },
	};

	switch (rotation) {
	case OMAP_DSS_ROT_0:
		idx = 0;
		break;
	case OMAP_DSS_ROT_90:
		idx = 1;
		break;
	case OMAP_DSS_ROT_180:
		idx = 2;
		break;
	case OMAP_DSS_ROT_270:
		idx = 3;
		break;
	default:
		BUG();
1421
		return;
1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436
	}

	switch (color_mode) {
	case OMAP_DSS_COLOR_NV12:
		if (ilace)
			accu_table = accu_nv12_ilace;
		else
			accu_table = accu_nv12;
		break;
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
		accu_table = accu_yuv;
		break;
	default:
		BUG();
1437
		return;
1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453
	}

	accu_val = &accu_table[idx];

	chroma_hinc = 1024 * orig_width / out_width;
	chroma_vinc = 1024 * orig_height / out_height;

	h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
	h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
	v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
	v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;

	dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
	dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
}

1454
static void dispc_ovl_set_scaling_common(enum omap_plane plane,
1455 1456 1457 1458 1459 1460 1461 1462 1463
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
		bool fieldmode, enum omap_color_mode color_mode,
		u8 rotation)
{
	int accu0 = 0;
	int accu1 = 0;
	u32 l;
T
Tomi Valkeinen 已提交
1464

1465
	dispc_ovl_set_scale_param(plane, orig_width, orig_height,
1466 1467
				out_width, out_height, five_taps,
				rotation, DISPC_COLOR_COMPONENT_RGB_Y);
1468
	l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
T
Tomi Valkeinen 已提交
1469

1470 1471
	/* RESIZEENABLE and VERTICALTAPS */
	l &= ~((0x3 << 5) | (0x1 << 21));
1472 1473
	l |= (orig_width != out_width) ? (1 << 5) : 0;
	l |= (orig_height != out_height) ? (1 << 6) : 0;
1474
	l |= five_taps ? (1 << 21) : 0;
T
Tomi Valkeinen 已提交
1475

1476 1477 1478
	/* VRESIZECONF and HRESIZECONF */
	if (dss_has_feature(FEAT_RESIZECONF)) {
		l &= ~(0x3 << 7);
1479 1480
		l |= (orig_width <= out_width) ? 0 : (1 << 7);
		l |= (orig_height <= out_height) ? 0 : (1 << 8);
1481
	}
T
Tomi Valkeinen 已提交
1482

1483 1484 1485 1486 1487
	/* LINEBUFFERSPLIT */
	if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
		l &= ~(0x1 << 22);
		l |= five_taps ? (1 << 22) : 0;
	}
T
Tomi Valkeinen 已提交
1488

1489
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
T
Tomi Valkeinen 已提交
1490 1491 1492 1493 1494 1495 1496

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	if (ilace && !fieldmode) {
		accu1 = 0;
1497
		accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
T
Tomi Valkeinen 已提交
1498 1499 1500 1501 1502 1503
		if (accu0 >= 1024/2) {
			accu1 = 1024/2;
			accu0 -= accu1;
		}
	}

1504 1505
	dispc_ovl_set_vid_accu0(plane, 0, accu0);
	dispc_ovl_set_vid_accu1(plane, 0, accu1);
T
Tomi Valkeinen 已提交
1506 1507
}

1508
static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
1509 1510 1511 1512 1513 1514 1515 1516
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
		bool fieldmode, enum omap_color_mode color_mode,
		u8 rotation)
{
	int scale_x = out_width != orig_width;
	int scale_y = out_height != orig_height;
1517
	bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
1518 1519 1520 1521 1522 1523 1524

	if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
		return;
	if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
			color_mode != OMAP_DSS_COLOR_UYVY &&
			color_mode != OMAP_DSS_COLOR_NV12)) {
		/* reset chroma resampling for RGB formats  */
1525 1526
		if (plane != OMAP_DSS_WB)
			REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
1527 1528
		return;
	}
1529 1530 1531 1532

	dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
			out_height, ilace, color_mode, rotation);

1533 1534
	switch (color_mode) {
	case OMAP_DSS_COLOR_NV12:
1535 1536 1537 1538 1539 1540 1541 1542 1543 1544
		if (chroma_upscale) {
			/* UV is subsampled by 2 horizontally and vertically */
			orig_height >>= 1;
			orig_width >>= 1;
		} else {
			/* UV is downsampled by 2 horizontally and vertically */
			orig_height <<= 1;
			orig_width <<= 1;
		}

1545 1546 1547
		break;
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
1548
		/* For YUV422 with 90/270 rotation, we don't upsample chroma */
1549
		if (rotation == OMAP_DSS_ROT_0 ||
1550 1551 1552 1553 1554 1555 1556 1557 1558
				rotation == OMAP_DSS_ROT_180) {
			if (chroma_upscale)
				/* UV is subsampled by 2 horizontally */
				orig_width >>= 1;
			else
				/* UV is downsampled by 2 horizontally */
				orig_width <<= 1;
		}

1559 1560 1561
		/* must use FIR for YUV422 if rotated */
		if (rotation != OMAP_DSS_ROT_0)
			scale_x = scale_y = true;
1562

1563 1564 1565
		break;
	default:
		BUG();
1566
		return;
1567 1568 1569 1570 1571 1572 1573
	}

	if (out_width != orig_width)
		scale_x = true;
	if (out_height != orig_height)
		scale_y = true;

1574
	dispc_ovl_set_scale_param(plane, orig_width, orig_height,
1575 1576 1577
			out_width, out_height, five_taps,
				rotation, DISPC_COLOR_COMPONENT_UV);

1578 1579 1580 1581
	if (plane != OMAP_DSS_WB)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
			(scale_x || scale_y) ? 1 : 0, 8, 8);

1582 1583 1584 1585 1586 1587
	/* set H scaling */
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
	/* set V scaling */
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
}

1588
static void dispc_ovl_set_scaling(enum omap_plane plane,
1589 1590 1591 1592 1593 1594 1595 1596
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
		bool fieldmode, enum omap_color_mode color_mode,
		u8 rotation)
{
	BUG_ON(plane == OMAP_DSS_GFX);

1597
	dispc_ovl_set_scaling_common(plane,
1598 1599 1600 1601 1602 1603
			orig_width, orig_height,
			out_width, out_height,
			ilace, five_taps,
			fieldmode, color_mode,
			rotation);

1604
	dispc_ovl_set_scaling_uv(plane,
1605 1606 1607 1608 1609 1610 1611
		orig_width, orig_height,
		out_width, out_height,
		ilace, five_taps,
		fieldmode, color_mode,
		rotation);
}

1612
static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
1613
		enum omap_dss_rotation_type rotation_type,
T
Tomi Valkeinen 已提交
1614 1615
		bool mirroring, enum omap_color_mode color_mode)
{
1616 1617 1618
	bool row_repeat = false;
	int vidrot = 0;

T
Tomi Valkeinen 已提交
1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654
	if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY) {

		if (mirroring) {
			switch (rotation) {
			case OMAP_DSS_ROT_0:
				vidrot = 2;
				break;
			case OMAP_DSS_ROT_90:
				vidrot = 1;
				break;
			case OMAP_DSS_ROT_180:
				vidrot = 0;
				break;
			case OMAP_DSS_ROT_270:
				vidrot = 3;
				break;
			}
		} else {
			switch (rotation) {
			case OMAP_DSS_ROT_0:
				vidrot = 0;
				break;
			case OMAP_DSS_ROT_90:
				vidrot = 1;
				break;
			case OMAP_DSS_ROT_180:
				vidrot = 2;
				break;
			case OMAP_DSS_ROT_270:
				vidrot = 3;
				break;
			}
		}

		if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
1655
			row_repeat = true;
T
Tomi Valkeinen 已提交
1656
		else
1657
			row_repeat = false;
T
Tomi Valkeinen 已提交
1658
	}
1659

1660
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
1661
	if (dss_has_feature(FEAT_ROWREPEATENABLE))
1662 1663
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
			row_repeat ? 1 : 0, 18, 18);
1664 1665 1666 1667 1668 1669 1670 1671 1672

	if (color_mode == OMAP_DSS_COLOR_NV12) {
		bool doublestride = (rotation_type == OMAP_DSS_ROT_TILER) &&
					(rotation == OMAP_DSS_ROT_0 ||
					rotation == OMAP_DSS_ROT_180);
		/* DOUBLESTRIDE */
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), doublestride, 22, 22);
	}

T
Tomi Valkeinen 已提交
1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684
}

static int color_mode_to_bpp(enum omap_color_mode color_mode)
{
	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
		return 1;
	case OMAP_DSS_COLOR_CLUT2:
		return 2;
	case OMAP_DSS_COLOR_CLUT4:
		return 4;
	case OMAP_DSS_COLOR_CLUT8:
1685
	case OMAP_DSS_COLOR_NV12:
T
Tomi Valkeinen 已提交
1686 1687 1688 1689 1690 1691
		return 8;
	case OMAP_DSS_COLOR_RGB12U:
	case OMAP_DSS_COLOR_RGB16:
	case OMAP_DSS_COLOR_ARGB16:
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
1692 1693 1694 1695
	case OMAP_DSS_COLOR_RGBA16:
	case OMAP_DSS_COLOR_RGBX16:
	case OMAP_DSS_COLOR_ARGB16_1555:
	case OMAP_DSS_COLOR_XRGB16_1555:
T
Tomi Valkeinen 已提交
1696 1697 1698 1699 1700 1701 1702 1703 1704 1705
		return 16;
	case OMAP_DSS_COLOR_RGB24P:
		return 24;
	case OMAP_DSS_COLOR_RGB24U:
	case OMAP_DSS_COLOR_ARGB32:
	case OMAP_DSS_COLOR_RGBA32:
	case OMAP_DSS_COLOR_RGBX32:
		return 32;
	default:
		BUG();
1706
		return 0;
T
Tomi Valkeinen 已提交
1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719
	}
}

static s32 pixinc(int pixels, u8 ps)
{
	if (pixels == 1)
		return 1;
	else if (pixels > 1)
		return 1 + (pixels - 1) * ps;
	else if (pixels < 0)
		return 1 - (-pixels + 1) * ps;
	else
		BUG();
1720
		return 0;
T
Tomi Valkeinen 已提交
1721 1722 1723 1724 1725 1726 1727 1728
}

static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
		u16 screen_width,
		u16 width, u16 height,
		enum omap_color_mode color_mode, bool fieldmode,
		unsigned int field_offset,
		unsigned *offset0, unsigned *offset1,
1729
		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
T
Tomi Valkeinen 已提交
1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774
{
	u8 ps;

	/* FIXME CLUT formats */
	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
	case OMAP_DSS_COLOR_CLUT2:
	case OMAP_DSS_COLOR_CLUT4:
	case OMAP_DSS_COLOR_CLUT8:
		BUG();
		return;
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
		ps = 4;
		break;
	default:
		ps = color_mode_to_bpp(color_mode) / 8;
		break;
	}

	DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
			width, height);

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	switch (rotation + mirror * 4) {
	case OMAP_DSS_ROT_0:
	case OMAP_DSS_ROT_180:
		/*
		 * If the pixel format is YUV or UYVY divide the width
		 * of the image by 2 for 0 and 180 degree rotation.
		 */
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			width = width >> 1;
	case OMAP_DSS_ROT_90:
	case OMAP_DSS_ROT_270:
		*offset1 = 0;
		if (field_offset)
			*offset0 = field_offset * screen_width * ps;
		else
			*offset0 = 0;

1775 1776 1777 1778
		*row_inc = pixinc(1 +
			(y_predecim * screen_width - x_predecim * width) +
			(fieldmode ? screen_width : 0), ps);
		*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795
		break;

	case OMAP_DSS_ROT_0 + 4:
	case OMAP_DSS_ROT_180 + 4:
		/* If the pixel format is YUV or UYVY divide the width
		 * of the image by 2  for 0 degree and 180 degree
		 */
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			width = width >> 1;
	case OMAP_DSS_ROT_90 + 4:
	case OMAP_DSS_ROT_270 + 4:
		*offset1 = 0;
		if (field_offset)
			*offset0 = field_offset * screen_width * ps;
		else
			*offset0 = 0;
1796 1797 1798 1799
		*row_inc = pixinc(1 -
			(y_predecim * screen_width + x_predecim * width) -
			(fieldmode ? screen_width : 0), ps);
		*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
1800 1801 1802 1803
		break;

	default:
		BUG();
1804
		return;
T
Tomi Valkeinen 已提交
1805 1806 1807 1808 1809 1810 1811 1812 1813
	}
}

static void calc_dma_rotation_offset(u8 rotation, bool mirror,
		u16 screen_width,
		u16 width, u16 height,
		enum omap_color_mode color_mode, bool fieldmode,
		unsigned int field_offset,
		unsigned *offset0, unsigned *offset1,
1814
		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
T
Tomi Valkeinen 已提交
1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855
{
	u8 ps;
	u16 fbw, fbh;

	/* FIXME CLUT formats */
	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
	case OMAP_DSS_COLOR_CLUT2:
	case OMAP_DSS_COLOR_CLUT4:
	case OMAP_DSS_COLOR_CLUT8:
		BUG();
		return;
	default:
		ps = color_mode_to_bpp(color_mode) / 8;
		break;
	}

	DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
			width, height);

	/* width & height are overlay sizes, convert to fb sizes */

	if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
		fbw = width;
		fbh = height;
	} else {
		fbw = height;
		fbh = width;
	}

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	switch (rotation + mirror * 4) {
	case OMAP_DSS_ROT_0:
		*offset1 = 0;
		if (field_offset)
			*offset0 = *offset1 + field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
1856 1857 1858 1859 1860 1861 1862 1863
		*row_inc = pixinc(1 +
			(y_predecim * screen_width - fbw * x_predecim) +
			(fieldmode ? screen_width : 0),	ps);
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
1864 1865 1866 1867 1868 1869 1870
		break;
	case OMAP_DSS_ROT_90:
		*offset1 = screen_width * (fbh - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 + field_offset * ps;
		else
			*offset0 = *offset1;
1871 1872 1873
		*row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
				y_predecim + (fieldmode ? 1 : 0), ps);
		*pix_inc = pixinc(-x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
1874 1875 1876 1877 1878 1879 1880 1881
		break;
	case OMAP_DSS_ROT_180:
		*offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
		*row_inc = pixinc(-1 -
1882 1883 1884 1885 1886 1887 1888
			(y_predecim * screen_width - fbw * x_predecim) -
			(fieldmode ? screen_width : 0),	ps);
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(-x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(-x_predecim, ps);
T
Tomi Valkeinen 已提交
1889 1890 1891 1892 1893 1894 1895
		break;
	case OMAP_DSS_ROT_270:
		*offset1 = (fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * ps;
		else
			*offset0 = *offset1;
1896 1897 1898
		*row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
				y_predecim - (fieldmode ? 1 : 0), ps);
		*pix_inc = pixinc(x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
1899 1900 1901 1902 1903 1904 1905 1906 1907
		break;

	/* mirroring */
	case OMAP_DSS_ROT_0 + 4:
		*offset1 = (fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 + field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
1908
		*row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
T
Tomi Valkeinen 已提交
1909 1910
				(fieldmode ? screen_width : 0),
				ps);
1911 1912 1913 1914 1915
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(-x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(-x_predecim, ps);
T
Tomi Valkeinen 已提交
1916 1917 1918 1919 1920 1921 1922 1923
		break;

	case OMAP_DSS_ROT_90 + 4:
		*offset1 = 0;
		if (field_offset)
			*offset0 = *offset1 + field_offset * ps;
		else
			*offset0 = *offset1;
1924 1925
		*row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
				y_predecim + (fieldmode ? 1 : 0),
T
Tomi Valkeinen 已提交
1926
				ps);
1927
		*pix_inc = pixinc(x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
1928 1929 1930 1931 1932 1933 1934 1935
		break;

	case OMAP_DSS_ROT_180 + 4:
		*offset1 = screen_width * (fbh - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
1936
		*row_inc = pixinc(1 - y_predecim * screen_width * 2 -
T
Tomi Valkeinen 已提交
1937 1938
				(fieldmode ? screen_width : 0),
				ps);
1939 1940 1941 1942 1943
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
1944 1945 1946 1947 1948 1949 1950 1951
		break;

	case OMAP_DSS_ROT_270 + 4:
		*offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * ps;
		else
			*offset0 = *offset1;
1952 1953
		*row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
				y_predecim - (fieldmode ? 1 : 0),
T
Tomi Valkeinen 已提交
1954
				ps);
1955
		*pix_inc = pixinc(-x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
1956 1957 1958 1959
		break;

	default:
		BUG();
1960
		return;
T
Tomi Valkeinen 已提交
1961 1962 1963
	}
}

1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002
static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
		enum omap_color_mode color_mode, bool fieldmode,
		unsigned int field_offset, unsigned *offset0, unsigned *offset1,
		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
{
	u8 ps;

	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
	case OMAP_DSS_COLOR_CLUT2:
	case OMAP_DSS_COLOR_CLUT4:
	case OMAP_DSS_COLOR_CLUT8:
		BUG();
		return;
	default:
		ps = color_mode_to_bpp(color_mode) / 8;
		break;
	}

	DSSDBG("scrw %d, width %d\n", screen_width, width);

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	*offset1 = 0;
	if (field_offset)
		*offset0 = *offset1 + field_offset * screen_width * ps;
	else
		*offset0 = *offset1;
	*row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
			(fieldmode ? screen_width : 0), ps);
	if (color_mode == OMAP_DSS_COLOR_YUV2 ||
		color_mode == OMAP_DSS_COLOR_UYVY)
		*pix_inc = pixinc(x_predecim, 2 * ps);
	else
		*pix_inc = pixinc(x_predecim, ps);
}

2003 2004 2005 2006
/*
 * This function is used to avoid synclosts in OMAP3, because of some
 * undocumented horizontal position and timing related limitations.
 */
2007
static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
2008
		const struct omap_video_timings *t, u16 pos_x,
2009 2010
		u16 width, u16 height, u16 out_width, u16 out_height,
		bool five_taps)
2011
{
2012
	const int ds = DIV_ROUND_UP(height, out_height);
2013
	unsigned long nonactive;
2014 2015 2016 2017
	static const u8 limits[3] = { 8, 10, 20 };
	u64 val, blank;
	int i;

2018
	nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
2019 2020 2021 2022 2023 2024

	i = 0;
	if (out_height < height)
		i++;
	if (out_width < width)
		i++;
2025
	blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
2026 2027 2028 2029
	DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
	if (blank <= limits[i])
		return -EINVAL;

2030 2031 2032 2033
	/* FIXME add checks for 3-tap filter once the limitations are known */
	if (!five_taps)
		return 0;

2034 2035 2036 2037 2038 2039 2040
	/*
	 * Pixel data should be prepared before visible display point starts.
	 * So, atleast DS-2 lines must have already been fetched by DISPC
	 * during nonactive - pos_x period.
	 */
	val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
	DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
2041 2042
		val, max(0, ds - 2) * width);
	if (val < max(0, ds - 2) * width)
2043 2044 2045 2046 2047 2048 2049 2050 2051
		return -EINVAL;

	/*
	 * All lines need to be refilled during the nonactive period of which
	 * only one line can be loaded during the active period. So, atleast
	 * DS - 1 lines should be loaded during nonactive period.
	 */
	val =  div_u64((u64)nonactive * lclk, pclk);
	DSSDBG("nonactive * pcd  = %llu, max(0, DS - 1) * width = %d\n",
2052 2053
		val, max(0, ds - 1) * width);
	if (val < max(0, ds - 1) * width)
2054 2055 2056 2057 2058
		return -EINVAL;

	return 0;
}

2059
static unsigned long calc_core_clk_five_taps(unsigned long pclk,
2060 2061
		const struct omap_video_timings *mgr_timings, u16 width,
		u16 height, u16 out_width, u16 out_height,
2062
		enum omap_color_mode color_mode)
T
Tomi Valkeinen 已提交
2063
{
2064
	u32 core_clk = 0;
2065
	u64 tmp;
T
Tomi Valkeinen 已提交
2066

2067 2068 2069
	if (height <= out_height && width <= out_width)
		return (unsigned long) pclk;

T
Tomi Valkeinen 已提交
2070
	if (height > out_height) {
2071
		unsigned int ppl = mgr_timings->x_res;
T
Tomi Valkeinen 已提交
2072 2073 2074

		tmp = pclk * height * out_width;
		do_div(tmp, 2 * out_height * ppl);
2075
		core_clk = tmp;
T
Tomi Valkeinen 已提交
2076

2077 2078 2079 2080
		if (height > 2 * out_height) {
			if (ppl == out_width)
				return 0;

T
Tomi Valkeinen 已提交
2081 2082
			tmp = pclk * (height - 2 * out_height) * out_width;
			do_div(tmp, 2 * out_height * (ppl - out_width));
2083
			core_clk = max_t(u32, core_clk, tmp);
T
Tomi Valkeinen 已提交
2084 2085 2086 2087 2088 2089
		}
	}

	if (width > out_width) {
		tmp = pclk * width;
		do_div(tmp, out_width);
2090
		core_clk = max_t(u32, core_clk, tmp);
T
Tomi Valkeinen 已提交
2091 2092

		if (color_mode == OMAP_DSS_COLOR_RGB24U)
2093
			core_clk <<= 1;
T
Tomi Valkeinen 已提交
2094 2095
	}

2096
	return core_clk;
T
Tomi Valkeinen 已提交
2097 2098
}

2099
static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
2100
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
2101 2102 2103 2104 2105 2106 2107
{
	if (height > out_height && width > out_width)
		return pclk * 4;
	else
		return pclk * 2;
}

2108
static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
2109
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
T
Tomi Valkeinen 已提交
2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130
{
	unsigned int hf, vf;

	/*
	 * FIXME how to determine the 'A' factor
	 * for the no downscaling case ?
	 */

	if (width > 3 * out_width)
		hf = 4;
	else if (width > 2 * out_width)
		hf = 3;
	else if (width > out_width)
		hf = 2;
	else
		hf = 1;
	if (height > out_height)
		vf = 2;
	else
		vf = 1;

2131 2132 2133
	return pclk * vf * hf;
}

2134
static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
2135
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
2136
{
2137 2138 2139 2140 2141 2142 2143 2144 2145
	/*
	 * If the overlay/writeback is in mem to mem mode, there are no
	 * downscaling limitations with respect to pixel clock, return 1 as
	 * required core clock to represent that we have sufficient enough
	 * core clock to do maximum downscaling
	 */
	if (mem_to_mem)
		return 1;

2146 2147 2148 2149 2150 2151
	if (width > out_width)
		return DIV_ROUND_UP(pclk, out_width) * width;
	else
		return pclk;
}

2152
static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
2153 2154 2155 2156
		const struct omap_video_timings *mgr_timings,
		u16 width, u16 height, u16 out_width, u16 out_height,
		enum omap_color_mode color_mode, bool *five_taps,
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2157
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2158 2159 2160 2161 2162 2163
{
	int error;
	u16 in_width, in_height;
	int min_factor = min(*decim_x, *decim_y);
	const int maxsinglelinewidth =
			dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2164

2165 2166 2167
	*five_taps = false;

	do {
2168 2169
		in_height = height / *decim_y;
		in_width = width / *decim_x;
2170
		*core_clk = dispc.feat->calc_core_clk(pclk, in_width,
2171
				in_height, out_width, out_height, mem_to_mem);
2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192
		error = (in_width > maxsinglelinewidth || !*core_clk ||
			*core_clk > dispc_core_clk_rate());
		if (error) {
			if (*decim_x == *decim_y) {
				*decim_x = min_factor;
				++*decim_y;
			} else {
				swap(*decim_x, *decim_y);
				if (*decim_x < *decim_y)
					++*decim_x;
			}
		}
	} while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);

	if (in_width > maxsinglelinewidth) {
		DSSERR("Cannot scale max input width exceeded");
		return -EINVAL;
	}
	return 0;
}

2193
static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
2194 2195 2196 2197
		const struct omap_video_timings *mgr_timings,
		u16 width, u16 height, u16 out_width, u16 out_height,
		enum omap_color_mode color_mode, bool *five_taps,
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2198
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2199 2200 2201 2202 2203 2204 2205 2206
{
	int error;
	u16 in_width, in_height;
	int min_factor = min(*decim_x, *decim_y);
	const int maxsinglelinewidth =
			dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);

	do {
2207 2208
		in_height = height / *decim_y;
		in_width = width / *decim_x;
2209
		*five_taps = in_height > out_height;
2210 2211 2212 2213 2214

		if (in_width > maxsinglelinewidth)
			if (in_height > out_height &&
						in_height < out_height * 2)
				*five_taps = false;
2215 2216 2217 2218 2219 2220
again:
		if (*five_taps)
			*core_clk = calc_core_clk_five_taps(pclk, mgr_timings,
						in_width, in_height, out_width,
						out_height, color_mode);
		else
2221
			*core_clk = dispc.feat->calc_core_clk(pclk, in_width,
2222 2223
					in_height, out_width, out_height,
					mem_to_mem);
2224

2225 2226 2227 2228 2229 2230 2231 2232
		error = check_horiz_timing_omap3(pclk, lclk, mgr_timings,
				pos_x, in_width, in_height, out_width,
				out_height, *five_taps);
		if (error && *five_taps) {
			*five_taps = false;
			goto again;
		}

2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247
		error = (error || in_width > maxsinglelinewidth * 2 ||
			(in_width > maxsinglelinewidth && *five_taps) ||
			!*core_clk || *core_clk > dispc_core_clk_rate());
		if (error) {
			if (*decim_x == *decim_y) {
				*decim_x = min_factor;
				++*decim_y;
			} else {
				swap(*decim_x, *decim_y);
				if (*decim_x < *decim_y)
					++*decim_x;
			}
		}
	} while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);

2248
	if (check_horiz_timing_omap3(pclk, lclk, mgr_timings, pos_x, width,
2249
				height, out_width, out_height, *five_taps)) {
2250 2251
			DSSERR("horizontal timing too tight\n");
			return -EINVAL;
2252
	}
2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266

	if (in_width > (maxsinglelinewidth * 2)) {
		DSSERR("Cannot setup scaling");
		DSSERR("width exceeds maximum width possible");
		return -EINVAL;
	}

	if (in_width > maxsinglelinewidth && *five_taps) {
		DSSERR("cannot setup scaling with five taps");
		return -EINVAL;
	}
	return 0;
}

2267
static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
2268 2269 2270 2271
		const struct omap_video_timings *mgr_timings,
		u16 width, u16 height, u16 out_width, u16 out_height,
		enum omap_color_mode color_mode, bool *five_taps,
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2272
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2273 2274 2275
{
	u16 in_width, in_width_max;
	int decim_x_min = *decim_x;
2276
	u16 in_height = height / *decim_y;
2277 2278
	const int maxsinglelinewidth =
				dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2279
	const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
2280

2281 2282 2283
	if (mem_to_mem) {
		in_width_max = out_width * maxdownscale;
	} else {
2284 2285
		in_width_max = dispc_core_clk_rate() /
					DIV_ROUND_UP(pclk, out_width);
2286
	}
2287 2288 2289 2290 2291 2292 2293 2294

	*decim_x = DIV_ROUND_UP(width, in_width_max);

	*decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
	if (*decim_x > *x_predecim)
		return -EINVAL;

	do {
2295
		in_width = width / *decim_x;
2296 2297 2298 2299 2300 2301 2302 2303
	} while (*decim_x <= *x_predecim &&
			in_width > maxsinglelinewidth && ++*decim_x);

	if (in_width > maxsinglelinewidth) {
		DSSERR("Cannot scale width exceeds max line width");
		return -EINVAL;
	}

2304
	*core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
2305
				out_width, out_height, mem_to_mem);
2306
	return 0;
T
Tomi Valkeinen 已提交
2307 2308
}

2309
static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
2310
		enum omap_overlay_caps caps,
2311 2312
		const struct omap_video_timings *mgr_timings,
		u16 width, u16 height, u16 out_width, u16 out_height,
2313
		enum omap_color_mode color_mode, bool *five_taps,
2314
		int *x_predecim, int *y_predecim, u16 pos_x,
2315
		enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
2316
{
2317
	const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
2318
	const int max_decim_limit = 16;
2319
	unsigned long core_clk = 0;
2320
	int decim_x, decim_y, ret;
2321

2322 2323 2324
	if (width == out_width && height == out_height)
		return 0;

2325
	if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
2326
		return -EINVAL;
2327

2328
	if (mem_to_mem) {
2329 2330 2331 2332 2333 2334 2335
		*x_predecim = *y_predecim = 1;
	} else {
		*x_predecim = max_decim_limit;
		*y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
				dss_has_feature(FEAT_BURST_2D)) ?
				2 : max_decim_limit;
	}
2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350

	if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
	    color_mode == OMAP_DSS_COLOR_CLUT2 ||
	    color_mode == OMAP_DSS_COLOR_CLUT4 ||
	    color_mode == OMAP_DSS_COLOR_CLUT8) {
		*x_predecim = 1;
		*y_predecim = 1;
		*five_taps = false;
		return 0;
	}

	decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
	decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);

	if (decim_x > *x_predecim || out_width > width * 8)
2351 2352
		return -EINVAL;

2353
	if (decim_y > *y_predecim || out_height > height * 8)
2354 2355
		return -EINVAL;

2356
	ret = dispc.feat->calc_scaling(pclk, lclk, mgr_timings, width, height,
2357
		out_width, out_height, color_mode, five_taps,
2358 2359
		x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
		mem_to_mem);
2360 2361
	if (ret)
		return ret;
2362

2363 2364
	DSSDBG("required core clk rate = %lu Hz\n", core_clk);
	DSSDBG("current core clk rate = %lu Hz\n", dispc_core_clk_rate());
2365

2366
	if (!core_clk || core_clk > dispc_core_clk_rate()) {
2367
		DSSERR("failed to set up scaling, "
2368 2369 2370
			"required core clk rate = %lu Hz, "
			"current core clk rate = %lu Hz\n",
			core_clk, dispc_core_clk_rate());
2371 2372 2373
		return -EINVAL;
	}

2374 2375
	*x_predecim = decim_x;
	*y_predecim = decim_y;
2376 2377 2378
	return 0;
}

2379 2380 2381 2382 2383 2384 2385
int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
		const struct omap_overlay_info *oi,
		const struct omap_video_timings *timings,
		int *x_predecim, int *y_predecim)
{
	enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
	bool five_taps = true;
2386
	bool fieldmode = false;
2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398
	u16 in_height = oi->height;
	u16 in_width = oi->width;
	bool ilace = timings->interlace;
	u16 out_width, out_height;
	int pos_x = oi->pos_x;
	unsigned long pclk = dispc_mgr_pclk_rate(channel);
	unsigned long lclk = dispc_mgr_lclk_rate(channel);

	out_width = oi->out_width == 0 ? oi->width : oi->out_width;
	out_height = oi->out_height == 0 ? oi->height : oi->out_height;

	if (ilace && oi->height == out_height)
2399
		fieldmode = true;
2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417

	if (ilace) {
		if (fieldmode)
			in_height /= 2;
		out_height /= 2;

		DSSDBG("adjusting for ilace: height %d, out_height %d\n",
				in_height, out_height);
	}

	if (!dss_feat_color_mode_supported(plane, oi->color_mode))
		return -EINVAL;

	return dispc_ovl_calc_scaling(pclk, lclk, caps, timings, in_width,
			in_height, out_width, out_height, oi->color_mode,
			&five_taps, x_predecim, y_predecim, pos_x,
			oi->rotation_type, false);
}
T
Tomi Valkeinen 已提交
2418
EXPORT_SYMBOL(dispc_ovl_check);
2419

2420
static int dispc_ovl_setup_common(enum omap_plane plane,
2421 2422 2423 2424 2425
		enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
		u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
		u16 out_width, u16 out_height, enum omap_color_mode color_mode,
		u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
		u8 global_alpha, enum omap_dss_rotation_type rotation_type,
2426 2427
		bool replication, const struct omap_video_timings *mgr_timings,
		bool mem_to_mem)
T
Tomi Valkeinen 已提交
2428
{
2429
	bool five_taps = true;
2430
	bool fieldmode = false;
2431
	int r, cconv = 0;
T
Tomi Valkeinen 已提交
2432 2433 2434
	unsigned offset0, offset1;
	s32 row_inc;
	s32 pix_inc;
2435
	u16 frame_width, frame_height;
T
Tomi Valkeinen 已提交
2436
	unsigned int field_offset = 0;
2437 2438
	u16 in_height = height;
	u16 in_width = width;
2439
	int x_predecim = 1, y_predecim = 1;
2440
	bool ilace = mgr_timings->interlace;
2441 2442
	unsigned long pclk = dispc_plane_pclk_rate(plane);
	unsigned long lclk = dispc_plane_lclk_rate(plane);
2443

2444
	if (paddr == 0 && rotation_type != OMAP_DSS_ROT_TILER)
T
Tomi Valkeinen 已提交
2445 2446
		return -EINVAL;

2447 2448
	out_width = out_width == 0 ? width : out_width;
	out_height = out_height == 0 ? height : out_height;
2449

2450
	if (ilace && height == out_height)
2451
		fieldmode = true;
T
Tomi Valkeinen 已提交
2452 2453 2454

	if (ilace) {
		if (fieldmode)
2455
			in_height /= 2;
2456
		pos_y /= 2;
2457
		out_height /= 2;
T
Tomi Valkeinen 已提交
2458 2459

		DSSDBG("adjusting for ilace: height %d, pos_y %d, "
2460 2461
			"out_height %d\n", in_height, pos_y,
			out_height);
T
Tomi Valkeinen 已提交
2462 2463
	}

2464
	if (!dss_feat_color_mode_supported(plane, color_mode))
2465 2466
		return -EINVAL;

2467
	r = dispc_ovl_calc_scaling(pclk, lclk, caps, mgr_timings, in_width,
2468 2469
			in_height, out_width, out_height, color_mode,
			&five_taps, &x_predecim, &y_predecim, pos_x,
2470
			rotation_type, mem_to_mem);
2471 2472
	if (r)
		return r;
T
Tomi Valkeinen 已提交
2473

2474 2475
	in_width = in_width / x_predecim;
	in_height = in_height / y_predecim;
2476

2477 2478 2479
	if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY ||
			color_mode == OMAP_DSS_COLOR_NV12)
2480
		cconv = 1;
T
Tomi Valkeinen 已提交
2481 2482 2483 2484 2485 2486 2487 2488 2489

	if (ilace && !fieldmode) {
		/*
		 * when downscaling the bottom field may have to start several
		 * source lines below the top field. Unfortunately ACCUI
		 * registers will only hold the fractional part of the offset
		 * so the integer part must be added to the base address of the
		 * bottom field.
		 */
2490
		if (!in_height || in_height == out_height)
T
Tomi Valkeinen 已提交
2491 2492
			field_offset = 0;
		else
2493
			field_offset = in_height / out_height / 2;
T
Tomi Valkeinen 已提交
2494 2495 2496 2497 2498 2499
	}

	/* Fields are independent but interleaved in memory. */
	if (fieldmode)
		field_offset = 1;

2500 2501 2502 2503 2504
	offset0 = 0;
	offset1 = 0;
	row_inc = 0;
	pix_inc = 0;

2505 2506 2507 2508 2509 2510 2511 2512
	if (plane == OMAP_DSS_WB) {
		frame_width = out_width;
		frame_height = out_height;
	} else {
		frame_width = in_width;
		frame_height = height;
	}

2513
	if (rotation_type == OMAP_DSS_ROT_TILER)
2514
		calc_tiler_rotation_offset(screen_width, frame_width,
2515
				color_mode, fieldmode, field_offset,
2516 2517
				&offset0, &offset1, &row_inc, &pix_inc,
				x_predecim, y_predecim);
2518
	else if (rotation_type == OMAP_DSS_ROT_DMA)
2519 2520
		calc_dma_rotation_offset(rotation, mirror, screen_width,
				frame_width, frame_height,
2521
				color_mode, fieldmode, field_offset,
2522 2523
				&offset0, &offset1, &row_inc, &pix_inc,
				x_predecim, y_predecim);
T
Tomi Valkeinen 已提交
2524
	else
2525
		calc_vrfb_rotation_offset(rotation, mirror,
2526
				screen_width, frame_width, frame_height,
2527
				color_mode, fieldmode, field_offset,
2528 2529
				&offset0, &offset1, &row_inc, &pix_inc,
				x_predecim, y_predecim);
T
Tomi Valkeinen 已提交
2530 2531 2532 2533

	DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
			offset0, offset1, row_inc, pix_inc);

2534
	dispc_ovl_set_color_mode(plane, color_mode);
T
Tomi Valkeinen 已提交
2535

2536
	dispc_ovl_configure_burst_type(plane, rotation_type);
2537

2538 2539
	dispc_ovl_set_ba0(plane, paddr + offset0);
	dispc_ovl_set_ba1(plane, paddr + offset1);
T
Tomi Valkeinen 已提交
2540

2541 2542 2543
	if (OMAP_DSS_COLOR_NV12 == color_mode) {
		dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
		dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
2544 2545
	}

2546 2547
	dispc_ovl_set_row_inc(plane, row_inc);
	dispc_ovl_set_pix_inc(plane, pix_inc);
T
Tomi Valkeinen 已提交
2548

2549
	DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
2550
			in_height, out_width, out_height);
T
Tomi Valkeinen 已提交
2551

2552
	dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
T
Tomi Valkeinen 已提交
2553

2554
	dispc_ovl_set_input_size(plane, in_width, in_height);
T
Tomi Valkeinen 已提交
2555

2556
	if (caps & OMAP_DSS_OVL_CAP_SCALE) {
2557 2558
		dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
				   out_height, ilace, five_taps, fieldmode,
2559
				   color_mode, rotation);
2560
		dispc_ovl_set_output_size(plane, out_width, out_height);
2561
		dispc_ovl_set_vid_color_conv(plane, cconv);
T
Tomi Valkeinen 已提交
2562 2563
	}

2564 2565
	dispc_ovl_set_rotation_attrs(plane, rotation, rotation_type, mirror,
			color_mode);
T
Tomi Valkeinen 已提交
2566

2567 2568 2569
	dispc_ovl_set_zorder(plane, caps, zorder);
	dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
	dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
T
Tomi Valkeinen 已提交
2570

2571
	dispc_ovl_enable_replication(plane, caps, replication);
2572

T
Tomi Valkeinen 已提交
2573 2574 2575
	return 0;
}

2576
int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
2577 2578
		bool replication, const struct omap_video_timings *mgr_timings,
		bool mem_to_mem)
2579 2580
{
	int r;
2581
	enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
2582 2583 2584 2585
	enum omap_channel channel;

	channel = dispc_ovl_get_channel_out(plane);

2586 2587 2588
	DSSDBG("dispc_ovl_setup %d, pa %pad, pa_uv %pad, sw %d, %d,%d, %dx%d ->"
		" %dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
		plane, &oi->paddr, &oi->p_uv_addr, oi->screen_width, oi->pos_x,
2589 2590 2591
		oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
		oi->color_mode, oi->rotation, oi->mirror, channel, replication);

2592
	r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
2593 2594 2595
		oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
		oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
		oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
2596
		oi->rotation_type, replication, mgr_timings, mem_to_mem);
2597 2598 2599

	return r;
}
T
Tomi Valkeinen 已提交
2600
EXPORT_SYMBOL(dispc_ovl_setup);
2601

2602
int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
2603
		bool mem_to_mem, const struct omap_video_timings *mgr_timings)
2604 2605
{
	int r;
2606
	u32 l;
2607 2608 2609 2610
	enum omap_plane plane = OMAP_DSS_WB;
	const int pos_x = 0, pos_y = 0;
	const u8 zorder = 0, global_alpha = 0;
	const bool replication = false;
2611
	bool truncation;
2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625
	int in_width = mgr_timings->x_res;
	int in_height = mgr_timings->y_res;
	enum omap_overlay_caps caps =
		OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;

	DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
		"rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
		in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
		wi->mirror);

	r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
		wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
		wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
		wi->pre_mult_alpha, global_alpha, wi->rotation_type,
2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648
		replication, mgr_timings, mem_to_mem);

	switch (wi->color_mode) {
	case OMAP_DSS_COLOR_RGB16:
	case OMAP_DSS_COLOR_RGB24P:
	case OMAP_DSS_COLOR_ARGB16:
	case OMAP_DSS_COLOR_RGBA16:
	case OMAP_DSS_COLOR_RGB12U:
	case OMAP_DSS_COLOR_ARGB16_1555:
	case OMAP_DSS_COLOR_XRGB16_1555:
	case OMAP_DSS_COLOR_RGBX16:
		truncation = true;
		break;
	default:
		truncation = false;
		break;
	}

	/* setup extra DISPC_WB_ATTRIBUTES */
	l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
	l = FLD_MOD(l, truncation, 10, 10);	/* TRUNCATIONENABLE */
	l = FLD_MOD(l, mem_to_mem, 19, 19);	/* WRITEBACKMODE */
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
2649 2650 2651 2652

	return r;
}

2653
int dispc_ovl_enable(enum omap_plane plane, bool enable)
T
Tomi Valkeinen 已提交
2654
{
2655 2656
	DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);

2657
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
2658 2659

	return 0;
T
Tomi Valkeinen 已提交
2660
}
T
Tomi Valkeinen 已提交
2661
EXPORT_SYMBOL(dispc_ovl_enable);
T
Tomi Valkeinen 已提交
2662

T
Tomi Valkeinen 已提交
2663 2664 2665 2666
bool dispc_ovl_enabled(enum omap_plane plane)
{
	return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
}
T
Tomi Valkeinen 已提交
2667
EXPORT_SYMBOL(dispc_ovl_enabled);
T
Tomi Valkeinen 已提交
2668

2669
void dispc_mgr_enable(enum omap_channel channel, bool enable)
T
Tomi Valkeinen 已提交
2670
{
2671 2672 2673
	mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
	/* flush posted write */
	mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
T
Tomi Valkeinen 已提交
2674
}
T
Tomi Valkeinen 已提交
2675
EXPORT_SYMBOL(dispc_mgr_enable);
T
Tomi Valkeinen 已提交
2676

2677 2678 2679 2680
bool dispc_mgr_is_enabled(enum omap_channel channel)
{
	return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
}
T
Tomi Valkeinen 已提交
2681
EXPORT_SYMBOL(dispc_mgr_is_enabled);
2682

2683 2684
void dispc_wb_enable(bool enable)
{
2685
	dispc_ovl_enable(OMAP_DSS_WB, enable);
2686 2687 2688 2689
}

bool dispc_wb_is_enabled(void)
{
2690
	return dispc_ovl_enabled(OMAP_DSS_WB);
2691 2692
}

2693
static void dispc_lcd_enable_signal_polarity(bool act_high)
T
Tomi Valkeinen 已提交
2694
{
2695 2696 2697
	if (!dss_has_feature(FEAT_LCDENABLEPOL))
		return;

T
Tomi Valkeinen 已提交
2698 2699 2700 2701 2702
	REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
}

void dispc_lcd_enable_signal(bool enable)
{
2703 2704 2705
	if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
		return;

T
Tomi Valkeinen 已提交
2706 2707 2708 2709 2710
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
}

void dispc_pck_free_enable(bool enable)
{
2711 2712 2713
	if (!dss_has_feature(FEAT_PCKFREEENABLE))
		return;

T
Tomi Valkeinen 已提交
2714 2715 2716
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
}

2717
static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
T
Tomi Valkeinen 已提交
2718
{
2719
	mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
T
Tomi Valkeinen 已提交
2720 2721 2722
}


2723
static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
T
Tomi Valkeinen 已提交
2724
{
2725
	mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
T
Tomi Valkeinen 已提交
2726 2727 2728 2729 2730 2731 2732 2733
}

void dispc_set_loadmode(enum omap_dss_load_mode mode)
{
	REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
}


2734
static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
T
Tomi Valkeinen 已提交
2735
{
2736
	dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
T
Tomi Valkeinen 已提交
2737 2738
}

2739
static void dispc_mgr_set_trans_key(enum omap_channel ch,
T
Tomi Valkeinen 已提交
2740 2741 2742
		enum omap_dss_trans_key_type type,
		u32 trans_key)
{
2743
	mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
T
Tomi Valkeinen 已提交
2744

2745
	dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
T
Tomi Valkeinen 已提交
2746 2747
}

2748
static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
T
Tomi Valkeinen 已提交
2749
{
2750
	mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
T
Tomi Valkeinen 已提交
2751
}
2752

2753 2754
static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
		bool enable)
T
Tomi Valkeinen 已提交
2755
{
2756
	if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
T
Tomi Valkeinen 已提交
2757 2758 2759 2760
		return;

	if (ch == OMAP_DSS_CHANNEL_LCD)
		REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
2761
	else if (ch == OMAP_DSS_CHANNEL_DIGIT)
T
Tomi Valkeinen 已提交
2762 2763
		REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
}
2764

2765
void dispc_mgr_setup(enum omap_channel channel,
2766
		const struct omap_overlay_manager_info *info)
2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777
{
	dispc_mgr_set_default_color(channel, info->default_color);
	dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
	dispc_mgr_enable_trans_key(channel, info->trans_enabled);
	dispc_mgr_enable_alpha_fixed_zorder(channel,
			info->partial_alpha_enabled);
	if (dss_has_feature(FEAT_CPR)) {
		dispc_mgr_enable_cpr(channel, info->cpr_enable);
		dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
	}
}
T
Tomi Valkeinen 已提交
2778
EXPORT_SYMBOL(dispc_mgr_setup);
T
Tomi Valkeinen 已提交
2779

2780
static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
T
Tomi Valkeinen 已提交
2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801
{
	int code;

	switch (data_lines) {
	case 12:
		code = 0;
		break;
	case 16:
		code = 1;
		break;
	case 18:
		code = 2;
		break;
	case 24:
		code = 3;
		break;
	default:
		BUG();
		return;
	}

2802
	mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
T
Tomi Valkeinen 已提交
2803 2804
}

2805
static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
T
Tomi Valkeinen 已提交
2806 2807
{
	u32 l;
2808
	int gpout0, gpout1;
T
Tomi Valkeinen 已提交
2809 2810

	switch (mode) {
2811 2812 2813
	case DSS_IO_PAD_MODE_RESET:
		gpout0 = 0;
		gpout1 = 0;
T
Tomi Valkeinen 已提交
2814
		break;
2815 2816
	case DSS_IO_PAD_MODE_RFBI:
		gpout0 = 1;
T
Tomi Valkeinen 已提交
2817 2818
		gpout1 = 0;
		break;
2819 2820
	case DSS_IO_PAD_MODE_BYPASS:
		gpout0 = 1;
T
Tomi Valkeinen 已提交
2821 2822 2823 2824 2825 2826 2827
		gpout1 = 1;
		break;
	default:
		BUG();
		return;
	}

2828 2829 2830 2831 2832 2833
	l = dispc_read_reg(DISPC_CONTROL);
	l = FLD_MOD(l, gpout0, 15, 15);
	l = FLD_MOD(l, gpout1, 16, 16);
	dispc_write_reg(DISPC_CONTROL, l);
}

2834
static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
2835
{
2836
	mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
T
Tomi Valkeinen 已提交
2837 2838
}

2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854
void dispc_mgr_set_lcd_config(enum omap_channel channel,
		const struct dss_lcd_mgr_config *config)
{
	dispc_mgr_set_io_pad_mode(config->io_pad_mode);

	dispc_mgr_enable_stallmode(channel, config->stallmode);
	dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);

	dispc_mgr_set_clock_div(channel, &config->clock_info);

	dispc_mgr_set_tft_data_lines(channel, config->video_port_width);

	dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);

	dispc_mgr_set_lcd_type_tft(channel);
}
T
Tomi Valkeinen 已提交
2855
EXPORT_SYMBOL(dispc_mgr_set_lcd_config);
2856

2857 2858
static bool _dispc_mgr_size_ok(u16 width, u16 height)
{
2859 2860
	return width <= dispc.feat->mgr_width_max &&
		height <= dispc.feat->mgr_height_max;
2861 2862
}

T
Tomi Valkeinen 已提交
2863 2864 2865
static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
		int vsw, int vfp, int vbp)
{
2866 2867 2868 2869 2870 2871 2872
	if (hsw < 1 || hsw > dispc.feat->sw_max ||
			hfp < 1 || hfp > dispc.feat->hp_max ||
			hbp < 1 || hbp > dispc.feat->hp_max ||
			vsw < 1 || vsw > dispc.feat->sw_max ||
			vfp < 0 || vfp > dispc.feat->vp_max ||
			vbp < 0 || vbp > dispc.feat->vp_max)
		return false;
T
Tomi Valkeinen 已提交
2873 2874 2875
	return true;
}

2876 2877 2878 2879 2880 2881 2882 2883 2884
static bool _dispc_mgr_pclk_ok(enum omap_channel channel,
		unsigned long pclk)
{
	if (dss_mgr_is_lcd(channel))
		return pclk <= dispc.feat->max_lcd_pclk ? true : false;
	else
		return pclk <= dispc.feat->max_tv_pclk ? true : false;
}

2885
bool dispc_mgr_timings_ok(enum omap_channel channel,
2886
		const struct omap_video_timings *timings)
T
Tomi Valkeinen 已提交
2887
{
2888 2889
	if (!_dispc_mgr_size_ok(timings->x_res, timings->y_res))
		return false;
2890

2891 2892
	if (!_dispc_mgr_pclk_ok(channel, timings->pixelclock))
		return false;
2893 2894

	if (dss_mgr_is_lcd(channel)) {
2895
		/* TODO: OMAP4+ supports interlace for LCD outputs */
2896 2897
		if (timings->interlace)
			return false;
2898

2899
		if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
2900
				timings->hbp, timings->vsw, timings->vfp,
2901 2902
				timings->vbp))
			return false;
2903
	}
2904

2905
	return true;
T
Tomi Valkeinen 已提交
2906 2907
}

2908
static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
2909 2910 2911 2912 2913 2914 2915
		int hfp, int hbp, int vsw, int vfp, int vbp,
		enum omap_dss_signal_level vsync_level,
		enum omap_dss_signal_level hsync_level,
		enum omap_dss_signal_edge data_pclk_edge,
		enum omap_dss_signal_level de_level,
		enum omap_dss_signal_edge sync_pclk_edge)

T
Tomi Valkeinen 已提交
2916
{
2917
	u32 timing_h, timing_v, l;
2918
	bool onoff, rf, ipc, vs, hs, de;
T
Tomi Valkeinen 已提交
2919

2920 2921 2922 2923 2924 2925
	timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
			FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
			FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
	timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
			FLD_VAL(vfp, dispc.feat->fp_start, 8) |
			FLD_VAL(vbp, dispc.feat->bp_start, 20);
T
Tomi Valkeinen 已提交
2926

2927 2928
	dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
	dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
2929

2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962
	switch (vsync_level) {
	case OMAPDSS_SIG_ACTIVE_LOW:
		vs = true;
		break;
	case OMAPDSS_SIG_ACTIVE_HIGH:
		vs = false;
		break;
	default:
		BUG();
	}

	switch (hsync_level) {
	case OMAPDSS_SIG_ACTIVE_LOW:
		hs = true;
		break;
	case OMAPDSS_SIG_ACTIVE_HIGH:
		hs = false;
		break;
	default:
		BUG();
	}

	switch (de_level) {
	case OMAPDSS_SIG_ACTIVE_LOW:
		de = true;
		break;
	case OMAPDSS_SIG_ACTIVE_HIGH:
		de = false;
		break;
	default:
		BUG();
	}

2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973
	switch (data_pclk_edge) {
	case OMAPDSS_DRIVE_SIG_RISING_EDGE:
		ipc = false;
		break;
	case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
		ipc = true;
		break;
	default:
		BUG();
	}

2974 2975 2976
	/* always use the 'rf' setting */
	onoff = true;

2977 2978 2979 2980 2981 2982 2983 2984 2985
	switch (sync_pclk_edge) {
	case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
		rf = false;
		break;
	case OMAPDSS_DRIVE_SIG_RISING_EDGE:
		rf = true;
		break;
	default:
		BUG();
J
Joe Perches 已提交
2986
	}
2987

2988 2989
	l = FLD_VAL(onoff, 17, 17) |
		FLD_VAL(rf, 16, 16) |
2990
		FLD_VAL(de, 15, 15) |
2991
		FLD_VAL(ipc, 14, 14) |
2992 2993
		FLD_VAL(hs, 13, 13) |
		FLD_VAL(vs, 12, 12);
2994

2995
	dispc_write_reg(DISPC_POL_FREQ(channel), l);
2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014

	if (dispc.syscon_pol) {
		const int shifts[] = {
			[OMAP_DSS_CHANNEL_LCD] = 0,
			[OMAP_DSS_CHANNEL_LCD2] = 1,
			[OMAP_DSS_CHANNEL_LCD3] = 2,
		};

		u32 mask, val;

		mask = (1 << 0) | (1 << 3) | (1 << 6);
		val = (rf << 0) | (ipc << 3) | (onoff << 6);

		mask <<= 16 + shifts[channel];
		val <<= 16 + shifts[channel];

		regmap_update_bits(dispc.syscon_pol, dispc.syscon_pol_offset,
			mask, val);
	}
T
Tomi Valkeinen 已提交
3015 3016 3017
}

/* change name to mode? */
3018
void dispc_mgr_set_timings(enum omap_channel channel,
3019
		const struct omap_video_timings *timings)
T
Tomi Valkeinen 已提交
3020 3021 3022
{
	unsigned xtot, ytot;
	unsigned long ht, vt;
3023
	struct omap_video_timings t = *timings;
T
Tomi Valkeinen 已提交
3024

3025
	DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
T
Tomi Valkeinen 已提交
3026

3027
	if (!dispc_mgr_timings_ok(channel, &t)) {
3028
		BUG();
3029 3030
		return;
	}
T
Tomi Valkeinen 已提交
3031

3032
	if (dss_mgr_is_lcd(channel)) {
3033
		_dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
3034 3035
				t.vfp, t.vbp, t.vsync_level, t.hsync_level,
				t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
T
Tomi Valkeinen 已提交
3036

3037 3038
		xtot = t.x_res + t.hfp + t.hsw + t.hbp;
		ytot = t.y_res + t.vfp + t.vsw + t.vbp;
T
Tomi Valkeinen 已提交
3039

3040 3041
		ht = timings->pixelclock / xtot;
		vt = timings->pixelclock / xtot / ytot;
3042

3043
		DSSDBG("pck %u\n", timings->pixelclock);
3044
		DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
3045
			t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
3046 3047 3048
		DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
			t.vsync_level, t.hsync_level, t.data_pclk_edge,
			t.de_level, t.sync_pclk_edge);
T
Tomi Valkeinen 已提交
3049

3050
		DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
3051
	} else {
3052
		if (t.interlace == true)
3053
			t.y_res /= 2;
3054
	}
3055

3056
	dispc_mgr_set_size(channel, t.x_res, t.y_res);
T
Tomi Valkeinen 已提交
3057
}
T
Tomi Valkeinen 已提交
3058
EXPORT_SYMBOL(dispc_mgr_set_timings);
T
Tomi Valkeinen 已提交
3059

3060
static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
3061
		u16 pck_div)
T
Tomi Valkeinen 已提交
3062 3063
{
	BUG_ON(lck_div < 1);
3064
	BUG_ON(pck_div < 1);
T
Tomi Valkeinen 已提交
3065

3066
	dispc_write_reg(DISPC_DIVISORo(channel),
T
Tomi Valkeinen 已提交
3067
			FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
3068 3069 3070 3071

	if (dss_has_feature(FEAT_CORE_CLK_DIV) == false &&
			channel == OMAP_DSS_CHANNEL_LCD)
		dispc.core_clk_rate = dispc_fclk_rate() / lck_div;
T
Tomi Valkeinen 已提交
3072 3073
}

3074
static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
3075
		int *pck_div)
T
Tomi Valkeinen 已提交
3076 3077
{
	u32 l;
3078
	l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
3079 3080 3081 3082 3083 3084
	*lck_div = FLD_GET(l, 23, 16);
	*pck_div = FLD_GET(l, 7, 0);
}

unsigned long dispc_fclk_rate(void)
{
3085
	struct dss_pll *pll;
T
Tomi Valkeinen 已提交
3086 3087
	unsigned long r = 0;

3088
	switch (dss_get_dispc_clk_source()) {
3089
	case OMAP_DSS_CLK_SRC_FCK:
3090
		r = dss_get_dispc_clk_rate();
3091
		break;
3092
	case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
3093
		pll = dss_pll_find("dsi0");
3094 3095 3096
		if (!pll)
			pll = dss_pll_find("video0");

3097
		r = pll->cinfo.clkout[0];
3098
		break;
3099
	case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
3100
		pll = dss_pll_find("dsi1");
3101 3102 3103
		if (!pll)
			pll = dss_pll_find("video1");

3104
		r = pll->cinfo.clkout[0];
3105
		break;
3106 3107
	default:
		BUG();
3108
		return 0;
3109 3110
	}

T
Tomi Valkeinen 已提交
3111 3112 3113
	return r;
}

3114
unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
T
Tomi Valkeinen 已提交
3115
{
3116
	struct dss_pll *pll;
T
Tomi Valkeinen 已提交
3117 3118 3119 3120
	int lcd;
	unsigned long r;
	u32 l;

3121 3122
	if (dss_mgr_is_lcd(channel)) {
		l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
3123

3124
		lcd = FLD_GET(l, 23, 16);
T
Tomi Valkeinen 已提交
3125

3126 3127
		switch (dss_get_lcd_clk_source(channel)) {
		case OMAP_DSS_CLK_SRC_FCK:
3128
			r = dss_get_dispc_clk_rate();
3129 3130
			break;
		case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
3131
			pll = dss_pll_find("dsi0");
3132 3133 3134
			if (!pll)
				pll = dss_pll_find("video0");

3135
			r = pll->cinfo.clkout[0];
3136 3137
			break;
		case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
3138
			pll = dss_pll_find("dsi1");
3139 3140 3141
			if (!pll)
				pll = dss_pll_find("video1");

3142
			r = pll->cinfo.clkout[0];
3143 3144 3145 3146 3147
			break;
		default:
			BUG();
			return 0;
		}
T
Tomi Valkeinen 已提交
3148

3149 3150 3151 3152
		return r / lcd;
	} else {
		return dispc_fclk_rate();
	}
T
Tomi Valkeinen 已提交
3153 3154
}

3155
unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
T
Tomi Valkeinen 已提交
3156 3157 3158
{
	unsigned long r;

3159
	if (dss_mgr_is_lcd(channel)) {
3160 3161
		int pcd;
		u32 l;
T
Tomi Valkeinen 已提交
3162

3163
		l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
3164

3165
		pcd = FLD_GET(l, 7, 0);
T
Tomi Valkeinen 已提交
3166

3167 3168 3169 3170
		r = dispc_mgr_lclk_rate(channel);

		return r / pcd;
	} else {
3171
		return dispc.tv_pclk_rate;
3172
	}
T
Tomi Valkeinen 已提交
3173 3174
}

3175 3176 3177 3178 3179
void dispc_set_tv_pclk(unsigned long pclk)
{
	dispc.tv_pclk_rate = pclk;
}

3180 3181
unsigned long dispc_core_clk_rate(void)
{
3182
	return dispc.core_clk_rate;
3183 3184
}

3185 3186
static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
{
3187 3188 3189 3190 3191 3192
	enum omap_channel channel;

	if (plane == OMAP_DSS_WB)
		return 0;

	channel = dispc_ovl_get_channel_out(plane);
3193 3194 3195 3196 3197 3198

	return dispc_mgr_pclk_rate(channel);
}

static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
{
3199 3200 3201 3202 3203 3204
	enum omap_channel channel;

	if (plane == OMAP_DSS_WB)
		return 0;

	channel	= dispc_ovl_get_channel_out(plane);
3205

3206
	return dispc_mgr_lclk_rate(channel);
3207
}
3208

3209
static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
T
Tomi Valkeinen 已提交
3210 3211
{
	int lcd, pcd;
3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232
	enum omap_dss_clk_source lcd_clk_src;

	seq_printf(s, "- %s -\n", mgr_desc[channel].name);

	lcd_clk_src = dss_get_lcd_clk_source(channel);

	seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
		dss_get_generic_clk_source_name(lcd_clk_src),
		dss_feat_get_clk_source_name(lcd_clk_src));

	dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);

	seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
		dispc_mgr_lclk_rate(channel), lcd);
	seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
		dispc_mgr_pclk_rate(channel), pcd);
}

void dispc_dump_clocks(struct seq_file *s)
{
	int lcd;
3233
	u32 l;
3234
	enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
T
Tomi Valkeinen 已提交
3235

3236 3237
	if (dispc_runtime_get())
		return;
T
Tomi Valkeinen 已提交
3238 3239 3240

	seq_printf(s, "- DISPC -\n");

3241 3242 3243
	seq_printf(s, "dispc fclk source = %s (%s)\n",
			dss_get_generic_clk_source_name(dispc_clk_src),
			dss_feat_get_clk_source_name(dispc_clk_src));
T
Tomi Valkeinen 已提交
3244 3245

	seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
3246

3247 3248 3249 3250 3251 3252 3253 3254
	if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
		seq_printf(s, "- DISPC-CORE-CLK -\n");
		l = dispc_read_reg(DISPC_DIVISOR);
		lcd = FLD_GET(l, 23, 16);

		seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
				(dispc_fclk_rate()/lcd), lcd);
	}
3255

3256
	dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
3257

3258 3259 3260 3261
	if (dss_has_feature(FEAT_MGR_LCD2))
		dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
	if (dss_has_feature(FEAT_MGR_LCD3))
		dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
3262 3263

	dispc_runtime_put();
T
Tomi Valkeinen 已提交
3264 3265
}

3266
static void dispc_dump_regs(struct seq_file *s)
T
Tomi Valkeinen 已提交
3267
{
3268 3269 3270 3271 3272
	int i, j;
	const char *mgr_names[] = {
		[OMAP_DSS_CHANNEL_LCD]		= "LCD",
		[OMAP_DSS_CHANNEL_DIGIT]	= "TV",
		[OMAP_DSS_CHANNEL_LCD2]		= "LCD2",
3273
		[OMAP_DSS_CHANNEL_LCD3]		= "LCD3",
3274 3275 3276 3277 3278
	};
	const char *ovl_names[] = {
		[OMAP_DSS_GFX]		= "GFX",
		[OMAP_DSS_VIDEO1]	= "VID1",
		[OMAP_DSS_VIDEO2]	= "VID2",
3279
		[OMAP_DSS_VIDEO3]	= "VID3",
3280 3281 3282
	};
	const char **p_names;

3283
#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
T
Tomi Valkeinen 已提交
3284

3285 3286
	if (dispc_runtime_get())
		return;
T
Tomi Valkeinen 已提交
3287

3288
	/* DISPC common registers */
T
Tomi Valkeinen 已提交
3289 3290 3291 3292 3293 3294 3295 3296 3297 3298
	DUMPREG(DISPC_REVISION);
	DUMPREG(DISPC_SYSCONFIG);
	DUMPREG(DISPC_SYSSTATUS);
	DUMPREG(DISPC_IRQSTATUS);
	DUMPREG(DISPC_IRQENABLE);
	DUMPREG(DISPC_CONTROL);
	DUMPREG(DISPC_CONFIG);
	DUMPREG(DISPC_CAPABLE);
	DUMPREG(DISPC_LINE_STATUS);
	DUMPREG(DISPC_LINE_NUMBER);
3299 3300
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
3301
		DUMPREG(DISPC_GLOBAL_ALPHA);
3302 3303 3304
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		DUMPREG(DISPC_CONTROL2);
		DUMPREG(DISPC_CONFIG2);
3305
	}
3306 3307 3308 3309
	if (dss_has_feature(FEAT_MGR_LCD3)) {
		DUMPREG(DISPC_CONTROL3);
		DUMPREG(DISPC_CONFIG3);
	}
T
Tomi Valkeinen 已提交
3310 3311
	if (dss_has_feature(FEAT_MFLAG))
		DUMPREG(DISPC_GLOBAL_MFLAG_ATTRIBUTE);
3312 3313 3314 3315

#undef DUMPREG

#define DISPC_REG(i, name) name(i)
3316
#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
T
Tomi Valkeinen 已提交
3317
	(int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
3318 3319
	dispc_read_reg(DISPC_REG(i, r)))

3320
	p_names = mgr_names;
3321

3322 3323 3324 3325 3326
	/* DISPC channel specific registers */
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		DUMPREG(i, DISPC_DEFAULT_COLOR);
		DUMPREG(i, DISPC_TRANS_COLOR);
		DUMPREG(i, DISPC_SIZE_MGR);
T
Tomi Valkeinen 已提交
3327

3328 3329
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
3330

3331 3332 3333 3334
		DUMPREG(i, DISPC_TIMING_H);
		DUMPREG(i, DISPC_TIMING_V);
		DUMPREG(i, DISPC_POL_FREQ);
		DUMPREG(i, DISPC_DIVISORo);
3335

3336 3337 3338
		DUMPREG(i, DISPC_DATA_CYCLE1);
		DUMPREG(i, DISPC_DATA_CYCLE2);
		DUMPREG(i, DISPC_DATA_CYCLE3);
3339

3340
		if (dss_has_feature(FEAT_CPR)) {
3341 3342 3343
			DUMPREG(i, DISPC_CPR_COEF_R);
			DUMPREG(i, DISPC_CPR_COEF_G);
			DUMPREG(i, DISPC_CPR_COEF_B);
3344
		}
3345
	}
T
Tomi Valkeinen 已提交
3346

3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358
	p_names = ovl_names;

	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		DUMPREG(i, DISPC_OVL_BA0);
		DUMPREG(i, DISPC_OVL_BA1);
		DUMPREG(i, DISPC_OVL_POSITION);
		DUMPREG(i, DISPC_OVL_SIZE);
		DUMPREG(i, DISPC_OVL_ATTRIBUTES);
		DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
		DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
		DUMPREG(i, DISPC_OVL_ROW_INC);
		DUMPREG(i, DISPC_OVL_PIXEL_INC);
3359

3360 3361
		if (dss_has_feature(FEAT_PRELOAD))
			DUMPREG(i, DISPC_OVL_PRELOAD);
3362 3363
		if (dss_has_feature(FEAT_MFLAG))
			DUMPREG(i, DISPC_OVL_MFLAG_THRESHOLD);
3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383

		if (i == OMAP_DSS_GFX) {
			DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
			DUMPREG(i, DISPC_OVL_TABLE_BA);
			continue;
		}

		DUMPREG(i, DISPC_OVL_FIR);
		DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
		DUMPREG(i, DISPC_OVL_ACCU0);
		DUMPREG(i, DISPC_OVL_ACCU1);
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			DUMPREG(i, DISPC_OVL_BA0_UV);
			DUMPREG(i, DISPC_OVL_BA1_UV);
			DUMPREG(i, DISPC_OVL_FIR2);
			DUMPREG(i, DISPC_OVL_ACCU2_0);
			DUMPREG(i, DISPC_OVL_ACCU2_1);
		}
		if (dss_has_feature(FEAT_ATTR2))
			DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
3384
	}
3385 3386 3387 3388 3389 3390

#undef DISPC_REG
#undef DUMPREG

#define DISPC_REG(plane, name, i) name(plane, i)
#define DUMPREG(plane, name, i) \
3391
	seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
T
Tomi Valkeinen 已提交
3392
	(int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
3393 3394
	dispc_read_reg(DISPC_REG(plane, name, i)))

3395
	/* Video pipeline coefficient registers */
3396

3397 3398 3399 3400
	/* start from OMAP_DSS_VIDEO1 */
	for (i = 1; i < dss_feat_get_num_ovls(); i++) {
		for (j = 0; j < 8; j++)
			DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
3401

3402 3403
		for (j = 0; j < 8; j++)
			DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
3404

3405 3406
		for (j = 0; j < 5; j++)
			DUMPREG(i, DISPC_OVL_CONV_COEF, j);
3407

3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
		}

		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);

			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);

			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
		}
3423
	}
T
Tomi Valkeinen 已提交
3424

3425
	dispc_runtime_put();
3426 3427

#undef DISPC_REG
T
Tomi Valkeinen 已提交
3428 3429 3430 3431 3432 3433 3434 3435 3436
#undef DUMPREG
}

/* calculate clock rates using dividers in cinfo */
int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
		struct dispc_clock_info *cinfo)
{
	if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
		return -EINVAL;
3437
	if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
T
Tomi Valkeinen 已提交
3438 3439 3440 3441
		return -EINVAL;

	cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;
3442

T
Tomi Valkeinen 已提交
3443 3444 3445
	return 0;
}

3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456
bool dispc_div_calc(unsigned long dispc,
		unsigned long pck_min, unsigned long pck_max,
		dispc_div_calc_func func, void *data)
{
	int lckd, lckd_start, lckd_stop;
	int pckd, pckd_start, pckd_stop;
	unsigned long pck, lck;
	unsigned long lck_max;
	unsigned long pckd_hw_min, pckd_hw_max;
	unsigned min_fck_per_pck;
	unsigned long fck;
T
Tomi Valkeinen 已提交
3457

3458 3459 3460 3461 3462
#ifdef CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK
	min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
#else
	min_fck_per_pck = 0;
#endif
T
Tomi Valkeinen 已提交
3463

3464 3465
	pckd_hw_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
	pckd_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
T
Tomi Valkeinen 已提交
3466

3467
	lck_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
T
Tomi Valkeinen 已提交
3468

3469 3470
	pck_min = pck_min ? pck_min : 1;
	pck_max = pck_max ? pck_max : ULONG_MAX;
T
Tomi Valkeinen 已提交
3471

3472 3473
	lckd_start = max(DIV_ROUND_UP(dispc, lck_max), 1ul);
	lckd_stop = min(dispc / pck_min, 255ul);
T
Tomi Valkeinen 已提交
3474

3475 3476
	for (lckd = lckd_start; lckd <= lckd_stop; ++lckd) {
		lck = dispc / lckd;
T
Tomi Valkeinen 已提交
3477

3478 3479
		pckd_start = max(DIV_ROUND_UP(lck, pck_max), pckd_hw_min);
		pckd_stop = min(lck / pck_min, pckd_hw_max);
T
Tomi Valkeinen 已提交
3480

3481 3482
		for (pckd = pckd_start; pckd <= pckd_stop; ++pckd) {
			pck = lck / pckd;
T
Tomi Valkeinen 已提交
3483

3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503
			/*
			 * For OMAP2/3 the DISPC fclk is the same as LCD's logic
			 * clock, which means we're configuring DISPC fclk here
			 * also. Thus we need to use the calculated lck. For
			 * OMAP4+ the DISPC fclk is a separate clock.
			 */
			if (dss_has_feature(FEAT_CORE_CLK_DIV))
				fck = dispc_core_clk_rate();
			else
				fck = lck;

			if (fck < pck * min_fck_per_pck)
				continue;

			if (func(lckd, pckd, lck, pck, data))
				return true;
		}
	}

	return false;
T
Tomi Valkeinen 已提交
3504 3505
}

3506
void dispc_mgr_set_clock_div(enum omap_channel channel,
3507
		const struct dispc_clock_info *cinfo)
T
Tomi Valkeinen 已提交
3508 3509 3510 3511
{
	DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
	DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);

3512
	dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
T
Tomi Valkeinen 已提交
3513 3514
}

3515
int dispc_mgr_get_clock_div(enum omap_channel channel,
3516
		struct dispc_clock_info *cinfo)
T
Tomi Valkeinen 已提交
3517 3518 3519 3520 3521
{
	unsigned long fck;

	fck = dispc_fclk_rate();

3522 3523
	cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
	cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
T
Tomi Valkeinen 已提交
3524 3525 3526 3527 3528 3529 3530

	cinfo->lck = fck / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;

	return 0;
}

3531 3532 3533 3534
u32 dispc_read_irqstatus(void)
{
	return dispc_read_reg(DISPC_IRQSTATUS);
}
T
Tomi Valkeinen 已提交
3535
EXPORT_SYMBOL(dispc_read_irqstatus);
3536 3537 3538 3539 3540

void dispc_clear_irqstatus(u32 mask)
{
	dispc_write_reg(DISPC_IRQSTATUS, mask);
}
T
Tomi Valkeinen 已提交
3541
EXPORT_SYMBOL(dispc_clear_irqstatus);
3542 3543 3544 3545 3546

u32 dispc_read_irqenable(void)
{
	return dispc_read_reg(DISPC_IRQENABLE);
}
T
Tomi Valkeinen 已提交
3547
EXPORT_SYMBOL(dispc_read_irqenable);
3548 3549 3550 3551 3552 3553 3554 3555 3556 3557

void dispc_write_irqenable(u32 mask)
{
	u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);

	/* clear the irqstatus for newly enabled irqs */
	dispc_clear_irqstatus((mask ^ old_mask) & mask);

	dispc_write_reg(DISPC_IRQENABLE, mask);
}
T
Tomi Valkeinen 已提交
3558
EXPORT_SYMBOL(dispc_write_irqenable);
3559

T
Tomi Valkeinen 已提交
3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573
void dispc_enable_sidle(void)
{
	REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3);	/* SIDLEMODE: smart idle */
}

void dispc_disable_sidle(void)
{
	REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3);	/* SIDLEMODE: no idle */
}

static void _omap_dispc_initial_config(void)
{
	u32 l;

3574 3575 3576 3577 3578 3579 3580
	/* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
	if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
		l = dispc_read_reg(DISPC_DIVISOR);
		/* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
		l = FLD_MOD(l, 1, 0, 0);
		l = FLD_MOD(l, 1, 23, 16);
		dispc_write_reg(DISPC_DIVISOR, l);
3581 3582

		dispc.core_clk_rate = dispc_fclk_rate();
3583 3584
	}

T
Tomi Valkeinen 已提交
3585
	/* FUNCGATED */
3586 3587
	if (dss_has_feature(FEAT_FUNCGATED))
		REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
T
Tomi Valkeinen 已提交
3588

3589
	dispc_setup_color_conv_coef();
T
Tomi Valkeinen 已提交
3590 3591 3592

	dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);

3593
	dispc_init_fifos();
3594 3595

	dispc_configure_burst_sizes();
3596 3597

	dispc_ovl_enable_zorder_planes();
3598 3599 3600

	if (dispc.feat->mstandby_workaround)
		REG_FLD_MOD(DISPC_MSTANDBY_CTRL, 1, 0, 0);
T
Tomi Valkeinen 已提交
3601 3602
}

3603 3604 3605 3606 3607 3608 3609
static const struct dispc_features omap24xx_dispc_feats __initconst = {
	.sw_start		=	5,
	.fp_start		=	15,
	.bp_start		=	27,
	.sw_max			=	64,
	.vp_max			=	255,
	.hp_max			=	256,
3610 3611 3612 3613
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
3614
	.max_lcd_pclk		=	66500000,
3615 3616
	.calc_scaling		=	dispc_ovl_calc_scaling_24xx,
	.calc_core_clk		=	calc_core_clk_24xx,
3617
	.num_fifos		=	3,
3618
	.no_framedone_tv	=	true,
3619
	.set_max_preload	=	false,
3620 3621 3622 3623 3624 3625 3626 3627 3628
};

static const struct dispc_features omap34xx_rev1_0_dispc_feats __initconst = {
	.sw_start		=	5,
	.fp_start		=	15,
	.bp_start		=	27,
	.sw_max			=	64,
	.vp_max			=	255,
	.hp_max			=	256,
3629 3630 3631 3632
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
3633 3634
	.max_lcd_pclk		=	173000000,
	.max_tv_pclk		=	59000000,
3635 3636
	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
	.calc_core_clk		=	calc_core_clk_34xx,
3637
	.num_fifos		=	3,
3638
	.no_framedone_tv	=	true,
3639
	.set_max_preload	=	false,
3640 3641 3642 3643 3644 3645 3646 3647 3648
};

static const struct dispc_features omap34xx_rev3_0_dispc_feats __initconst = {
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
3649 3650 3651 3652
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
3653 3654
	.max_lcd_pclk		=	173000000,
	.max_tv_pclk		=	59000000,
3655 3656
	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
	.calc_core_clk		=	calc_core_clk_34xx,
3657
	.num_fifos		=	3,
3658
	.no_framedone_tv	=	true,
3659
	.set_max_preload	=	false,
3660 3661 3662 3663 3664 3665 3666 3667 3668
};

static const struct dispc_features omap44xx_dispc_feats __initconst = {
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
3669 3670 3671 3672
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
3673 3674
	.max_lcd_pclk		=	170000000,
	.max_tv_pclk		=	185625000,
3675 3676
	.calc_scaling		=	dispc_ovl_calc_scaling_44xx,
	.calc_core_clk		=	calc_core_clk_44xx,
3677
	.num_fifos		=	5,
3678
	.gfx_fifo_workaround	=	true,
3679
	.set_max_preload	=	true,
3680 3681
};

3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692
static const struct dispc_features omap54xx_dispc_feats __initconst = {
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
	.mgr_width_start	=	11,
	.mgr_height_start	=	27,
	.mgr_width_max		=	4096,
	.mgr_height_max		=	4096,
3693 3694
	.max_lcd_pclk		=	170000000,
	.max_tv_pclk		=	186000000,
3695 3696 3697 3698
	.calc_scaling		=	dispc_ovl_calc_scaling_44xx,
	.calc_core_clk		=	calc_core_clk_44xx,
	.num_fifos		=	5,
	.gfx_fifo_workaround	=	true,
3699
	.mstandby_workaround	=	true,
3700
	.set_max_preload	=	true,
3701 3702
};

3703
static int __init dispc_init_features(struct platform_device *pdev)
3704 3705 3706 3707
{
	const struct dispc_features *src;
	struct dispc_features *dst;

3708
	dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
3709
	if (!dst) {
3710
		dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
3711 3712 3713
		return -ENOMEM;
	}

3714
	switch (omapdss_get_version()) {
3715
	case OMAPDSS_VER_OMAP24xx:
3716
		src = &omap24xx_dispc_feats;
3717 3718 3719 3720 3721 3722 3723 3724 3725
		break;

	case OMAPDSS_VER_OMAP34xx_ES1:
		src = &omap34xx_rev1_0_dispc_feats;
		break;

	case OMAPDSS_VER_OMAP34xx_ES3:
	case OMAPDSS_VER_OMAP3630:
	case OMAPDSS_VER_AM35xx:
3726
	case OMAPDSS_VER_AM43xx:
3727 3728 3729 3730 3731 3732
		src = &omap34xx_rev3_0_dispc_feats;
		break;

	case OMAPDSS_VER_OMAP4430_ES1:
	case OMAPDSS_VER_OMAP4430_ES2:
	case OMAPDSS_VER_OMAP4:
3733
		src = &omap44xx_dispc_feats;
3734 3735 3736
		break;

	case OMAPDSS_VER_OMAP5:
3737
	case OMAPDSS_VER_DRA7xx:
3738
		src = &omap54xx_dispc_feats;
3739 3740 3741
		break;

	default:
3742 3743 3744 3745 3746 3747 3748 3749 3750
		return -ENODEV;
	}

	memcpy(dst, src, sizeof(*dst));
	dispc.feat = dst;

	return 0;
}

3751 3752 3753 3754 3755 3756 3757 3758
static irqreturn_t dispc_irq_handler(int irq, void *arg)
{
	if (!dispc.is_enabled)
		return IRQ_NONE;

	return dispc.user_handler(irq, dispc.user_data);
}

3759 3760
int dispc_request_irq(irq_handler_t handler, void *dev_id)
{
3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779
	int r;

	if (dispc.user_handler != NULL)
		return -EBUSY;

	dispc.user_handler = handler;
	dispc.user_data = dev_id;

	/* ensure the dispc_irq_handler sees the values above */
	smp_wmb();

	r = devm_request_irq(&dispc.pdev->dev, dispc.irq, dispc_irq_handler,
			     IRQF_SHARED, "OMAP DISPC", &dispc);
	if (r) {
		dispc.user_handler = NULL;
		dispc.user_data = NULL;
	}

	return r;
3780
}
T
Tomi Valkeinen 已提交
3781
EXPORT_SYMBOL(dispc_request_irq);
3782 3783 3784

void dispc_free_irq(void *dev_id)
{
3785 3786 3787 3788
	devm_free_irq(&dispc.pdev->dev, dispc.irq, &dispc);

	dispc.user_handler = NULL;
	dispc.user_data = NULL;
3789
}
T
Tomi Valkeinen 已提交
3790
EXPORT_SYMBOL(dispc_free_irq);
3791

3792
/* DISPC HW IP initialisation */
T
Tomi Valkeinen 已提交
3793
static int __init omap_dispchw_probe(struct platform_device *pdev)
3794 3795
{
	u32 rev;
3796
	int r = 0;
3797
	struct resource *dispc_mem;
3798
	struct device_node *np = pdev->dev.of_node;
3799

3800 3801
	dispc.pdev = pdev;

3802
	r = dispc_init_features(dispc.pdev);
3803 3804 3805
	if (r)
		return r;

3806 3807 3808
	dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
	if (!dispc_mem) {
		DSSERR("can't get IORESOURCE_MEM DISPC\n");
3809
		return -EINVAL;
3810
	}
3811

J
Julia Lawall 已提交
3812 3813
	dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
				  resource_size(dispc_mem));
3814 3815
	if (!dispc.base) {
		DSSERR("can't ioremap DISPC\n");
3816
		return -ENOMEM;
3817
	}
3818

3819 3820 3821
	dispc.irq = platform_get_irq(dispc.pdev, 0);
	if (dispc.irq < 0) {
		DSSERR("platform_get_irq failed\n");
3822
		return -ENODEV;
3823 3824
	}

3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838
	if (np && of_property_read_bool(np, "syscon-pol")) {
		dispc.syscon_pol = syscon_regmap_lookup_by_phandle(np, "syscon-pol");
		if (IS_ERR(dispc.syscon_pol)) {
			dev_err(&pdev->dev, "failed to get syscon-pol regmap\n");
			return PTR_ERR(dispc.syscon_pol);
		}

		if (of_property_read_u32_index(np, "syscon-pol", 1,
				&dispc.syscon_pol_offset)) {
			dev_err(&pdev->dev, "failed to get syscon-pol offset\n");
			return -EINVAL;
		}
	}

3839 3840 3841 3842 3843
	pm_runtime_enable(&pdev->dev);

	r = dispc_runtime_get();
	if (r)
		goto err_runtime_get;
3844 3845 3846 3847

	_omap_dispc_initial_config();

	rev = dispc_read_reg(DISPC_REVISION);
3848
	dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
3849 3850
	       FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));

3851
	dispc_runtime_put();
3852

3853 3854
	dss_init_overlay_managers();

3855 3856
	dss_debugfs_create_file("dispc", dispc_dump_regs);

3857
	return 0;
3858 3859 3860

err_runtime_get:
	pm_runtime_disable(&pdev->dev);
3861
	return r;
3862 3863
}

T
Tomi Valkeinen 已提交
3864
static int __exit omap_dispchw_remove(struct platform_device *pdev)
3865
{
3866 3867
	pm_runtime_disable(&pdev->dev);

3868 3869
	dss_uninit_overlay_managers();

3870 3871 3872
	return 0;
}

3873 3874
static int dispc_runtime_suspend(struct device *dev)
{
3875 3876 3877 3878 3879 3880
	dispc.is_enabled = false;
	/* ensure the dispc_irq_handler sees the is_enabled value */
	smp_wmb();
	/* wait for current handler to finish before turning the DISPC off */
	synchronize_irq(dispc.irq);

3881 3882 3883 3884 3885 3886 3887
	dispc_save_context();

	return 0;
}

static int dispc_runtime_resume(struct device *dev)
{
3888 3889 3890 3891 3892 3893
	/*
	 * The reset value for load mode is 0 (OMAP_DSS_LOAD_CLUT_AND_FRAME)
	 * but we always initialize it to 2 (OMAP_DSS_LOAD_FRAME_ONLY) in
	 * _omap_dispc_initial_config(). We can thus use it to detect if
	 * we have lost register context.
	 */
3894 3895
	if (REG_GET(DISPC_CONFIG, 2, 1) != OMAP_DSS_LOAD_FRAME_ONLY) {
		_omap_dispc_initial_config();
3896

3897 3898
		dispc_restore_context();
	}
3899

3900 3901 3902
	dispc.is_enabled = true;
	/* ensure the dispc_irq_handler sees the is_enabled value */
	smp_wmb();
3903 3904 3905 3906 3907 3908 3909 3910 3911

	return 0;
}

static const struct dev_pm_ops dispc_pm_ops = {
	.runtime_suspend = dispc_runtime_suspend,
	.runtime_resume = dispc_runtime_resume,
};

3912 3913 3914 3915
static const struct of_device_id dispc_of_match[] = {
	{ .compatible = "ti,omap2-dispc", },
	{ .compatible = "ti,omap3-dispc", },
	{ .compatible = "ti,omap4-dispc", },
3916
	{ .compatible = "ti,omap5-dispc", },
3917
	{ .compatible = "ti,dra7-dispc", },
3918 3919 3920
	{},
};

3921
static struct platform_driver omap_dispchw_driver = {
T
Tomi Valkeinen 已提交
3922
	.remove         = __exit_p(omap_dispchw_remove),
3923 3924
	.driver         = {
		.name   = "omapdss_dispc",
3925
		.pm	= &dispc_pm_ops,
3926
		.of_match_table = dispc_of_match,
T
Tomi Valkeinen 已提交
3927
		.suppress_bind_attrs = true,
3928 3929 3930
	},
};

T
Tomi Valkeinen 已提交
3931
int __init dispc_init_platform_driver(void)
3932
{
3933
	return platform_driver_probe(&omap_dispchw_driver, omap_dispchw_probe);
3934 3935
}

T
Tomi Valkeinen 已提交
3936
void __exit dispc_uninit_platform_driver(void)
3937
{
3938
	platform_driver_unregister(&omap_dispchw_driver);
3939
}