dss.h 17.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * linux/drivers/video/omap2/dss/dss.h
 *
 * Copyright (C) 2009 Nokia Corporation
 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
 *
 * Some code and ideas taken from drivers/video/omap/ driver
 * by Imre Deak.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#ifndef __OMAP2_DSS_H
#define __OMAP2_DSS_H

26 27
#ifdef pr_fmt
#undef pr_fmt
28 29
#endif

30 31 32 33
#ifdef DSS_SUBSYS_NAME
#define pr_fmt(fmt) DSS_SUBSYS_NAME ": " fmt
#else
#define pr_fmt(fmt) fmt
34 35
#endif

36 37
#define DSSDBG(format, ...) \
	pr_debug(format, ## __VA_ARGS__)
38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73

#ifdef DSS_SUBSYS_NAME
#define DSSERR(format, ...) \
	printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
	## __VA_ARGS__)
#else
#define DSSERR(format, ...) \
	printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
#endif

#ifdef DSS_SUBSYS_NAME
#define DSSINFO(format, ...) \
	printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
	## __VA_ARGS__)
#else
#define DSSINFO(format, ...) \
	printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
#endif

#ifdef DSS_SUBSYS_NAME
#define DSSWARN(format, ...) \
	printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
	## __VA_ARGS__)
#else
#define DSSWARN(format, ...) \
	printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
#endif

/* OMAP TRM gives bitfields as start:end, where start is the higher bit
   number. For example 7:0 */
#define FLD_MASK(start, end)	(((1 << ((start) - (end) + 1)) - 1) << (end))
#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
#define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
#define FLD_MOD(orig, val, start, end) \
	(((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))

74 75 76 77
enum dss_io_pad_mode {
	DSS_IO_PAD_MODE_RESET,
	DSS_IO_PAD_MODE_RFBI,
	DSS_IO_PAD_MODE_BYPASS,
78 79
};

80 81 82 83 84
enum dss_hdmi_venc_clk_source_select {
	DSS_VENC_TV_CLK = 0,
	DSS_HDMI_M_PCLK = 1,
};

85 86 87 88 89
enum dss_dsi_content_type {
	DSS_DSI_CONTENT_DCS,
	DSS_DSI_CONTENT_GENERIC,
};

90 91 92 93 94 95 96 97 98 99 100
enum dss_writeback_channel {
	DSS_WB_LCD1_MGR =	0,
	DSS_WB_LCD2_MGR =	1,
	DSS_WB_TV_MGR =		2,
	DSS_WB_OVL0 =		3,
	DSS_WB_OVL1 =		4,
	DSS_WB_OVL2 =		5,
	DSS_WB_OVL3 =		6,
	DSS_WB_LCD3_MGR =	7,
};

101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123
struct dss_clock_info {
	/* rates that we get with dividers below */
	unsigned long fck;

	/* dividers */
	u16 fck_div;
};

struct dispc_clock_info {
	/* rates that we get with dividers below */
	unsigned long lck;
	unsigned long pck;

	/* dividers */
	u16 lck_div;
	u16 pck_div;
};

struct dsi_clock_info {
	/* rates that we get with dividers below */
	unsigned long fint;
	unsigned long clkin4ddr;
	unsigned long clkin;
124 125 126 127
	unsigned long dsi_pll_hsdiv_dispc_clk;	/* OMAP3: DSI1_PLL_CLK
						 * OMAP4: PLLx_CLK1 */
	unsigned long dsi_pll_hsdiv_dsi_clk;	/* OMAP3: DSI2_PLL_CLK
						 * OMAP4: PLLx_CLK2 */
128 129 130 131 132
	unsigned long lp_clk;

	/* dividers */
	u16 regn;
	u16 regm;
133 134 135 136
	u16 regm_dispc;	/* OMAP3: REGM3
			 * OMAP4: REGM4 */
	u16 regm_dsi;	/* OMAP3: REGM4
			 * OMAP4: REGM5 */
137 138 139
	u16 lp_clk_div;
};

140 141 142 143 144 145
struct reg_field {
	u16 reg;
	u8 high;
	u8 low;
};

146 147 148 149 150 151 152 153 154 155 156 157 158
struct dss_lcd_mgr_config {
	enum dss_io_pad_mode io_pad_mode;

	bool stallmode;
	bool fifohandcheck;

	struct dispc_clock_info clock_info;

	int video_port_width;

	int lcden_sig_polarity;
};

159 160 161 162 163
struct seq_file;
struct platform_device;

/* core */
struct bus_type *dss_get_bus(void);
164 165
struct regulator *dss_get_vdds_dsi(void);
struct regulator *dss_get_vdds_sdi(void);
166 167 168
int dss_get_ctx_loss_count(struct device *dev);
int dss_dsi_enable_pads(int dsi_id, unsigned lane_mask);
void dss_dsi_disable_pads(int dsi_id, unsigned lane_mask);
169
int dss_set_min_bus_tput(struct device *dev, unsigned long tput);
170
int dss_debugfs_create_file(const char *name, void (*write)(struct seq_file *));
171

172 173 174 175 176 177 178
struct omap_dss_device *dss_alloc_and_init_device(struct device *parent);
int dss_add_device(struct omap_dss_device *dssdev);
void dss_unregister_device(struct omap_dss_device *dssdev);
void dss_unregister_child_devices(struct device *parent);
void dss_put_device(struct omap_dss_device *dssdev);
void dss_copy_device_pdata(struct omap_dss_device *dst,
		const struct omap_dss_device *src);
179

T
Tomi Valkeinen 已提交
180 181 182 183 184 185
/* apply */
void dss_apply_init(void);
int dss_mgr_wait_for_go(struct omap_overlay_manager *mgr);
int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl);
void dss_mgr_start_update(struct omap_overlay_manager *mgr);
int omap_dss_mgr_apply(struct omap_overlay_manager *mgr);
186

187
int dss_mgr_enable(struct omap_overlay_manager *mgr);
188
void dss_mgr_disable(struct omap_overlay_manager *mgr);
189 190 191 192
int dss_mgr_set_info(struct omap_overlay_manager *mgr,
		struct omap_overlay_manager_info *info);
void dss_mgr_get_info(struct omap_overlay_manager *mgr,
		struct omap_overlay_manager_info *info);
193 194 195
int dss_mgr_set_output(struct omap_overlay_manager *mgr,
		struct omap_dss_output *output);
int dss_mgr_unset_output(struct omap_overlay_manager *mgr);
196
void dss_mgr_set_timings(struct omap_overlay_manager *mgr,
197
		const struct omap_video_timings *timings);
198 199
void dss_mgr_set_lcd_config(struct omap_overlay_manager *mgr,
		const struct dss_lcd_mgr_config *config);
200
const struct omap_video_timings *dss_mgr_get_timings(struct omap_overlay_manager *mgr);
T
Tomi Valkeinen 已提交
201

202 203 204
bool dss_ovl_is_enabled(struct omap_overlay *ovl);
int dss_ovl_enable(struct omap_overlay *ovl);
int dss_ovl_disable(struct omap_overlay *ovl);
205 206 207 208 209 210 211 212
int dss_ovl_set_info(struct omap_overlay *ovl,
		struct omap_overlay_info *info);
void dss_ovl_get_info(struct omap_overlay *ovl,
		struct omap_overlay_info *info);
int dss_ovl_set_manager(struct omap_overlay *ovl,
		struct omap_overlay_manager *mgr);
int dss_ovl_unset_manager(struct omap_overlay *ovl);

213 214 215
/* output */
void dss_register_output(struct omap_dss_output *out);
void dss_unregister_output(struct omap_dss_output *out);
216
struct omap_dss_output *omapdss_get_output_from_dssdev(struct omap_dss_device *dssdev);
217

218 219 220 221 222
/* display */
int dss_suspend_all_devices(void);
int dss_resume_all_devices(void);
void dss_disable_all_devices(void);

223
int dss_init_device(struct platform_device *pdev,
224 225 226 227 228 229 230
		struct omap_dss_device *dssdev);
void dss_uninit_device(struct platform_device *pdev,
		struct omap_dss_device *dssdev);

/* manager */
int dss_init_overlay_managers(struct platform_device *pdev);
void dss_uninit_overlay_managers(struct platform_device *pdev);
231 232
int dss_mgr_simple_check(struct omap_overlay_manager *mgr,
		const struct omap_overlay_manager_info *info);
233 234
int dss_mgr_check_timings(struct omap_overlay_manager *mgr,
		const struct omap_video_timings *timings);
235 236
int dss_mgr_check(struct omap_overlay_manager *mgr,
		struct omap_overlay_manager_info *info,
237
		const struct omap_video_timings *mgr_timings,
238
		const struct dss_lcd_mgr_config *config,
239
		struct omap_overlay_info **overlay_infos);
240

241 242 243 244 245 246 247 248 249
static inline bool dss_mgr_is_lcd(enum omap_channel id)
{
	if (id == OMAP_DSS_CHANNEL_LCD || id == OMAP_DSS_CHANNEL_LCD2 ||
			id == OMAP_DSS_CHANNEL_LCD3)
		return true;
	else
		return false;
}

250 251 252 253
int dss_manager_kobj_init(struct omap_overlay_manager *mgr,
		struct platform_device *pdev);
void dss_manager_kobj_uninit(struct omap_overlay_manager *mgr);

254 255 256 257
/* overlay */
void dss_init_overlays(struct platform_device *pdev);
void dss_uninit_overlays(struct platform_device *pdev);
void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
258 259
int dss_ovl_simple_check(struct omap_overlay *ovl,
		const struct omap_overlay_info *info);
260 261
int dss_ovl_check(struct omap_overlay *ovl, struct omap_overlay_info *info,
		const struct omap_video_timings *mgr_timings);
262 263
bool dss_ovl_use_replication(struct dss_lcd_mgr_config config,
		enum omap_color_mode mode);
264 265 266
int dss_overlay_kobj_init(struct omap_overlay *ovl,
		struct platform_device *pdev);
void dss_overlay_kobj_uninit(struct omap_overlay *ovl);
267 268

/* DSS */
T
Tomi Valkeinen 已提交
269
int dss_init_platform_driver(void) __init;
270
void dss_uninit_platform_driver(void);
271

272
int dss_dpi_select_source(enum omap_channel channel);
273
void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
274
enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void);
275
const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src);
276
void dss_dump_clocks(struct seq_file *s);
277

278
#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
279 280
void dss_debug_dump_clocks(struct seq_file *s);
#endif
281

282
void dss_sdi_init(int datapairs);
283 284 285
int dss_sdi_enable(void);
void dss_sdi_disable(void);

286
void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src);
287 288
void dss_select_dsi_clk_source(int dsi_module,
		enum omap_dss_clk_source clk_src);
289
void dss_select_lcd_clk_source(enum omap_channel channel,
290 291
		enum omap_dss_clk_source clk_src);
enum omap_dss_clk_source dss_get_dispc_clk_source(void);
292
enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module);
293
enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
294

295 296 297 298 299
void dss_set_venc_output(enum omap_dss_venc_type type);
void dss_set_dac_pwrdn_bgz(bool enable);

unsigned long dss_get_dpll4_rate(void);
int dss_set_clock_div(struct dss_clock_info *cinfo);
300
int dss_calc_clock_div(unsigned long req_pck, struct dss_clock_info *dss_cinfo,
301 302 303
		struct dispc_clock_info *dispc_cinfo);

/* SDI */
T
Tomi Valkeinen 已提交
304 305
int sdi_init_platform_driver(void) __init;
void sdi_uninit_platform_driver(void) __exit;
306 307

/* DSI */
308
#ifdef CONFIG_OMAP2_DSS_DSI
309 310 311 312

struct dentry;
struct file_operations;

T
Tomi Valkeinen 已提交
313 314
int dsi_init_platform_driver(void) __init;
void dsi_uninit_platform_driver(void) __exit;
315

316 317 318
int dsi_runtime_get(struct platform_device *dsidev);
void dsi_runtime_put(struct platform_device *dsidev);

319 320 321
void dsi_dump_clocks(struct seq_file *s);

void dsi_irq_handler(void);
322 323
u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt);

324 325 326
unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev);
int dsi_pll_set_clock_div(struct platform_device *dsidev,
		struct dsi_clock_info *cinfo);
327
int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
328
		unsigned long req_pck, struct dsi_clock_info *cinfo,
329
		struct dispc_clock_info *dispc_cinfo);
330 331 332 333 334 335
int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
		bool enable_hsdiv);
void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes);
void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev);
void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev);
struct platform_device *dsi_get_dsidev_from_id(int module);
336
#else
337 338 339 340 341 342 343
static inline int dsi_runtime_get(struct platform_device *dsidev)
{
	return 0;
}
static inline void dsi_runtime_put(struct platform_device *dsidev)
{
}
344 345 346 347 348
static inline u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
{
	WARN("%s: DSI not compiled in, returning pixel_size as 0\n", __func__);
	return 0;
}
349
static inline unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
350 351 352 353
{
	WARN("%s: DSI not compiled in, returning rate as 0\n", __func__);
	return 0;
}
354 355 356 357 358 359 360
static inline int dsi_pll_set_clock_div(struct platform_device *dsidev,
		struct dsi_clock_info *cinfo)
{
	WARN("%s: DSI not compiled in\n", __func__);
	return -ENODEV;
}
static inline int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
361
		unsigned long req_pck,
362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377
		struct dsi_clock_info *dsi_cinfo,
		struct dispc_clock_info *dispc_cinfo)
{
	WARN("%s: DSI not compiled in\n", __func__);
	return -ENODEV;
}
static inline int dsi_pll_init(struct platform_device *dsidev,
		bool enable_hsclk, bool enable_hsdiv)
{
	WARN("%s: DSI not compiled in\n", __func__);
	return -ENODEV;
}
static inline void dsi_pll_uninit(struct platform_device *dsidev,
		bool disconnect_lanes)
{
}
378
static inline void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
379 380
{
}
381
static inline void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
382 383
{
}
384 385 386 387 388 389
static inline struct platform_device *dsi_get_dsidev_from_id(int module)
{
	WARN("%s: DSI not compiled in, returning platform device as NULL\n",
			__func__);
	return NULL;
}
390
#endif
391 392

/* DPI */
T
Tomi Valkeinen 已提交
393 394
int dpi_init_platform_driver(void) __init;
void dpi_uninit_platform_driver(void) __exit;
395 396

/* DISPC */
T
Tomi Valkeinen 已提交
397 398
int dispc_init_platform_driver(void) __init;
void dispc_uninit_platform_driver(void) __exit;
399 400
void dispc_dump_clocks(struct seq_file *s);

401 402
int dispc_runtime_get(void);
void dispc_runtime_put(void);
403 404 405 406 407 408

void dispc_enable_sidle(void);
void dispc_disable_sidle(void);

void dispc_lcd_enable_signal(bool enable);
void dispc_pck_free_enable(bool enable);
409 410 411 412
void dispc_enable_fifomerge(bool enable);
void dispc_enable_gamma_table(bool enable);
void dispc_set_loadmode(enum omap_dss_load_mode mode);

413
bool dispc_mgr_timings_ok(enum omap_channel channel,
414
		const struct omap_video_timings *timings);
415
unsigned long dispc_fclk_rate(void);
416
void dispc_find_clk_divs(unsigned long req_pck, unsigned long fck,
417 418 419 420 421
		struct dispc_clock_info *cinfo);
int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
		struct dispc_clock_info *cinfo);


422
void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high);
423
void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
424 425
		u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
		bool manual_update);
426
int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
427 428
		bool replication, const struct omap_video_timings *mgr_timings,
		bool mem_to_mem);
429
int dispc_ovl_enable(enum omap_plane plane, bool enable);
430 431
void dispc_ovl_set_channel_out(enum omap_plane plane,
		enum omap_channel channel);
432

433
u32 dispc_mgr_get_vsync_irq(enum omap_channel channel);
434
u32 dispc_mgr_get_framedone_irq(enum omap_channel channel);
435
u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel);
436 437
bool dispc_mgr_go_busy(enum omap_channel channel);
void dispc_mgr_go(enum omap_channel channel);
438
bool dispc_mgr_is_enabled(enum omap_channel channel);
439 440
void dispc_mgr_enable_sync(enum omap_channel channel);
void dispc_mgr_disable_sync(enum omap_channel channel);
441
bool dispc_mgr_is_channel_enabled(enum omap_channel channel);
442 443
void dispc_mgr_set_lcd_config(enum omap_channel channel,
		const struct dss_lcd_mgr_config *config);
444
void dispc_mgr_set_timings(enum omap_channel channel,
445
		const struct omap_video_timings *timings);
446 447
unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
448
unsigned long dispc_core_clk_rate(void);
449
void dispc_mgr_set_clock_div(enum omap_channel channel,
450
		const struct dispc_clock_info *cinfo);
451
int dispc_mgr_get_clock_div(enum omap_channel channel,
452
		struct dispc_clock_info *cinfo);
453
void dispc_mgr_setup(enum omap_channel channel,
454
		const struct omap_overlay_manager_info *info);
455

456 457 458 459 460
u32 dispc_wb_get_framedone_irq(void);
bool dispc_wb_go_busy(void);
void dispc_wb_go(void);
void dispc_wb_enable(bool enable);
bool dispc_wb_is_enabled(void);
461
void dispc_wb_set_channel_in(enum dss_writeback_channel channel);
462
int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
463
		bool mem_to_mem, const struct omap_video_timings *timings);
464

465
/* VENC */
466
#ifdef CONFIG_OMAP2_DSS_VENC
T
Tomi Valkeinen 已提交
467 468
int venc_init_platform_driver(void) __init;
void venc_uninit_platform_driver(void) __exit;
469
unsigned long venc_get_pixel_clock(void);
470
#else
471 472 473 474 475
static inline unsigned long venc_get_pixel_clock(void)
{
	WARN("%s: VENC not compiled in, returning pclk as 0\n", __func__);
	return 0;
}
476
#endif
477 478 479 480 481 482 483 484
int omapdss_venc_display_enable(struct omap_dss_device *dssdev);
void omapdss_venc_display_disable(struct omap_dss_device *dssdev);
void omapdss_venc_set_timings(struct omap_dss_device *dssdev,
		struct omap_video_timings *timings);
int omapdss_venc_check_timings(struct omap_dss_device *dssdev,
		struct omap_video_timings *timings);
u32 omapdss_venc_get_wss(struct omap_dss_device *dssdev);
int omapdss_venc_set_wss(struct omap_dss_device *dssdev, u32 wss);
485 486
void omapdss_venc_set_type(struct omap_dss_device *dssdev,
		enum omap_dss_venc_type type);
487 488
void omapdss_venc_invert_vid_out_polarity(struct omap_dss_device *dssdev,
		bool invert_polarity);
489 490
int venc_panel_init(void);
void venc_panel_exit(void);
491

492 493
/* HDMI */
#ifdef CONFIG_OMAP4_DSS_HDMI
T
Tomi Valkeinen 已提交
494 495
int hdmi_init_platform_driver(void) __init;
void hdmi_uninit_platform_driver(void) __exit;
496
unsigned long hdmi_get_pixel_clock(void);
497
#else
498 499 500 501 502
static inline unsigned long hdmi_get_pixel_clock(void)
{
	WARN("%s: HDMI not compiled in, returning pclk as 0\n", __func__);
	return 0;
}
503 504 505
#endif
int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev);
void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev);
506 507
void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev,
		struct omap_video_timings *timings);
508 509
int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
					struct omap_video_timings *timings);
510
int omapdss_hdmi_read_edid(u8 *buf, int len);
511
bool omapdss_hdmi_detect(void);
512 513
int hdmi_panel_init(void);
void hdmi_panel_exit(void);
514 515 516 517 518 519 520 521
#ifdef CONFIG_OMAP4_DSS_HDMI_AUDIO
int hdmi_audio_enable(void);
void hdmi_audio_disable(void);
int hdmi_audio_start(void);
void hdmi_audio_stop(void);
bool hdmi_mode_has_audio(void);
int hdmi_audio_config(struct omap_dss_audio *audio);
#endif
522

523
/* RFBI */
T
Tomi Valkeinen 已提交
524 525
int rfbi_init_platform_driver(void) __init;
void rfbi_uninit_platform_driver(void) __exit;
526

527 528 529 530 531 532 533 534 535 536 537 538

#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
{
	int b;
	for (b = 0; b < 32; ++b) {
		if (irqstatus & (1 << b))
			irq_arr[b]++;
	}
}
#endif

539
#endif