radeon_asic.h 21.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
#ifndef __RADEON_ASIC_H__
#define __RADEON_ASIC_H__

/*
 * common functions
 */
34
uint32_t radeon_legacy_get_engine_clock(struct radeon_device *rdev);
35
void radeon_legacy_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
36
uint32_t radeon_legacy_get_memory_clock(struct radeon_device *rdev);
37 38
void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);

39
uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev);
40
void radeon_atom_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
41
uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev);
42 43 44
void radeon_atom_set_memory_clock(struct radeon_device *rdev, uint32_t mem_clock);
void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);

45 46 47 48
void atombios_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level);
void radeon_legacy_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level);


49
/*
50
 * r100,rv100,rs100,rv200,rs200
51
 */
52 53 54 55 56 57 58 59 60 61 62 63
struct r100_mc_save {
	u32	GENMO_WT;
	u32	CRTC_EXT_CNTL;
	u32	CRTC_GEN_CNTL;
	u32	CRTC2_GEN_CNTL;
	u32	CUR_OFFSET;
	u32	CUR2_OFFSET;
};
int r100_init(struct radeon_device *rdev);
void r100_fini(struct radeon_device *rdev);
int r100_suspend(struct radeon_device *rdev);
int r100_resume(struct radeon_device *rdev);
64
void r100_vga_set_state(struct radeon_device *rdev, bool state);
65
bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
66
int r100_asic_reset(struct radeon_device *rdev);
67
u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc);
68 69
void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
70
void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring);
71 72 73 74
int r100_irq_set(struct radeon_device *rdev);
int r100_irq_process(struct radeon_device *rdev);
void r100_fence_ring_emit(struct radeon_device *rdev,
			  struct radeon_fence *fence);
75
void r100_semaphore_ring_emit(struct radeon_device *rdev,
76
			      struct radeon_ring *cp,
77
			      struct radeon_semaphore *semaphore,
78
			      bool emit_wait);
79 80 81 82 83 84
int r100_cs_parse(struct radeon_cs_parser *p);
void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg);
int r100_copy_blit(struct radeon_device *rdev,
		   uint64_t src_offset,
		   uint64_t dst_offset,
85
		   unsigned num_gpu_pages,
86
		   struct radeon_fence **fence);
87 88 89
int r100_set_surface_reg(struct radeon_device *rdev, int reg,
			 uint32_t tiling_flags, uint32_t pitch,
			 uint32_t offset, uint32_t obj_size);
90
void r100_clear_surface_reg(struct radeon_device *rdev, int reg);
91
void r100_bandwidth_update(struct radeon_device *rdev);
92
void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
93
int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
94 95 96 97 98
void r100_hpd_init(struct radeon_device *rdev);
void r100_hpd_fini(struct radeon_device *rdev);
bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
void r100_hpd_set_polarity(struct radeon_device *rdev,
			   enum radeon_hpd_id hpd);
99 100 101 102 103 104 105 106 107 108 109
int r100_debugfs_rbbm_init(struct radeon_device *rdev);
int r100_debugfs_cp_init(struct radeon_device *rdev);
void r100_cp_disable(struct radeon_device *rdev);
int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
void r100_cp_fini(struct radeon_device *rdev);
int r100_pci_gart_init(struct radeon_device *rdev);
void r100_pci_gart_fini(struct radeon_device *rdev);
int r100_pci_gart_enable(struct radeon_device *rdev);
void r100_pci_gart_disable(struct radeon_device *rdev);
int r100_debugfs_mc_info_init(struct radeon_device *rdev);
int r100_gui_wait_for_idle(struct radeon_device *rdev);
110
int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
111 112 113 114 115 116
void r100_irq_disable(struct radeon_device *rdev);
void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save);
void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save);
void r100_vram_init_sizes(struct radeon_device *rdev);
int r100_cp_reset(struct radeon_device *rdev);
void r100_vga_render_disable(struct radeon_device *rdev);
117
void r100_restore_sanity(struct radeon_device *rdev);
118 119 120 121 122 123 124 125 126 127 128 129
int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
					 struct radeon_cs_packet *pkt,
					 struct radeon_bo *robj);
int r100_cs_parse_packet0(struct radeon_cs_parser *p,
			  struct radeon_cs_packet *pkt,
			  const unsigned *auth, unsigned n,
			  radeon_packet0_check_t check);
int r100_cs_packet_parse(struct radeon_cs_parser *p,
			 struct radeon_cs_packet *pkt,
			 unsigned idx);
void r100_enable_bm(struct radeon_device *rdev);
void r100_set_common_regs(struct radeon_device *rdev);
130
void r100_bm_disable(struct radeon_device *rdev);
131
extern bool r100_gui_idle(struct radeon_device *rdev);
132 133 134
extern void r100_pm_misc(struct radeon_device *rdev);
extern void r100_pm_prepare(struct radeon_device *rdev);
extern void r100_pm_finish(struct radeon_device *rdev);
135 136
extern void r100_pm_init_profile(struct radeon_device *rdev);
extern void r100_pm_get_dynpm_state(struct radeon_device *rdev);
137 138 139
extern void r100_pre_page_flip(struct radeon_device *rdev, int crtc);
extern u32 r100_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
extern void r100_post_page_flip(struct radeon_device *rdev, int crtc);
140
extern void r100_wait_for_vblank(struct radeon_device *rdev, int crtc);
141
extern int r100_mc_wait_for_idle(struct radeon_device *rdev);
142

143 144 145 146
/*
 * r200,rv250,rs300,rv280
 */
extern int r200_copy_dma(struct radeon_device *rdev,
147 148
			 uint64_t src_offset,
			 uint64_t dst_offset,
149
			 unsigned num_gpu_pages,
150
			 struct radeon_fence **fence);
151
void r200_set_safe_registers(struct radeon_device *rdev);
152 153 154 155

/*
 * r300,r350,rv350,rv380
 */
156 157 158 159
extern int r300_init(struct radeon_device *rdev);
extern void r300_fini(struct radeon_device *rdev);
extern int r300_suspend(struct radeon_device *rdev);
extern int r300_resume(struct radeon_device *rdev);
160
extern int r300_asic_reset(struct radeon_device *rdev);
161
extern void r300_ring_start(struct radeon_device *rdev, struct radeon_ring *ring);
162 163 164 165 166 167
extern void r300_fence_ring_emit(struct radeon_device *rdev,
				struct radeon_fence *fence);
extern int r300_cs_parse(struct radeon_cs_parser *p);
extern void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev);
extern int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
extern void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes);
168
extern int rv370_get_pcie_lanes(struct radeon_device *rdev);
169 170 171 172 173 174 175 176 177
extern void r300_set_reg_safe(struct radeon_device *rdev);
extern void r300_mc_program(struct radeon_device *rdev);
extern void r300_mc_init(struct radeon_device *rdev);
extern void r300_clock_startup(struct radeon_device *rdev);
extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
extern int rv370_pcie_gart_init(struct radeon_device *rdev);
extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
178
extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
179

180 181 182
/*
 * r420,r423,rv410
 */
183 184 185 186
extern int r420_init(struct radeon_device *rdev);
extern void r420_fini(struct radeon_device *rdev);
extern int r420_suspend(struct radeon_device *rdev);
extern int r420_resume(struct radeon_device *rdev);
187
extern void r420_pm_init_profile(struct radeon_device *rdev);
188 189 190 191
extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
extern void r420_pipes_init(struct radeon_device *rdev);
192 193 194 195

/*
 * rs400,rs480
 */
196 197 198 199
extern int rs400_init(struct radeon_device *rdev);
extern void rs400_fini(struct radeon_device *rdev);
extern int rs400_suspend(struct radeon_device *rdev);
extern int rs400_resume(struct radeon_device *rdev);
200 201 202 203
void rs400_gart_tlb_flush(struct radeon_device *rdev);
int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg);
void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
204 205 206 207 208
int rs400_gart_init(struct radeon_device *rdev);
int rs400_gart_enable(struct radeon_device *rdev);
void rs400_gart_adjust_size(struct radeon_device *rdev);
void rs400_gart_disable(struct radeon_device *rdev);
void rs400_gart_fini(struct radeon_device *rdev);
209
extern int rs400_mc_wait_for_idle(struct radeon_device *rdev);
210

211 212 213
/*
 * rs600.
 */
214
extern int rs600_asic_reset(struct radeon_device *rdev);
215 216 217 218
extern int rs600_init(struct radeon_device *rdev);
extern void rs600_fini(struct radeon_device *rdev);
extern int rs600_suspend(struct radeon_device *rdev);
extern int rs600_resume(struct radeon_device *rdev);
219
int rs600_irq_set(struct radeon_device *rdev);
220
int rs600_irq_process(struct radeon_device *rdev);
221
void rs600_irq_disable(struct radeon_device *rdev);
222
u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc);
223 224 225 226
void rs600_gart_tlb_flush(struct radeon_device *rdev);
int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg);
void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
227
void rs600_bandwidth_update(struct radeon_device *rdev);
228 229 230 231 232
void rs600_hpd_init(struct radeon_device *rdev);
void rs600_hpd_fini(struct radeon_device *rdev);
bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
void rs600_hpd_set_polarity(struct radeon_device *rdev,
			    enum radeon_hpd_id hpd);
233 234 235
extern void rs600_pm_misc(struct radeon_device *rdev);
extern void rs600_pm_prepare(struct radeon_device *rdev);
extern void rs600_pm_finish(struct radeon_device *rdev);
236 237 238
extern void rs600_pre_page_flip(struct radeon_device *rdev, int crtc);
extern u32 rs600_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
extern void rs600_post_page_flip(struct radeon_device *rdev, int crtc);
239
void rs600_set_safe_registers(struct radeon_device *rdev);
240
extern void avivo_wait_for_vblank(struct radeon_device *rdev, int crtc);
241
extern int rs600_mc_wait_for_idle(struct radeon_device *rdev);
242

243 244 245
/*
 * rs690,rs740
 */
246 247 248 249
int rs690_init(struct radeon_device *rdev);
void rs690_fini(struct radeon_device *rdev);
int rs690_resume(struct radeon_device *rdev);
int rs690_suspend(struct radeon_device *rdev);
250 251
uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg);
void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
252
void rs690_bandwidth_update(struct radeon_device *rdev);
253 254 255
void rs690_line_buffer_adjust(struct radeon_device *rdev,
					struct drm_display_mode *mode1,
					struct drm_display_mode *mode2);
256
extern int rs690_mc_wait_for_idle(struct radeon_device *rdev);
257 258 259 260

/*
 * rv515
 */
261 262 263 264
struct rv515_mc_save {
	u32 vga_render_control;
	u32 vga_hdp_control;
};
265

266
int rv515_init(struct radeon_device *rdev);
267
void rv515_fini(struct radeon_device *rdev);
268 269
uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg);
void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
270
void rv515_ring_start(struct radeon_device *rdev, struct radeon_ring *ring);
271
void rv515_bandwidth_update(struct radeon_device *rdev);
272 273
int rv515_resume(struct radeon_device *rdev);
int rv515_suspend(struct radeon_device *rdev);
274 275 276 277 278 279 280
void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
void rv515_vga_render_disable(struct radeon_device *rdev);
void rv515_set_safe_registers(struct radeon_device *rdev);
void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
void rv515_clock_startup(struct radeon_device *rdev);
void rv515_debugfs(struct radeon_device *rdev);
281
int rv515_mc_wait_for_idle(struct radeon_device *rdev);
282 283 284 285

/*
 * r520,rv530,rv560,rv570,r580
 */
286
int r520_init(struct radeon_device *rdev);
287
int r520_resume(struct radeon_device *rdev);
288
int r520_mc_wait_for_idle(struct radeon_device *rdev);
289 290

/*
291
 * r600,rv610,rv630,rv620,rv635,rv670,rs780,rs880
292
 */
293 294 295 296
int r600_init(struct radeon_device *rdev);
void r600_fini(struct radeon_device *rdev);
int r600_suspend(struct radeon_device *rdev);
int r600_resume(struct radeon_device *rdev);
297
void r600_vga_set_state(struct radeon_device *rdev, bool state);
298 299 300
int r600_wb_init(struct radeon_device *rdev);
void r600_wb_fini(struct radeon_device *rdev);
void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
301 302
uint32_t r600_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
void r600_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
303 304 305
int r600_cs_parse(struct radeon_cs_parser *p);
void r600_fence_ring_emit(struct radeon_device *rdev,
			  struct radeon_fence *fence);
306
void r600_semaphore_ring_emit(struct radeon_device *rdev,
307
			      struct radeon_ring *cp,
308
			      struct radeon_semaphore *semaphore,
309
			      bool emit_wait);
310
bool r600_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
311
int r600_asic_reset(struct radeon_device *rdev);
312 313 314
int r600_set_surface_reg(struct radeon_device *rdev, int reg,
			 uint32_t tiling_flags, uint32_t pitch,
			 uint32_t offset, uint32_t obj_size);
315
void r600_clear_surface_reg(struct radeon_device *rdev, int reg);
316
int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
317
void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
318
int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
319 320
int r600_copy_blit(struct radeon_device *rdev,
		   uint64_t src_offset, uint64_t dst_offset,
321
		   unsigned num_gpu_pages, struct radeon_fence **fence);
322 323 324 325 326
void r600_hpd_init(struct radeon_device *rdev);
void r600_hpd_fini(struct radeon_device *rdev);
bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
void r600_hpd_set_polarity(struct radeon_device *rdev,
			   enum radeon_hpd_id hpd);
327
extern void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo);
328
extern bool r600_gui_idle(struct radeon_device *rdev);
329
extern void r600_pm_misc(struct radeon_device *rdev);
330 331 332
extern void r600_pm_init_profile(struct radeon_device *rdev);
extern void rs780_pm_init_profile(struct radeon_device *rdev);
extern void r600_pm_get_dynpm_state(struct radeon_device *rdev);
333 334
extern void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes);
extern int r600_get_pcie_lanes(struct radeon_device *rdev);
335 336 337
bool r600_card_posted(struct radeon_device *rdev);
void r600_cp_stop(struct radeon_device *rdev);
int r600_cp_start(struct radeon_device *rdev);
338
void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size);
339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359
int r600_cp_resume(struct radeon_device *rdev);
void r600_cp_fini(struct radeon_device *rdev);
int r600_count_pipe_bits(uint32_t val);
int r600_mc_wait_for_idle(struct radeon_device *rdev);
int r600_pcie_gart_init(struct radeon_device *rdev);
void r600_scratch_init(struct radeon_device *rdev);
int r600_blit_init(struct radeon_device *rdev);
void r600_blit_fini(struct radeon_device *rdev);
int r600_init_microcode(struct radeon_device *rdev);
/* r600 irq */
int r600_irq_process(struct radeon_device *rdev);
int r600_irq_init(struct radeon_device *rdev);
void r600_irq_fini(struct radeon_device *rdev);
void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
int r600_irq_set(struct radeon_device *rdev);
void r600_irq_suspend(struct radeon_device *rdev);
void r600_disable_interrupts(struct radeon_device *rdev);
void r600_rlc_stop(struct radeon_device *rdev);
/* r600 audio */
int r600_audio_init(struct radeon_device *rdev);
void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
360
struct r600_audio r600_audio_status(struct radeon_device *rdev);
361 362 363
void r600_audio_fini(struct radeon_device *rdev);
int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
void r600_hdmi_update_audio_settings(struct drm_encoder *encoder);
364
/* r600 blit */
365
int r600_blit_prepare_copy(struct radeon_device *rdev, unsigned num_gpu_pages,
366 367
			   struct radeon_fence **fence, struct radeon_sa_bo **vb,
			   struct radeon_semaphore **sem);
368
void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence **fence,
369
			 struct radeon_sa_bo *vb, struct radeon_semaphore *sem);
370 371
void r600_kms_blit_copy(struct radeon_device *rdev,
			u64 src_gpu_addr, u64 dst_gpu_addr,
372 373
			unsigned num_gpu_pages,
			struct radeon_sa_bo *vb);
374
int r600_mc_wait_for_idle(struct radeon_device *rdev);
375
uint64_t r600_get_gpu_clock(struct radeon_device *rdev);
376 377 378 379 380 381 382 383

/*
 * rv770,rv730,rv710,rv740
 */
int rv770_init(struct radeon_device *rdev);
void rv770_fini(struct radeon_device *rdev);
int rv770_suspend(struct radeon_device *rdev);
int rv770_resume(struct radeon_device *rdev);
384 385 386 387 388
void rv770_pm_misc(struct radeon_device *rdev);
u32 rv770_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
void r700_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
void r700_cp_stop(struct radeon_device *rdev);
void r700_cp_fini(struct radeon_device *rdev);
389

390 391 392
/*
 * evergreen
 */
393 394 395
struct evergreen_mc_save {
	u32 vga_render_control;
	u32 vga_hdp_control;
396
	bool crtc_enabled[RADEON_MAX_CRTCS];
397
};
398

399
void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev);
400 401 402 403
int evergreen_init(struct radeon_device *rdev);
void evergreen_fini(struct radeon_device *rdev);
int evergreen_suspend(struct radeon_device *rdev);
int evergreen_resume(struct radeon_device *rdev);
404
bool evergreen_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
405
int evergreen_asic_reset(struct radeon_device *rdev);
406
void evergreen_bandwidth_update(struct radeon_device *rdev);
407
void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
408 409 410 411 412
void evergreen_hpd_init(struct radeon_device *rdev);
void evergreen_hpd_fini(struct radeon_device *rdev);
bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
void evergreen_hpd_set_polarity(struct radeon_device *rdev,
				enum radeon_hpd_id hpd);
413 414 415
u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc);
int evergreen_irq_set(struct radeon_device *rdev);
int evergreen_irq_process(struct radeon_device *rdev);
416
extern int evergreen_cs_parse(struct radeon_cs_parser *p);
417 418 419
extern void evergreen_pm_misc(struct radeon_device *rdev);
extern void evergreen_pm_prepare(struct radeon_device *rdev);
extern void evergreen_pm_finish(struct radeon_device *rdev);
420
extern void sumo_pm_init_profile(struct radeon_device *rdev);
421 422 423
extern void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc);
extern u32 evergreen_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
extern void evergreen_post_page_flip(struct radeon_device *rdev, int crtc);
424
extern void dce4_wait_for_vblank(struct radeon_device *rdev, int crtc);
425 426
void evergreen_disable_interrupt_state(struct radeon_device *rdev);
int evergreen_blit_init(struct radeon_device *rdev);
427
int evergreen_mc_wait_for_idle(struct radeon_device *rdev);
428

429 430 431
/*
 * cayman
 */
432 433
void cayman_fence_ring_emit(struct radeon_device *rdev,
			    struct radeon_fence *fence);
434 435 436 437 438 439
void cayman_pcie_gart_tlb_flush(struct radeon_device *rdev);
int cayman_init(struct radeon_device *rdev);
void cayman_fini(struct radeon_device *rdev);
int cayman_suspend(struct radeon_device *rdev);
int cayman_resume(struct radeon_device *rdev);
int cayman_asic_reset(struct radeon_device *rdev);
440 441 442 443 444 445 446 447 448 449 450 451
void cayman_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
int cayman_vm_init(struct radeon_device *rdev);
void cayman_vm_fini(struct radeon_device *rdev);
int cayman_vm_bind(struct radeon_device *rdev, struct radeon_vm *vm, int id);
void cayman_vm_unbind(struct radeon_device *rdev, struct radeon_vm *vm);
void cayman_vm_tlb_flush(struct radeon_device *rdev, struct radeon_vm *vm);
uint32_t cayman_vm_page_flags(struct radeon_device *rdev,
			      struct radeon_vm *vm,
			      uint32_t flags);
void cayman_vm_set_page(struct radeon_device *rdev, struct radeon_vm *vm,
			unsigned pfn, uint64_t addr, uint32_t flags);
int evergreen_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib);
452

453 454 455
/* DCE6 - SI */
void dce6_bandwidth_update(struct radeon_device *rdev);

456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476
/*
 * si
 */
void si_fence_ring_emit(struct radeon_device *rdev,
			struct radeon_fence *fence);
void si_pcie_gart_tlb_flush(struct radeon_device *rdev);
int si_init(struct radeon_device *rdev);
void si_fini(struct radeon_device *rdev);
int si_suspend(struct radeon_device *rdev);
int si_resume(struct radeon_device *rdev);
bool si_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
int si_asic_reset(struct radeon_device *rdev);
void si_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
int si_irq_set(struct radeon_device *rdev);
int si_irq_process(struct radeon_device *rdev);
int si_vm_init(struct radeon_device *rdev);
void si_vm_fini(struct radeon_device *rdev);
int si_vm_bind(struct radeon_device *rdev, struct radeon_vm *vm, int id);
void si_vm_unbind(struct radeon_device *rdev, struct radeon_vm *vm);
void si_vm_tlb_flush(struct radeon_device *rdev, struct radeon_vm *vm);
int si_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib);
477
uint64_t si_get_gpu_clock(struct radeon_device *rdev);
478

479
#endif