net_driver.h 57.1 KB
Newer Older
1
/****************************************************************************
B
Ben Hutchings 已提交
2
 * Driver for Solarflare network controllers and boards
3
 * Copyright 2005-2006 Fen Systems Ltd.
B
Ben Hutchings 已提交
4
 * Copyright 2005-2013 Solarflare Communications Inc.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published
 * by the Free Software Foundation, incorporated herein by reference.
 */

/* Common definitions for all Efx net driver code */

#ifndef EFX_NET_DRIVER_H
#define EFX_NET_DRIVER_H

#include <linux/netdevice.h>
#include <linux/etherdevice.h>
#include <linux/ethtool.h>
#include <linux/if_vlan.h>
20
#include <linux/timer.h>
21
#include <linux/mdio.h>
22 23 24 25 26
#include <linux/list.h>
#include <linux/pci.h>
#include <linux/device.h>
#include <linux/highmem.h>
#include <linux/workqueue.h>
27
#include <linux/mutex.h>
28
#include <linux/rwsem.h>
29
#include <linux/vmalloc.h>
30
#include <linux/i2c.h>
31
#include <linux/mtd/mtd.h>
32
#include <net/busy_poll.h>
33 34 35

#include "enum.h"
#include "bitfield.h"
36
#include "filter.h"
37 38 39 40 41 42

/**************************************************************************
 *
 * Build definitions
 *
 **************************************************************************/
43

44
#define EFX_DRIVER_VERSION	"4.0"
45

46
#ifdef DEBUG
47 48 49 50 51 52 53 54 55 56 57 58 59
#define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
#else
#define EFX_BUG_ON_PARANOID(x) do {} while (0)
#define EFX_WARN_ON_PARANOID(x) do {} while (0)
#endif

/**************************************************************************
 *
 * Efx data structures
 *
 **************************************************************************/

60
#define EFX_MAX_CHANNELS 32U
61
#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
62
#define EFX_EXTRA_CHANNEL_IOV	0
63 64
#define EFX_EXTRA_CHANNEL_PTP	1
#define EFX_MAX_EXTRA_CHANNELS	2U
65

B
Ben Hutchings 已提交
66 67 68
/* Checksum generation is a per-queue option in hardware, so each
 * queue visible to the networking core is backed by two hardware TX
 * queues. */
69 70 71 72 73 74
#define EFX_MAX_TX_TC		2
#define EFX_MAX_CORE_TX_QUEUES	(EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
#define EFX_TXQ_TYPE_OFFLOAD	1	/* flag */
#define EFX_TXQ_TYPE_HIGHPRI	2	/* flag */
#define EFX_TXQ_TYPES		4
#define EFX_MAX_TX_QUEUES	(EFX_TXQ_TYPES * EFX_MAX_CHANNELS)
75

76 77 78
/* Maximum possible MTU the driver supports */
#define EFX_MAX_MTU (9 * 1024)

79 80 81
/* Minimum MTU, from RFC791 (IP) */
#define EFX_MIN_MTU 68

82 83 84 85 86 87 88 89 90 91 92 93 94 95
/* Size of an RX scatter buffer.  Small enough to pack 2 into a 4K page,
 * and should be a multiple of the cache line size.
 */
#define EFX_RX_USR_BUF_SIZE	(2048 - 256)

/* If possible, we should ensure cache line alignment at start and end
 * of every buffer.  Otherwise, we just need to ensure 4-byte
 * alignment of the network header.
 */
#if NET_IP_ALIGN == 0
#define EFX_RX_BUF_ALIGNMENT	L1_CACHE_BYTES
#else
#define EFX_RX_BUF_ALIGNMENT	4
#endif
96

97 98
/* Forward declare Precision Time Protocol (PTP) support structure. */
struct efx_ptp_data;
99
struct hwtstamp_config;
100

101 102
struct efx_self_tests;

103
/**
104 105
 * struct efx_buffer - A general-purpose DMA buffer
 * @addr: host base address of the buffer
106 107 108
 * @dma_addr: DMA base address of the buffer
 * @len: Buffer length, in bytes
 *
109 110
 * The NIC uses these buffers for its interrupt status registers and
 * MAC stats dumps.
111
 */
112
struct efx_buffer {
113 114 115
	void *addr;
	dma_addr_t dma_addr;
	unsigned int len;
116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133
};

/**
 * struct efx_special_buffer - DMA buffer entered into buffer table
 * @buf: Standard &struct efx_buffer
 * @index: Buffer index within controller;s buffer table
 * @entries: Number of buffer table entries
 *
 * The NIC has a buffer table that maps buffers of size %EFX_BUF_SIZE.
 * Event and descriptor rings are addressed via one or more buffer
 * table entries (and so can be physically non-contiguous, although we
 * currently do not take advantage of that).  On Falcon and Siena we
 * have to take care of allocating and initialising the entries
 * ourselves.  On later hardware this is managed by the firmware and
 * @index and @entries are left as 0.
 */
struct efx_special_buffer {
	struct efx_buffer buf;
134 135
	unsigned int index;
	unsigned int entries;
136 137 138
};

/**
139 140 141
 * struct efx_tx_buffer - buffer state for a TX descriptor
 * @skb: When @flags & %EFX_TX_BUF_SKB, the associated socket buffer to be
 *	freed when descriptor completes
142 143
 * @heap_buf: When @flags & %EFX_TX_BUF_HEAP, the associated heap buffer to be
 *	freed when descriptor completes.
144
 * @option: When @flags & %EFX_TX_BUF_OPTION, a NIC-specific option descriptor.
145
 * @dma_addr: DMA address of the fragment.
146
 * @flags: Flags for allocation and DMA mapping type
147 148 149
 * @len: Length of this fragment.
 *	This field is zero when the queue slot is empty.
 * @unmap_len: Length of this fragment to unmap
150 151
 * @dma_offset: Offset of @dma_addr from the address of the backing DMA mapping.
 * Only valid if @unmap_len != 0.
152 153
 */
struct efx_tx_buffer {
154 155
	union {
		const struct sk_buff *skb;
156
		void *heap_buf;
157
	};
158 159 160 161
	union {
		efx_qword_t option;
		dma_addr_t dma_addr;
	};
162
	unsigned short flags;
163 164
	unsigned short len;
	unsigned short unmap_len;
165
	unsigned short dma_offset;
166
};
167 168
#define EFX_TX_BUF_CONT		1	/* not last descriptor of packet */
#define EFX_TX_BUF_SKB		2	/* buffer is last part of skb */
169
#define EFX_TX_BUF_HEAP		4	/* buffer was allocated with kmalloc() */
170
#define EFX_TX_BUF_MAP_SINGLE	8	/* buffer was mapped with dma_map_single() */
171
#define EFX_TX_BUF_OPTION	0x10	/* empty buffer for option descriptor */
172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187

/**
 * struct efx_tx_queue - An Efx TX queue
 *
 * This is a ring buffer of TX fragments.
 * Since the TX completion path always executes on the same
 * CPU and the xmit path can operate on different CPUs,
 * performance is increased by ensuring that the completion
 * path and the xmit path operate on different cache lines.
 * This is particularly important if the xmit path is always
 * executing on one CPU which is different from the completion
 * path.  There is also a cache line for members which are
 * read but not written on the fast path.
 *
 * @efx: The associated Efx NIC
 * @queue: DMA queue number
188
 * @tso_version: Version of TSO in use for this queue.
189
 * @channel: The associated channel
190
 * @core_txq: The networking core TX queue structure
191
 * @buffer: The software buffer ring
192 193
 * @cb_page: Array of pages of copy buffers.  Carved up according to
 *	%EFX_TX_CB_ORDER into %EFX_TX_CB_SIZE-sized chunks.
194
 * @txd: The hardware descriptor ring
195
 * @ptr_mask: The size of the ring minus 1.
196 197 198
 * @piobuf: PIO buffer region for this TX queue (shared with its partner).
 *	Size of the region is efx_piobuf_size.
 * @piobuf_offset: Buffer offset to be specified in PIO descriptors
199
 * @initialised: Has hardware queue been initialised?
200 201 202
 * @tx_min_size: Minimum transmit size for this queue. Depends on HW.
 * @handle_tso: TSO xmit preparation handler.  Sets up the TSO metadata and
 *	may also map tx data, depending on the nature of the TSO implementation.
203 204
 * @read_count: Current read pointer.
 *	This is the number of buffers that have been removed from both rings.
205 206 207 208 209 210
 * @old_write_count: The value of @write_count when last checked.
 *	This is here for performance reasons.  The xmit path will
 *	only get the up-to-date value of @write_count if this
 *	variable indicates that the queue is empty.  This is to
 *	avoid cache-line ping-pong between the xmit path and the
 *	completion path.
211
 * @merge_events: Number of TX merged completion events
212 213 214 215 216 217 218 219 220 221 222 223
 * @insert_count: Current insert pointer
 *	This is the number of buffers that have been added to the
 *	software ring.
 * @write_count: Current write pointer
 *	This is the number of buffers that have been added to the
 *	hardware ring.
 * @old_read_count: The value of read_count when last checked.
 *	This is here for performance reasons.  The xmit path will
 *	only get the up-to-date value of read_count if this
 *	variable indicates that the queue is full.  This is to
 *	avoid cache-line ping-pong between the xmit path and the
 *	completion path.
B
Ben Hutchings 已提交
224 225 226 227
 * @tso_bursts: Number of times TSO xmit invoked by kernel
 * @tso_long_headers: Number of packets with headers too long for standard
 *	blocks
 * @tso_packets: Number of packets via the TSO xmit path
E
Edward Cree 已提交
228
 * @tso_fallbacks: Number of times TSO fallback used
229
 * @pushes: Number of times the TX push feature has been used
230
 * @pio_packets: Number of times the TX PIO feature has been used
231
 * @xmit_more_available: Are any packets waiting to be pushed to the NIC
232
 * @cb_packets: Number of times the TX copybreak feature has been used
233 234 235
 * @empty_read_count: If the completion path has seen the queue as empty
 *	and the transmission path has not yet checked this, the value of
 *	@read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
236 237 238 239
 */
struct efx_tx_queue {
	/* Members which don't change on the fast path */
	struct efx_nic *efx ____cacheline_aligned_in_smp;
B
Ben Hutchings 已提交
240
	unsigned queue;
241
	unsigned int tso_version;
242
	struct efx_channel *channel;
243
	struct netdev_queue *core_txq;
244
	struct efx_tx_buffer *buffer;
245
	struct efx_buffer *cb_page;
246
	struct efx_special_buffer txd;
247
	unsigned int ptr_mask;
248 249
	void __iomem *piobuf;
	unsigned int piobuf_offset;
250
	bool initialised;
251 252 253 254
	unsigned int tx_min_size;

	/* Function pointers used in the fast path. */
	int (*handle_tso)(struct efx_tx_queue*, struct sk_buff*, bool *);
255 256 257

	/* Members used mainly on the completion path */
	unsigned int read_count ____cacheline_aligned_in_smp;
258
	unsigned int old_write_count;
259
	unsigned int merge_events;
260 261
	unsigned int bytes_compl;
	unsigned int pkts_compl;
262 263 264 265 266

	/* Members used only on the xmit path */
	unsigned int insert_count ____cacheline_aligned_in_smp;
	unsigned int write_count;
	unsigned int old_read_count;
B
Ben Hutchings 已提交
267 268 269
	unsigned int tso_bursts;
	unsigned int tso_long_headers;
	unsigned int tso_packets;
E
Edward Cree 已提交
270
	unsigned int tso_fallbacks;
271
	unsigned int pushes;
272
	unsigned int pio_packets;
273
	bool xmit_more_available;
274
	unsigned int cb_packets;
275 276
	/* Statistics to supplement MAC stats */
	unsigned long tx_packets;
277 278 279 280

	/* Members shared between paths and sometimes updated */
	unsigned int empty_read_count ____cacheline_aligned_in_smp;
#define EFX_EMPTY_COUNT_VALID 0x80000000
281
	atomic_t flush_outstanding;
282 283
};

284 285 286
#define EFX_TX_CB_ORDER	7
#define EFX_TX_CB_SIZE	(1 << EFX_TX_CB_ORDER) - NET_IP_ALIGN

287 288 289
/**
 * struct efx_rx_buffer - An Efx RX data buffer
 * @dma_addr: DMA base address of the buffer
290
 * @page: The associated page buffer.
291
 *	Will be %NULL if the buffer slot is currently free.
292 293
 * @page_offset: If pending: offset in @page of DMA base address.
 *	If completed: offset in @page of Ethernet header.
294 295
 * @len: If pending: length for DMA descriptor.
 *	If completed: received length, excluding hash prefix.
296 297
 * @flags: Flags for buffer and packet state.  These are only set on the
 *	first buffer of a scattered packet.
298 299 300
 */
struct efx_rx_buffer {
	dma_addr_t dma_addr;
301
	struct page *page;
302 303
	u16 page_offset;
	u16 len;
304
	u16 flags;
305
};
306
#define EFX_RX_BUF_LAST_IN_PAGE	0x0001
307 308
#define EFX_RX_PKT_CSUMMED	0x0002
#define EFX_RX_PKT_DISCARD	0x0004
309
#define EFX_RX_PKT_TCP		0x0040
310
#define EFX_RX_PKT_PREFIX_LEN	0x0080	/* length is in prefix only */
311

312 313 314 315 316 317 318 319 320 321 322 323 324 325 326
/**
 * struct efx_rx_page_state - Page-based rx buffer state
 *
 * Inserted at the start of every page allocated for receive buffers.
 * Used to facilitate sharing dma mappings between recycled rx buffers
 * and those passed up to the kernel.
 *
 * @dma_addr: The dma address of this page.
 */
struct efx_rx_page_state {
	dma_addr_t dma_addr;

	unsigned int __pad[0] ____cacheline_aligned;
};

327 328 329
/**
 * struct efx_rx_queue - An Efx RX queue
 * @efx: The associated Efx NIC
330 331
 * @core_index:  Index of network core RX queue.  Will be >= 0 iff this
 *	is associated with a real RX queue.
332 333
 * @buffer: The software buffer ring
 * @rxd: The hardware descriptor ring
334
 * @ptr_mask: The size of the ring minus 1.
335
 * @refill_enabled: Enable refill whenever fill level is low
336 337
 * @flush_pending: Set when a RX flush is pending. Has the same lifetime as
 *	@rxq_flush_pending.
338 339 340
 * @added_count: Number of buffers added to the receive queue.
 * @notified_count: Number of buffers given to NIC (<= @added_count).
 * @removed_count: Number of buffers removed from the receive queue.
J
Jon Cooper 已提交
341 342
 * @scatter_n: Used by NIC specific receive code.
 * @scatter_len: Used by NIC specific receive code.
343 344 345 346 347 348 349 350 351
 * @page_ring: The ring to store DMA mapped pages for reuse.
 * @page_add: Counter to calculate the write pointer for the recycle ring.
 * @page_remove: Counter to calculate the read pointer for the recycle ring.
 * @page_recycle_count: The number of pages that have been recycled.
 * @page_recycle_failed: The number of pages that couldn't be recycled because
 *      the kernel still held a reference to them.
 * @page_recycle_full: The number of pages that were released because the
 *      recycle ring was full.
 * @page_ptr_mask: The number of pages in the RX recycle ring minus 1.
352 353 354 355 356 357
 * @max_fill: RX descriptor maximum fill level (<= ring size)
 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
 *	(<= @max_fill)
 * @min_fill: RX descriptor minimum non-zero fill level.
 *	This records the minimum fill level observed when a ring
 *	refill was triggered.
358
 * @recycle_count: RX buffer recycle counter.
359
 * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
360 361 362
 */
struct efx_rx_queue {
	struct efx_nic *efx;
363
	int core_index;
364 365
	struct efx_rx_buffer *buffer;
	struct efx_special_buffer rxd;
366
	unsigned int ptr_mask;
367
	bool refill_enabled;
368
	bool flush_pending;
369

370 371 372
	unsigned int added_count;
	unsigned int notified_count;
	unsigned int removed_count;
373
	unsigned int scatter_n;
J
Jon Cooper 已提交
374
	unsigned int scatter_len;
375 376 377 378 379 380 381
	struct page **page_ring;
	unsigned int page_add;
	unsigned int page_remove;
	unsigned int page_recycle_count;
	unsigned int page_recycle_failed;
	unsigned int page_recycle_full;
	unsigned int page_ptr_mask;
382 383 384 385
	unsigned int max_fill;
	unsigned int fast_fill_trigger;
	unsigned int min_fill;
	unsigned int min_overfill;
386
	unsigned int recycle_count;
387
	struct timer_list slow_fill;
388
	unsigned int slow_fill_count;
389 390
	/* Statistics to supplement MAC stats */
	unsigned long rx_packets;
391 392
};

393 394 395 396 397 398 399
enum efx_sync_events_state {
	SYNC_EVENTS_DISABLED = 0,
	SYNC_EVENTS_QUIESCENT,
	SYNC_EVENTS_REQUESTED,
	SYNC_EVENTS_VALID,
};

400 401 402 403 404 405 406 407 408
/**
 * struct efx_channel - An Efx channel
 *
 * A channel comprises an event queue, at least one TX queue, at least
 * one RX queue, and an associated tasklet for processing the event
 * queue.
 *
 * @efx: Associated Efx NIC
 * @channel: Channel instance number
409
 * @type: Channel type definition
410
 * @eventq_init: Event queue initialised flag
411 412
 * @enabled: Channel enabled indicator
 * @irq: IRQ number (MSI and MSI-X only)
413
 * @irq_moderation_us: IRQ moderation value (in microseconds)
414 415
 * @napi_dev: Net device used with NAPI
 * @napi_str: NAPI control structure
416 417
 * @state: state for NAPI vs busy polling
 * @state_lock: lock protecting @state
418
 * @eventq: Event queue buffer
419
 * @eventq_mask: Event queue pointer mask
420
 * @eventq_read_ptr: Event queue read pointer
421
 * @event_test_cpu: Last CPU to handle interrupt or test event for this channel
422 423
 * @irq_count: Number of IRQs since last adaptive moderation decision
 * @irq_mod_score: IRQ moderation score
424 425
 * @rps_flow_id: Flow IDs of filters allocated for accelerated RFS,
 *      indexed by filter ID
426 427 428
 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
B
Ben Hutchings 已提交
429
 * @n_rx_mcast_mismatch: Count of unmatched multicast frames
430 431 432
 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
 * @n_rx_overlength: Count of RX_OVERLENGTH errors
 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
433 434
 * @n_rx_nodesc_trunc: Number of RX packets truncated and then dropped due to
 *	lack of descriptors
435 436
 * @n_rx_merge_events: Number of RX merged completion events
 * @n_rx_merge_packets: Number of RX packets completed by merged events
437 438 439 440
 * @rx_pkt_n_frags: Number of fragments in next packet to be delivered by
 *	__efx_rx_packet(), or zero if there is none
 * @rx_pkt_index: Ring index of first buffer for next packet to be delivered
 *	by __efx_rx_packet(), if @rx_pkt_n_frags != 0
441 442
 * @rx_queue: RX queue for this channel
 * @tx_queue: TX queues for this channel
443 444 445
 * @sync_events_state: Current state of sync events on this channel
 * @sync_timestamp_major: Major part of the last ptp sync event
 * @sync_timestamp_minor: Minor part of the last ptp sync event
446 447 448 449
 */
struct efx_channel {
	struct efx_nic *efx;
	int channel;
450
	const struct efx_channel_type *type;
451
	bool eventq_init;
452
	bool enabled;
453
	int irq;
454
	unsigned int irq_moderation_us;
455 456
	struct net_device *napi_dev;
	struct napi_struct napi_str;
457
#ifdef CONFIG_NET_RX_BUSY_POLL
458 459
	unsigned long busy_poll_state;
#endif
460
	struct efx_special_buffer eventq;
461
	unsigned int eventq_mask;
462
	unsigned int eventq_read_ptr;
463
	int event_test_cpu;
464

465 466
	unsigned int irq_count;
	unsigned int irq_mod_score;
467 468
#ifdef CONFIG_RFS_ACCEL
	unsigned int rfs_filters_added;
469 470
#define RPS_FLOW_ID_INVALID 0xFFFFFFFF
	u32 *rps_flow_id;
471
#endif
472

473 474 475
	unsigned n_rx_tobe_disc;
	unsigned n_rx_ip_hdr_chksum_err;
	unsigned n_rx_tcp_udp_chksum_err;
B
Ben Hutchings 已提交
476
	unsigned n_rx_mcast_mismatch;
477 478 479
	unsigned n_rx_frm_trunc;
	unsigned n_rx_overlength;
	unsigned n_skbuff_leaks;
480
	unsigned int n_rx_nodesc_trunc;
481 482
	unsigned int n_rx_merge_events;
	unsigned int n_rx_merge_packets;
483

484 485
	unsigned int rx_pkt_n_frags;
	unsigned int rx_pkt_index;
486

487
	struct efx_rx_queue rx_queue;
488
	struct efx_tx_queue tx_queue[EFX_TXQ_TYPES];
489 490 491 492

	enum efx_sync_events_state sync_events_state;
	u32 sync_timestamp_major;
	u32 sync_timestamp_minor;
493 494
};

495
#ifdef CONFIG_NET_RX_BUSY_POLL
496 497 498 499 500 501 502 503 504 505 506
enum efx_channel_busy_poll_state {
	EFX_CHANNEL_STATE_IDLE = 0,
	EFX_CHANNEL_STATE_NAPI = BIT(0),
	EFX_CHANNEL_STATE_NAPI_REQ_BIT = 1,
	EFX_CHANNEL_STATE_NAPI_REQ = BIT(1),
	EFX_CHANNEL_STATE_POLL_BIT = 2,
	EFX_CHANNEL_STATE_POLL = BIT(2),
	EFX_CHANNEL_STATE_DISABLE_BIT = 3,
};

static inline void efx_channel_busy_poll_init(struct efx_channel *channel)
507
{
508
	WRITE_ONCE(channel->busy_poll_state, EFX_CHANNEL_STATE_IDLE);
509 510 511 512 513
}

/* Called from the device poll routine to get ownership of a channel. */
static inline bool efx_channel_lock_napi(struct efx_channel *channel)
{
514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537
	unsigned long prev, old = READ_ONCE(channel->busy_poll_state);

	while (1) {
		switch (old) {
		case EFX_CHANNEL_STATE_POLL:
			/* Ensure efx_channel_try_lock_poll() wont starve us */
			set_bit(EFX_CHANNEL_STATE_NAPI_REQ_BIT,
				&channel->busy_poll_state);
			/* fallthrough */
		case EFX_CHANNEL_STATE_POLL | EFX_CHANNEL_STATE_NAPI_REQ:
			return false;
		default:
			break;
		}
		prev = cmpxchg(&channel->busy_poll_state, old,
			       EFX_CHANNEL_STATE_NAPI);
		if (unlikely(prev != old)) {
			/* This is likely to mean we've just entered polling
			 * state. Go back round to set the REQ bit.
			 */
			old = prev;
			continue;
		}
		return true;
538 539 540 541 542
	}
}

static inline void efx_channel_unlock_napi(struct efx_channel *channel)
{
543 544 545
	/* Make sure write has completed from efx_channel_lock_napi() */
	smp_wmb();
	WRITE_ONCE(channel->busy_poll_state, EFX_CHANNEL_STATE_IDLE);
546 547 548
}

/* Called from efx_busy_poll(). */
549
static inline bool efx_channel_try_lock_poll(struct efx_channel *channel)
550
{
551 552
	return cmpxchg(&channel->busy_poll_state, EFX_CHANNEL_STATE_IDLE,
			EFX_CHANNEL_STATE_POLL) == EFX_CHANNEL_STATE_IDLE;
553 554 555 556
}

static inline void efx_channel_unlock_poll(struct efx_channel *channel)
{
557
	clear_bit_unlock(EFX_CHANNEL_STATE_POLL_BIT, &channel->busy_poll_state);
558 559 560 561
}

static inline bool efx_channel_busy_polling(struct efx_channel *channel)
{
562
	return test_bit(EFX_CHANNEL_STATE_POLL_BIT, &channel->busy_poll_state);
563 564 565 566
}

static inline void efx_channel_enable(struct efx_channel *channel)
{
567 568
	clear_bit_unlock(EFX_CHANNEL_STATE_DISABLE_BIT,
			 &channel->busy_poll_state);
569 570
}

571 572 573
/* Stop further polling or napi access.
 * Returns false if the channel is currently busy polling.
 */
574 575
static inline bool efx_channel_disable(struct efx_channel *channel)
{
576 577 578
	set_bit(EFX_CHANNEL_STATE_DISABLE_BIT, &channel->busy_poll_state);
	/* Implicit barrier in efx_channel_busy_polling() */
	return !efx_channel_busy_polling(channel);
579 580 581 582
}

#else /* CONFIG_NET_RX_BUSY_POLL */

583
static inline void efx_channel_busy_poll_init(struct efx_channel *channel)
584 585 586 587 588 589 590 591 592 593 594 595
{
}

static inline bool efx_channel_lock_napi(struct efx_channel *channel)
{
	return true;
}

static inline void efx_channel_unlock_napi(struct efx_channel *channel)
{
}

596
static inline bool efx_channel_try_lock_poll(struct efx_channel *channel)
597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619
{
	return false;
}

static inline void efx_channel_unlock_poll(struct efx_channel *channel)
{
}

static inline bool efx_channel_busy_polling(struct efx_channel *channel)
{
	return false;
}

static inline void efx_channel_enable(struct efx_channel *channel)
{
}

static inline bool efx_channel_disable(struct efx_channel *channel)
{
	return true;
}
#endif /* CONFIG_NET_RX_BUSY_POLL */

B
Ben Hutchings 已提交
620 621 622 623 624 625 626 627 628 629 630 631 632 633 634
/**
 * struct efx_msi_context - Context for each MSI
 * @efx: The associated NIC
 * @index: Index of the channel/IRQ
 * @name: Name of the channel/IRQ
 *
 * Unlike &struct efx_channel, this is never reallocated and is always
 * safe for the IRQ handler to access.
 */
struct efx_msi_context {
	struct efx_nic *efx;
	unsigned int index;
	char name[IFNAMSIZ + 6];
};

635 636 637 638 639 640 641 642 643
/**
 * struct efx_channel_type - distinguishes traffic and extra channels
 * @handle_no_channel: Handle failure to allocate an extra channel
 * @pre_probe: Set up extra state prior to initialisation
 * @post_remove: Tear down extra state after finalisation, if allocated.
 *	May be called on channels that have not been probed.
 * @get_name: Generate the channel's name (used for its IRQ handler)
 * @copy: Copy the channel state prior to reallocation.  May be %NULL if
 *	reallocation is not supported.
644
 * @receive_skb: Handle an skb ready to be passed to netif_receive_skb()
645 646 647 648 649 650
 * @keep_eventq: Flag for whether event queue should be kept initialised
 *	while the device is stopped
 */
struct efx_channel_type {
	void (*handle_no_channel)(struct efx_nic *);
	int (*pre_probe)(struct efx_channel *);
651
	void (*post_remove)(struct efx_channel *);
652 653
	void (*get_name)(struct efx_channel *, char *buf, size_t len);
	struct efx_channel *(*copy)(const struct efx_channel *);
654
	bool (*receive_skb)(struct efx_channel *, struct sk_buff *);
655 656 657
	bool keep_eventq;
};

658 659 660 661 662 663
enum efx_led_mode {
	EFX_LED_OFF	= 0,
	EFX_LED_ON	= 1,
	EFX_LED_DEFAULT	= 2
};

664 665 666
#define STRING_TABLE_LOOKUP(val, member) \
	((val) < member ## _max) ? member ## _names[val] : "(invalid)"

667
extern const char *const efx_loopback_mode_names[];
668 669 670 671
extern const unsigned int efx_loopback_mode_max;
#define LOOPBACK_MODE(efx) \
	STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)

672
extern const char *const efx_reset_type_names[];
673 674 675
extern const unsigned int efx_reset_type_max;
#define RESET_TYPE(type) \
	STRING_TABLE_LOOKUP(type, efx_reset_type)
676

677 678 679 680 681 682 683 684 685 686
enum efx_int_mode {
	/* Be careful if altering to correct macro below */
	EFX_INT_MODE_MSIX = 0,
	EFX_INT_MODE_MSI = 1,
	EFX_INT_MODE_LEGACY = 2,
	EFX_INT_MODE_MAX	/* Insert any new items before this */
};
#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)

enum nic_state {
687 688 689
	STATE_UNINIT = 0,	/* device being probed/removed or is frozen */
	STATE_READY = 1,	/* hardware ready and netdev registered */
	STATE_DISABLED = 2,	/* device disabled due to hardware errors */
690
	STATE_RECOVERY = 3,	/* device recovering from PCI error */
691 692 693 694 695 696
};

/* Forward declaration */
struct efx_nic;

/* Pseudo bit-mask flow control field */
697 698 699
#define EFX_FC_RX	FLOW_CTRL_RX
#define EFX_FC_TX	FLOW_CTRL_TX
#define EFX_FC_AUTO	4
700

701 702 703 704 705 706 707 708 709 710
/**
 * struct efx_link_state - Current state of the link
 * @up: Link is up
 * @fd: Link is full-duplex
 * @fc: Actual flow control flags
 * @speed: Link speed (Mbps)
 */
struct efx_link_state {
	bool up;
	bool fd;
711
	u8 fc;
712 713 714
	unsigned int speed;
};

S
Steve Hodgson 已提交
715 716 717 718 719 720 721
static inline bool efx_link_state_equal(const struct efx_link_state *left,
					const struct efx_link_state *right)
{
	return left->up == right->up && left->fd == right->fd &&
		left->fc == right->fc && left->speed == right->speed;
}

722 723
/**
 * struct efx_phy_operations - Efx PHY operations table
724 725
 * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
 *	efx->loopback_modes.
726 727 728
 * @init: Initialise PHY
 * @fini: Shut down PHY
 * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
S
Steve Hodgson 已提交
729 730
 * @poll: Update @link_state and report whether it changed.
 *	Serialised by the mac_lock.
731 732
 * @get_settings: Get ethtool settings. Serialised by the mac_lock.
 * @set_settings: Set ethtool settings. Serialised by the mac_lock.
733
 * @set_npage_adv: Set abilities advertised in (Extended) Next Page
B
Ben Hutchings 已提交
734
 *	(only needed where AN bit is set in mmds)
735
 * @test_alive: Test that PHY is 'alive' (online)
736
 * @test_name: Get the name of a PHY-specific test/result
737
 * @run_tests: Run tests and record results as appropriate (offline).
738
 *	Flags are the ethtool tests flags.
739 740
 */
struct efx_phy_operations {
741
	int (*probe) (struct efx_nic *efx);
742 743
	int (*init) (struct efx_nic *efx);
	void (*fini) (struct efx_nic *efx);
744
	void (*remove) (struct efx_nic *efx);
B
Ben Hutchings 已提交
745
	int (*reconfigure) (struct efx_nic *efx);
S
Steve Hodgson 已提交
746
	bool (*poll) (struct efx_nic *efx);
747 748 749 750
	void (*get_settings) (struct efx_nic *efx,
			      struct ethtool_cmd *ecmd);
	int (*set_settings) (struct efx_nic *efx,
			     struct ethtool_cmd *ecmd);
751
	void (*set_npage_adv) (struct efx_nic *efx, u32);
752
	int (*test_alive) (struct efx_nic *efx);
753
	const char *(*test_name) (struct efx_nic *efx, unsigned int index);
754
	int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
755 756 757 758 759
	int (*get_module_eeprom) (struct efx_nic *efx,
			       struct ethtool_eeprom *ee,
			       u8 *data);
	int (*get_module_info) (struct efx_nic *efx,
				struct ethtool_modinfo *modinfo);
760 761
};

762
/**
763
 * enum efx_phy_mode - PHY operating mode flags
764 765
 * @PHY_MODE_NORMAL: on and should pass traffic
 * @PHY_MODE_TX_DISABLED: on with TX disabled
766 767
 * @PHY_MODE_LOW_POWER: set to low power through MDIO
 * @PHY_MODE_OFF: switched off through external control
768 769 770 771 772
 * @PHY_MODE_SPECIAL: on but will not pass traffic
 */
enum efx_phy_mode {
	PHY_MODE_NORMAL		= 0,
	PHY_MODE_TX_DISABLED	= 1,
773 774
	PHY_MODE_LOW_POWER	= 2,
	PHY_MODE_OFF		= 4,
775 776 777 778 779
	PHY_MODE_SPECIAL	= 8,
};

static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
{
B
Ben Hutchings 已提交
780
	return !!(mode & ~PHY_MODE_TX_DISABLED);
781 782
}

783 784 785 786 787 788
/**
 * struct efx_hw_stat_desc - Description of a hardware statistic
 * @name: Name of the statistic as visible through ethtool, or %NULL if
 *	it should not be exposed
 * @dma_width: Width in bits (0 for non-DMA statistics)
 * @offset: Offset within stats (ignored for non-DMA statistics)
789
 */
790 791 792 793
struct efx_hw_stat_desc {
	const char *name;
	u16 dma_width;
	u16 offset;
794 795 796 797 798 799 800 801 802 803 804 805 806 807
};

/* Number of bits used in a multicast filter hash address */
#define EFX_MCAST_HASH_BITS 8

/* Number of (single-bit) entries in a multicast filter hash */
#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)

/* An Efx multicast filter hash */
union efx_multicast_hash {
	u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
	efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
};

808
struct vfdi_status;
B
Ben Hutchings 已提交
809

810 811 812 813
/**
 * struct efx_nic - an Efx NIC
 * @name: Device name (net device name or bus id before net device registered)
 * @pci_dev: The PCI device
814 815 816 817 818 819 820
 * @node: List node for maintaning primary/secondary function lists
 * @primary: &struct efx_nic instance for the primary function of this
 *	controller.  May be the same structure, and may be %NULL if no
 *	primary function is bound.  Serialised by rtnl_lock.
 * @secondary_list: List of &struct efx_nic instances for the secondary PCI
 *	functions of the controller, if this is for the primary function.
 *	Serialised by rtnl_lock.
821 822
 * @type: Controller type attributes
 * @legacy_irq: IRQ number
823 824
 * @workqueue: Workqueue for port reconfigures and the HW monitor.
 *	Work items do not hold and must not acquire RTNL.
825
 * @workqueue_name: Name of workqueue
826 827 828 829
 * @reset_work: Scheduled reset workitem
 * @membase_phys: Memory BAR value as physical address
 * @membase: Memory BAR value
 * @interrupt_mode: Interrupt mode
830
 * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds
831
 * @timer_max_ns: Interrupt timer maximum value, in nanoseconds
832
 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
833 834
 * @irq_rx_mod_step_us: Step size for IRQ moderation for RX event queues
 * @irq_rx_moderation_us: IRQ moderation time for RX event queues
835
 * @msg_enable: Log message enable flags
836
 * @state: Device state number (%STATE_*). Serialised by the rtnl_lock.
837
 * @reset_pending: Bitmask for pending resets
838 839 840
 * @tx_queue: TX DMA queues
 * @rx_queue: RX DMA queues
 * @channel: Channels
B
Ben Hutchings 已提交
841
 * @msi_context: Context for each MSI
842 843
 * @extra_channel_types: Types of extra (non-traffic) channels that
 *	should be allocated for this NIC
844 845
 * @rxq_entries: Size of receive queues requested by user.
 * @txq_entries: Size of transmit queues requested by user.
846 847
 * @txq_stop_thresh: TX queue fill level at or above which we stop it.
 * @txq_wake_thresh: TX queue fill level at or below which we wake it.
848 849 850
 * @tx_dc_base: Base qword address in SRAM of TX queue descriptor caches
 * @rx_dc_base: Base qword address in SRAM of RX queue descriptor caches
 * @sram_lim_qw: Qword address limit of SRAM
851
 * @next_buffer_table: First available buffer table id
852
 * @n_channels: Number of channels in use
B
Ben Hutchings 已提交
853 854
 * @n_rx_channels: Number of channels used for RX (= number of RX queues)
 * @n_tx_channels: Number of channels used for TX
855 856
 * @rx_ip_align: RX DMA address offset to have IP header aligned in
 *	in accordance with NET_IP_ALIGN
857
 * @rx_dma_len: Current maximum RX DMA length
858
 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
859 860
 * @rx_buffer_truesize: Amortised allocation size of an RX buffer,
 *	for use in sk_buff::truesize
861 862 863
 * @rx_prefix_size: Size of RX prefix before packet data
 * @rx_packet_hash_offset: Offset of RX flow hash from start of packet data
 *	(valid only if @rx_prefix_size != 0; always negative)
864 865
 * @rx_packet_len_offset: Offset of RX packet length from start of packet data
 *	(valid only for NICs that set %EFX_RX_PKT_PREFIX_LEN; always negative)
866 867
 * @rx_packet_ts_offset: Offset of timestamp from start of packet data
 *	(valid only if channel->sync_timestamps_enabled; always negative)
868
 * @rx_hash_key: Toeplitz hash key for RSS
869
 * @rx_indir_table: Indirection table for RSS
870
 * @rx_scatter: Scatter mode enabled for receives
871
 * @rx_hash_udp_4tuple: UDP 4-tuple hashing enabled
872 873
 * @int_error_count: Number of internal errors seen recently
 * @int_error_expire: Time at which error count will be expired
B
Ben Hutchings 已提交
874 875
 * @irq_soft_enabled: Are IRQs soft-enabled? If not, IRQ handler will
 *	acknowledge but do nothing else.
876
 * @irq_status: Interrupt status buffer
877
 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
878
 * @irq_level: IRQ level/index for IRQs not triggered by an event queue
879
 * @selftest_work: Work item for asynchronous self-test
880
 * @mtd_list: List of MTDs attached to the NIC
L
Lucas De Marchi 已提交
881
 * @nic_data: Hardware dependent state
882
 * @mcdi: Management-Controller-to-Driver Interface state
B
Ben Hutchings 已提交
883
 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
884
 *	efx_monitor() and efx_reconfigure_port()
885
 * @port_enabled: Port enabled indicator.
S
Steve Hodgson 已提交
886 887 888 889
 *	Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
 *	efx_mac_work() with kernel interfaces. Safe to read under any
 *	one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
 *	be held to modify it.
890 891
 * @port_initialized: Port initialized?
 * @net_dev: Operating system network device. Consider holding the rtnl lock
892
 * @fixed_features: Features which cannot be turned off
893 894 895 896
 * @stats_buffer: DMA buffer for statistics
 * @phy_type: PHY type
 * @phy_op: PHY interface
 * @phy_data: PHY private data (including PHY-specific stats)
897
 * @mdio: PHY MDIO interface
898
 * @mdio_bus: PHY MDIO bus ID (only used by Siena)
B
Ben Hutchings 已提交
899
 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
B
Ben Hutchings 已提交
900
 * @link_advertising: Autonegotiation advertising flags
901
 * @link_state: Current state of the link
902
 * @n_link_state_changes: Number of times the link has changed state
903 904 905 906
 * @unicast_filter: Flag for Falcon-arch simple unicast filter.
 *	Protected by @mac_lock.
 * @multicast_hash: Multicast hash table for Falcon-arch.
 *	Protected by @mac_lock.
B
Ben Hutchings 已提交
907
 * @wanted_fc: Wanted flow control flags
908 909 910
 * @fc_disable: When non-zero flow control is disabled. Typically used to
 *	ensure that network back pressure doesn't delay dma queue flushes.
 *	Serialised by the rtnl lock.
911
 * @mac_work: Work item for changing MAC promiscuity and multicast hash
912 913 914
 * @loopback_mode: Loopback status
 * @loopback_modes: Supported loopback mode bitmask
 * @loopback_selftest: Offline self-test private state
915 916
 * @filter_sem: Filter table rw_semaphore, for freeing the table
 * @filter_lock: Filter table lock, for mere content changes
917
 * @filter_state: Architecture-dependent filter table state
918 919 920
 * @rps_expire_channel: Next channel to check for expiry
 * @rps_expire_index: Next index to check for expiry in
 *	@rps_expire_channel's @rps_flow_id
921
 * @active_queues: Count of RX and TX queues that haven't been flushed and drained.
922 923 924 925 926 927
 * @rxq_flush_pending: Count of number of receive queues that need to be flushed.
 *	Decremented when the efx_flush_rx_queue() is called.
 * @rxq_flush_outstanding: Count of number of RX flushes started but not yet
 *	completed (either success or failure). Not used when MCDI is used to
 *	flush receive queues.
 * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions.
928 929 930
 * @vf_count: Number of VFs intended to be enabled.
 * @vf_init_count: Number of VFs that have been fully initialised.
 * @vi_scale: log2 number of vnics per VF.
931
 * @ptp_data: PTP state data
932
 * @vpd_sn: Serial number read from VPD
933 934
 * @monitor_work: Hardware monitor workitem
 * @biu_lock: BIU (bus interface unit) lock
935 936 937
 * @last_irq_cpu: Last CPU to handle a possible test interrupt.  This
 *	field is used by efx_test_interrupts() to verify that an
 *	interrupt has occurred.
938 939
 * @stats_lock: Statistics update lock. Must be held when calling
 *	efx_nic_type::{update,start,stop}_stats.
940
 * @n_rx_noskb_drops: Count of RX packets dropped due to failure to allocate an skb
941
 *
942
 * This is stored in the private area of the &struct net_device.
943 944
 */
struct efx_nic {
945 946
	/* The following fields should be written very rarely */

947
	char name[IFNAMSIZ];
948 949 950
	struct list_head node;
	struct efx_nic *primary;
	struct list_head secondary_list;
951
	struct pci_dev *pci_dev;
952
	unsigned int port_num;
953 954
	const struct efx_nic_type *type;
	int legacy_irq;
955
	bool eeh_disabled_legacy_irq;
956
	struct workqueue_struct *workqueue;
957
	char workqueue_name[16];
958
	struct work_struct reset_work;
959
	resource_size_t membase_phys;
960
	void __iomem *membase;
961

962
	enum efx_int_mode interrupt_mode;
963
	unsigned int timer_quantum_ns;
964
	unsigned int timer_max_ns;
965
	bool irq_rx_adaptive;
966 967
	unsigned int irq_mod_step_us;
	unsigned int irq_rx_moderation_us;
968
	u32 msg_enable;
969 970

	enum nic_state state;
971
	unsigned long reset_pending;
972

973
	struct efx_channel *channel[EFX_MAX_CHANNELS];
B
Ben Hutchings 已提交
974
	struct efx_msi_context msi_context[EFX_MAX_CHANNELS];
975 976
	const struct efx_channel_type *
	extra_channel_type[EFX_MAX_EXTRA_CHANNELS];
977

978 979
	unsigned rxq_entries;
	unsigned txq_entries;
980 981 982
	unsigned int txq_stop_thresh;
	unsigned int txq_wake_thresh;

983 984 985
	unsigned tx_dc_base;
	unsigned rx_dc_base;
	unsigned sram_lim_qw;
986
	unsigned next_buffer_table;
987 988

	unsigned int max_channels;
989
	unsigned int max_tx_channels;
B
Ben Hutchings 已提交
990 991
	unsigned n_channels;
	unsigned n_rx_channels;
992
	unsigned rss_spread;
993
	unsigned tx_channel_offset;
B
Ben Hutchings 已提交
994
	unsigned n_tx_channels;
995
	unsigned int rx_ip_align;
996
	unsigned int rx_dma_len;
997
	unsigned int rx_buffer_order;
998
	unsigned int rx_buffer_truesize;
999
	unsigned int rx_page_buf_step;
1000
	unsigned int rx_bufs_per_page;
1001
	unsigned int rx_pages_per_batch;
1002 1003
	unsigned int rx_prefix_size;
	int rx_packet_hash_offset;
1004
	int rx_packet_len_offset;
1005
	int rx_packet_ts_offset;
1006
	u8 rx_hash_key[40];
1007
	u32 rx_indir_table[128];
1008
	bool rx_scatter;
1009
	bool rx_hash_udp_4tuple;
1010

1011 1012 1013
	unsigned int_error_count;
	unsigned long int_error_expire;

B
Ben Hutchings 已提交
1014
	bool irq_soft_enabled;
1015
	struct efx_buffer irq_status;
1016
	unsigned irq_zero_count;
1017
	unsigned irq_level;
1018
	struct delayed_work selftest_work;
1019

1020 1021 1022
#ifdef CONFIG_SFC_MTD
	struct list_head mtd_list;
#endif
1023

1024
	void *nic_data;
1025
	struct efx_mcdi_data *mcdi;
1026 1027

	struct mutex mac_lock;
1028
	struct work_struct mac_work;
1029
	bool port_enabled;
1030

1031
	bool mc_bist_for_other_fn;
1032
	bool port_initialized;
1033 1034
	struct net_device *net_dev;

1035 1036
	netdev_features_t fixed_features;

1037
	struct efx_buffer stats_buffer;
1038 1039 1040
	u64 rx_nodesc_drops_total;
	u64 rx_nodesc_drops_while_down;
	bool rx_nodesc_drops_prev_state;
1041

1042
	unsigned int phy_type;
1043
	const struct efx_phy_operations *phy_op;
1044
	void *phy_data;
1045
	struct mdio_if_info mdio;
1046
	unsigned int mdio_bus;
1047
	enum efx_phy_mode phy_mode;
1048

B
Ben Hutchings 已提交
1049
	u32 link_advertising;
1050
	struct efx_link_state link_state;
1051 1052
	unsigned int n_link_state_changes;

1053
	bool unicast_filter;
1054
	union efx_multicast_hash multicast_hash;
1055
	u8 wanted_fc;
1056
	unsigned fc_disable;
1057 1058

	atomic_t rx_reset;
1059
	enum efx_loopback_mode loopback_mode;
1060
	u64 loopback_modes;
1061 1062

	void *loopback_selftest;
B
Ben Hutchings 已提交
1063

1064
	struct rw_semaphore filter_sem;
1065 1066 1067
	spinlock_t filter_lock;
	void *filter_state;
#ifdef CONFIG_RFS_ACCEL
1068
	unsigned int rps_expire_channel;
1069 1070
	unsigned int rps_expire_index;
#endif
1071

1072
	atomic_t active_queues;
1073 1074 1075 1076
	atomic_t rxq_flush_pending;
	atomic_t rxq_flush_outstanding;
	wait_queue_head_t flush_wq;

1077 1078 1079 1080 1081 1082
#ifdef CONFIG_SFC_SRIOV
	unsigned vf_count;
	unsigned vf_init_count;
	unsigned vi_scale;
#endif

1083 1084
	struct efx_ptp_data *ptp_data;

1085 1086
	char *vpd_sn;

1087 1088 1089 1090
	/* The following fields may be written more often */

	struct delayed_work monitor_work ____cacheline_aligned_in_smp;
	spinlock_t biu_lock;
1091
	int last_irq_cpu;
1092
	spinlock_t stats_lock;
1093
	atomic_t n_rx_noskb_drops;
1094 1095
};

1096 1097 1098 1099 1100
static inline int efx_dev_registered(struct efx_nic *efx)
{
	return efx->net_dev->reg_state == NETREG_REGISTERED;
}

1101 1102
static inline unsigned int efx_port_num(struct efx_nic *efx)
{
1103
	return efx->port_num;
1104 1105
}

1106 1107 1108 1109 1110 1111 1112 1113
struct efx_mtd_partition {
	struct list_head node;
	struct mtd_info mtd;
	const char *dev_type_name;
	const char *type_name;
	char name[IFNAMSIZ + 20];
};

1114 1115
/**
 * struct efx_nic_type - Efx device type definition
1116
 * @mem_bar: Get the memory BAR
1117
 * @mem_map_size: Get memory BAR mapped size
1118 1119 1120
 * @probe: Probe the controller
 * @remove: Free resources allocated by probe()
 * @init: Initialise the controller
1121 1122
 * @dimension_resources: Dimension controller resources (buffer table,
 *	and VIs once the available interrupt resources are clear)
1123 1124
 * @fini: Shut down the controller
 * @monitor: Periodic function for polling link state and hardware monitor
1125 1126
 * @map_reset_reason: Map ethtool reset reason to a reset method
 * @map_reset_flags: Map ethtool reset flags to a reset method, if possible
1127 1128 1129 1130
 * @reset: Reset the controller hardware and possibly the PHY.  This will
 *	be called while the controller is uninitialised.
 * @probe_port: Probe the MAC and PHY
 * @remove_port: Free resources allocated by probe_port()
1131
 * @handle_global_event: Handle a "global" event (may be %NULL)
1132
 * @fini_dmaq: Flush and finalise DMA queues (RX and TX queues)
1133
 * @prepare_flush: Prepare the hardware for flushing the DMA queues
1134 1135 1136
 *	(for Falcon architecture)
 * @finish_flush: Clean up after flushing the DMA queues (for Falcon
 *	architecture)
1137 1138
 * @prepare_flr: Prepare for an FLR
 * @finish_flr: Clean up after an FLR
1139 1140 1141
 * @describe_stats: Describe statistics for ethtool
 * @update_stats: Update statistics not provided by event handling.
 *	Either argument may be %NULL.
1142
 * @start_stats: Start the regular fetching of statistics
1143
 * @pull_stats: Pull stats from the NIC and wait until they arrive.
1144
 * @stop_stats: Stop the regular fetching of statistics
1145
 * @set_id_led: Set state of identifying LED or revert to automatic function
1146
 * @push_irq_moderation: Apply interrupt moderation value
B
Ben Hutchings 已提交
1147
 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
1148
 * @prepare_enable_fc_tx: Prepare MAC to enable pause frame TX (may be %NULL)
1149 1150
 * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings
 *	to the hardware.  Serialised by the mac_lock.
1151
 * @check_mac_fault: Check MAC fault state. True if fault present.
1152 1153 1154
 * @get_wol: Get WoL configuration from driver state
 * @set_wol: Push WoL configuration to the NIC
 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
1155
 * @test_chip: Test registers.  May use efx_farch_test_registers(), and is
1156
 *	expected to reset the NIC.
1157
 * @test_nvram: Test validity of NVRAM contents
1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168
 * @mcdi_request: Send an MCDI request with the given header and SDU.
 *	The SDU length may be any value from 0 up to the protocol-
 *	defined maximum, but its buffer will be padded to a multiple
 *	of 4 bytes.
 * @mcdi_poll_response: Test whether an MCDI response is available.
 * @mcdi_read_response: Read the MCDI response PDU.  The offset will
 *	be a multiple of 4.  The length may not be, but the buffer
 *	will be padded so it is safe to round up.
 * @mcdi_poll_reboot: Test whether the MCDI has rebooted.  If so,
 *	return an appropriate error code for aborting any current
 *	request; otherwise return 0.
1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181
 * @irq_enable_master: Enable IRQs on the NIC.  Each event queue must
 *	be separately enabled after this.
 * @irq_test_generate: Generate a test IRQ
 * @irq_disable_non_ev: Disable non-event IRQs on the NIC.  Each event
 *	queue must be separately disabled before this.
 * @irq_handle_msi: Handle MSI for a channel.  The @dev_id argument is
 *	a pointer to the &struct efx_msi_context for the channel.
 * @irq_handle_legacy: Handle legacy interrupt.  The @dev_id argument
 *	is a pointer to the &struct efx_nic.
 * @tx_probe: Allocate resources for TX queue
 * @tx_init: Initialise TX queue on the NIC
 * @tx_remove: Free resources for TX queue
 * @tx_write: Write TX descriptors and doorbell
1182
 * @rx_push_rss_config: Write RSS hash key and indirection table to the NIC
1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194
 * @rx_probe: Allocate resources for RX queue
 * @rx_init: Initialise RX queue on the NIC
 * @rx_remove: Free resources for RX queue
 * @rx_write: Write RX descriptors and doorbell
 * @rx_defer_refill: Generate a refill reminder event
 * @ev_probe: Allocate resources for event queue
 * @ev_init: Initialise event queue on the NIC
 * @ev_fini: Deinitialise event queue on the NIC
 * @ev_remove: Free resources for event queue
 * @ev_process: Process events for a queue, up to the given NAPI quota
 * @ev_read_ack: Acknowledge read events on a queue, rearming its IRQ
 * @ev_test_generate: Generate a test event
1195 1196 1197 1198 1199 1200 1201
 * @filter_table_probe: Probe filter capabilities and set up filter software state
 * @filter_table_restore: Restore filters removed from hardware
 * @filter_table_remove: Remove filters from hardware and tear down software state
 * @filter_update_rx_scatter: Update filters after change to rx scatter setting
 * @filter_insert: add or replace a filter
 * @filter_remove_safe: remove a filter by ID, carefully
 * @filter_get_safe: retrieve a filter by ID, carefully
1202 1203
 * @filter_clear_rx: Remove all RX filters whose priority is less than or
 *	equal to the given priority and is not %EFX_FILTER_PRI_AUTO
1204 1205 1206 1207 1208 1209 1210 1211 1212 1213
 * @filter_count_rx_used: Get the number of filters in use at a given priority
 * @filter_get_rx_id_limit: Get maximum value of a filter id, plus 1
 * @filter_get_rx_ids: Get list of RX filters at a given priority
 * @filter_rfs_insert: Add or replace a filter for RFS.  This must be
 *	atomic.  The hardware change may be asynchronous but should
 *	not be delayed for long.  It may fail if this can't be done
 *	atomically.
 * @filter_rfs_expire_one: Consider expiring a filter inserted for RFS.
 *	This must check whether the specified table entry is used by RFS
 *	and that rps_may_expire_flow() returns true for it.
1214 1215 1216 1217 1218 1219 1220 1221 1222
 * @mtd_probe: Probe and add MTD partitions associated with this net device,
 *	 using efx_mtd_add()
 * @mtd_rename: Set an MTD partition name using the net device name
 * @mtd_read: Read from an MTD partition
 * @mtd_erase: Erase part of an MTD partition
 * @mtd_write: Write to an MTD partition
 * @mtd_sync: Wait for write-back to complete on MTD partition.  This
 *	also notifies the driver that a writer has finished using this
 *	partition.
1223
 * @ptp_write_host_time: Send host time to MC as part of sync protocol
1224 1225
 * @ptp_set_ts_sync_events: Enable or disable sync events for inline RX
 *	timestamping, possibly only temporarily for the purposes of a reset.
1226 1227 1228
 * @ptp_set_ts_config: Set hardware timestamp configuration.  The flags
 *	and tx_type will already have been validated but this operation
 *	must validate and update rx_filter.
1229
 * @set_mac_address: Set the MAC address of the device
E
Edward Cree 已提交
1230 1231
 * @tso_versions: Returns mask of firmware-assisted TSO versions supported.
 *	If %NULL, then device does not support any TSO version.
1232
 * @revision: Hardware architecture revision
1233 1234 1235 1236 1237 1238
 * @txd_ptr_tbl_base: TX descriptor ring base address
 * @rxd_ptr_tbl_base: RX descriptor ring base address
 * @buf_tbl_base: Buffer table base address
 * @evq_ptr_tbl_base: Event queue pointer table base address
 * @evq_rptr_tbl_base: Event queue read-pointer table base address
 * @max_dma_mask: Maximum possible DMA mask
1239 1240
 * @rx_prefix_size: Size of RX prefix before packet data
 * @rx_hash_offset: Offset of RX flow hash within prefix
1241
 * @rx_ts_offset: Offset of timestamp within prefix
1242
 * @rx_buffer_padding: Size of padding at end of RX packet
J
Jon Cooper 已提交
1243 1244
 * @can_rx_scatter: NIC is able to scatter packets to multiple buffers
 * @always_rx_scatter: NIC will always scatter packets to multiple buffers
1245 1246
 * @max_interrupt_mode: Highest capability interrupt mode supported
 *	from &enum efx_init_mode.
1247
 * @timer_period_max: Maximum period of interrupt timer (in ticks)
1248 1249
 * @offload_features: net_device feature flags for protocol offload
 *	features implemented in hardware
B
Ben Hutchings 已提交
1250
 * @mcdi_max_ver: Maximum MCDI version supported
1251
 * @hwtstamp_filters: Mask of hardware timestamp filter types supported
1252 1253
 */
struct efx_nic_type {
1254
	bool is_vf;
1255
	unsigned int mem_bar;
1256
	unsigned int (*mem_map_size)(struct efx_nic *efx);
1257 1258 1259
	int (*probe)(struct efx_nic *efx);
	void (*remove)(struct efx_nic *efx);
	int (*init)(struct efx_nic *efx);
1260
	int (*dimension_resources)(struct efx_nic *efx);
1261 1262
	void (*fini)(struct efx_nic *efx);
	void (*monitor)(struct efx_nic *efx);
1263 1264
	enum reset_type (*map_reset_reason)(enum reset_type reason);
	int (*map_reset_flags)(u32 *flags);
1265 1266 1267
	int (*reset)(struct efx_nic *efx, enum reset_type method);
	int (*probe_port)(struct efx_nic *efx);
	void (*remove_port)(struct efx_nic *efx);
1268
	bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
1269
	int (*fini_dmaq)(struct efx_nic *efx);
1270
	void (*prepare_flush)(struct efx_nic *efx);
1271
	void (*finish_flush)(struct efx_nic *efx);
1272 1273
	void (*prepare_flr)(struct efx_nic *efx);
	void (*finish_flr)(struct efx_nic *efx);
1274 1275 1276
	size_t (*describe_stats)(struct efx_nic *efx, u8 *names);
	size_t (*update_stats)(struct efx_nic *efx, u64 *full_stats,
			       struct rtnl_link_stats64 *core_stats);
1277
	void (*start_stats)(struct efx_nic *efx);
1278
	void (*pull_stats)(struct efx_nic *efx);
1279
	void (*stop_stats)(struct efx_nic *efx);
1280
	void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
1281
	void (*push_irq_moderation)(struct efx_channel *channel);
B
Ben Hutchings 已提交
1282
	int (*reconfigure_port)(struct efx_nic *efx);
1283
	void (*prepare_enable_fc_tx)(struct efx_nic *efx);
1284 1285
	int (*reconfigure_mac)(struct efx_nic *efx);
	bool (*check_mac_fault)(struct efx_nic *efx);
1286 1287 1288
	void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
	int (*set_wol)(struct efx_nic *efx, u32 type);
	void (*resume_wol)(struct efx_nic *efx);
1289
	int (*test_chip)(struct efx_nic *efx, struct efx_self_tests *tests);
1290
	int (*test_nvram)(struct efx_nic *efx);
1291 1292 1293 1294 1295 1296 1297
	void (*mcdi_request)(struct efx_nic *efx,
			     const efx_dword_t *hdr, size_t hdr_len,
			     const efx_dword_t *sdu, size_t sdu_len);
	bool (*mcdi_poll_response)(struct efx_nic *efx);
	void (*mcdi_read_response)(struct efx_nic *efx, efx_dword_t *pdu,
				   size_t pdu_offset, size_t pdu_len);
	int (*mcdi_poll_reboot)(struct efx_nic *efx);
1298
	void (*mcdi_reboot_detected)(struct efx_nic *efx);
1299
	void (*irq_enable_master)(struct efx_nic *efx);
1300
	int (*irq_test_generate)(struct efx_nic *efx);
1301 1302 1303 1304 1305 1306 1307
	void (*irq_disable_non_ev)(struct efx_nic *efx);
	irqreturn_t (*irq_handle_msi)(int irq, void *dev_id);
	irqreturn_t (*irq_handle_legacy)(int irq, void *dev_id);
	int (*tx_probe)(struct efx_tx_queue *tx_queue);
	void (*tx_init)(struct efx_tx_queue *tx_queue);
	void (*tx_remove)(struct efx_tx_queue *tx_queue);
	void (*tx_write)(struct efx_tx_queue *tx_queue);
1308 1309
	unsigned int (*tx_limit_len)(struct efx_tx_queue *tx_queue,
				     dma_addr_t dma_addr, unsigned int len);
1310 1311
	int (*rx_push_rss_config)(struct efx_nic *efx, bool user,
				  const u32 *rx_indir_table);
1312 1313 1314 1315 1316 1317
	int (*rx_probe)(struct efx_rx_queue *rx_queue);
	void (*rx_init)(struct efx_rx_queue *rx_queue);
	void (*rx_remove)(struct efx_rx_queue *rx_queue);
	void (*rx_write)(struct efx_rx_queue *rx_queue);
	void (*rx_defer_refill)(struct efx_rx_queue *rx_queue);
	int (*ev_probe)(struct efx_channel *channel);
1318
	int (*ev_init)(struct efx_channel *channel);
1319 1320 1321 1322 1323
	void (*ev_fini)(struct efx_channel *channel);
	void (*ev_remove)(struct efx_channel *channel);
	int (*ev_process)(struct efx_channel *channel, int quota);
	void (*ev_read_ack)(struct efx_channel *channel);
	void (*ev_test_generate)(struct efx_channel *channel);
1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335
	int (*filter_table_probe)(struct efx_nic *efx);
	void (*filter_table_restore)(struct efx_nic *efx);
	void (*filter_table_remove)(struct efx_nic *efx);
	void (*filter_update_rx_scatter)(struct efx_nic *efx);
	s32 (*filter_insert)(struct efx_nic *efx,
			     struct efx_filter_spec *spec, bool replace);
	int (*filter_remove_safe)(struct efx_nic *efx,
				  enum efx_filter_priority priority,
				  u32 filter_id);
	int (*filter_get_safe)(struct efx_nic *efx,
			       enum efx_filter_priority priority,
			       u32 filter_id, struct efx_filter_spec *);
1336 1337
	int (*filter_clear_rx)(struct efx_nic *efx,
			       enum efx_filter_priority priority);
1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349
	u32 (*filter_count_rx_used)(struct efx_nic *efx,
				    enum efx_filter_priority priority);
	u32 (*filter_get_rx_id_limit)(struct efx_nic *efx);
	s32 (*filter_get_rx_ids)(struct efx_nic *efx,
				 enum efx_filter_priority priority,
				 u32 *buf, u32 size);
#ifdef CONFIG_RFS_ACCEL
	s32 (*filter_rfs_insert)(struct efx_nic *efx,
				 struct efx_filter_spec *spec);
	bool (*filter_rfs_expire_one)(struct efx_nic *efx, u32 flow_id,
				      unsigned int index);
#endif
1350 1351 1352 1353 1354 1355 1356 1357 1358 1359
#ifdef CONFIG_SFC_MTD
	int (*mtd_probe)(struct efx_nic *efx);
	void (*mtd_rename)(struct efx_mtd_partition *part);
	int (*mtd_read)(struct mtd_info *mtd, loff_t start, size_t len,
			size_t *retlen, u8 *buffer);
	int (*mtd_erase)(struct mtd_info *mtd, loff_t start, size_t len);
	int (*mtd_write)(struct mtd_info *mtd, loff_t start, size_t len,
			 size_t *retlen, const u8 *buffer);
	int (*mtd_sync)(struct mtd_info *mtd);
#endif
1360
	void (*ptp_write_host_time)(struct efx_nic *efx, u32 host_time);
1361
	int (*ptp_set_ts_sync_events)(struct efx_nic *efx, bool en, bool temp);
1362 1363
	int (*ptp_set_ts_config)(struct efx_nic *efx,
				 struct hwtstamp_config *init);
1364
	int (*sriov_configure)(struct efx_nic *efx, int num_vfs);
1365 1366
	int (*vlan_rx_add_vid)(struct efx_nic *efx, __be16 proto, u16 vid);
	int (*vlan_rx_kill_vid)(struct efx_nic *efx, __be16 proto, u16 vid);
1367 1368 1369 1370
	int (*sriov_init)(struct efx_nic *efx);
	void (*sriov_fini)(struct efx_nic *efx);
	bool (*sriov_wanted)(struct efx_nic *efx);
	void (*sriov_reset)(struct efx_nic *efx);
1371 1372 1373 1374 1375 1376 1377 1378
	void (*sriov_flr)(struct efx_nic *efx, unsigned vf_i);
	int (*sriov_set_vf_mac)(struct efx_nic *efx, int vf_i, u8 *mac);
	int (*sriov_set_vf_vlan)(struct efx_nic *efx, int vf_i, u16 vlan,
				 u8 qos);
	int (*sriov_set_vf_spoofchk)(struct efx_nic *efx, int vf_i,
				     bool spoofchk);
	int (*sriov_get_vf_config)(struct efx_nic *efx, int vf_i,
				   struct ifla_vf_info *ivi);
1379 1380
	int (*sriov_set_vf_link_state)(struct efx_nic *efx, int vf_i,
				       int link_state);
1381 1382
	int (*sriov_get_phys_port_id)(struct efx_nic *efx,
				      struct netdev_phys_item_id *ppid);
1383 1384 1385
	int (*vswitching_probe)(struct efx_nic *efx);
	int (*vswitching_restore)(struct efx_nic *efx);
	void (*vswitching_remove)(struct efx_nic *efx);
1386
	int (*get_mac_address)(struct efx_nic *efx, unsigned char *perm_addr);
1387
	int (*set_mac_address)(struct efx_nic *efx);
E
Edward Cree 已提交
1388
	u32 (*tso_versions)(struct efx_nic *efx);
1389

1390
	int revision;
1391 1392 1393 1394 1395
	unsigned int txd_ptr_tbl_base;
	unsigned int rxd_ptr_tbl_base;
	unsigned int buf_tbl_base;
	unsigned int evq_ptr_tbl_base;
	unsigned int evq_rptr_tbl_base;
1396
	u64 max_dma_mask;
1397 1398
	unsigned int rx_prefix_size;
	unsigned int rx_hash_offset;
1399
	unsigned int rx_ts_offset;
1400
	unsigned int rx_buffer_padding;
1401
	bool can_rx_scatter;
J
Jon Cooper 已提交
1402
	bool always_rx_scatter;
1403
	unsigned int max_interrupt_mode;
1404
	unsigned int timer_period_max;
1405
	netdev_features_t offload_features;
B
Ben Hutchings 已提交
1406
	int mcdi_max_ver;
1407
	unsigned int max_rx_ip_filters;
1408
	u32 hwtstamp_filters;
1409 1410 1411 1412 1413 1414 1415 1416
};

/**************************************************************************
 *
 * Prototypes and inline functions
 *
 *************************************************************************/

1417 1418 1419 1420
static inline struct efx_channel *
efx_get_channel(struct efx_nic *efx, unsigned index)
{
	EFX_BUG_ON_PARANOID(index >= efx->n_channels);
1421
	return efx->channel[index];
1422 1423
}

1424 1425
/* Iterate over all used channels */
#define efx_for_each_channel(_channel, _efx)				\
1426 1427 1428 1429
	for (_channel = (_efx)->channel[0];				\
	     _channel;							\
	     _channel = (_channel->channel + 1 < (_efx)->n_channels) ?	\
		     (_efx)->channel[_channel->channel + 1] : NULL)
1430

1431 1432 1433 1434 1435 1436 1437
/* Iterate over all used channels in reverse */
#define efx_for_each_channel_rev(_channel, _efx)			\
	for (_channel = (_efx)->channel[(_efx)->n_channels - 1];	\
	     _channel;							\
	     _channel = _channel->channel ?				\
		     (_efx)->channel[_channel->channel - 1] : NULL)

1438 1439 1440 1441 1442 1443 1444
static inline struct efx_tx_queue *
efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type)
{
	EFX_BUG_ON_PARANOID(index >= efx->n_tx_channels ||
			    type >= EFX_TXQ_TYPES);
	return &efx->channel[efx->tx_channel_offset + index]->tx_queue[type];
}
1445

1446 1447 1448 1449 1450 1451
static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
{
	return channel->channel - channel->efx->tx_channel_offset <
		channel->efx->n_tx_channels;
}

1452 1453 1454
static inline struct efx_tx_queue *
efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
{
1455 1456 1457
	EFX_BUG_ON_PARANOID(!efx_channel_has_tx_queues(channel) ||
			    type >= EFX_TXQ_TYPES);
	return &channel->tx_queue[type];
1458
}
1459

1460 1461 1462 1463 1464 1465
static inline bool efx_tx_queue_used(struct efx_tx_queue *tx_queue)
{
	return !(tx_queue->efx->net_dev->num_tc < 2 &&
		 tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI);
}

1466 1467
/* Iterate over all TX queues belonging to a channel */
#define efx_for_each_channel_tx_queue(_tx_queue, _channel)		\
1468 1469 1470 1471
	if (!efx_channel_has_tx_queues(_channel))			\
		;							\
	else								\
		for (_tx_queue = (_channel)->tx_queue;			\
1472 1473
		     _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES && \
			     efx_tx_queue_used(_tx_queue);		\
1474
		     _tx_queue++)
1475

1476 1477
/* Iterate over all possible TX queues belonging to a channel */
#define efx_for_each_possible_channel_tx_queue(_tx_queue, _channel)	\
1478 1479 1480 1481 1482 1483
	if (!efx_channel_has_tx_queues(_channel))			\
		;							\
	else								\
		for (_tx_queue = (_channel)->tx_queue;			\
		     _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES;	\
		     _tx_queue++)
1484

1485 1486
static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
{
1487
	return channel->rx_queue.core_index >= 0;
1488 1489
}

1490 1491 1492
static inline struct efx_rx_queue *
efx_channel_get_rx_queue(struct efx_channel *channel)
{
1493 1494
	EFX_BUG_ON_PARANOID(!efx_channel_has_rx_queue(channel));
	return &channel->rx_queue;
1495 1496
}

1497 1498
/* Iterate over all RX queues belonging to a channel */
#define efx_for_each_channel_rx_queue(_rx_queue, _channel)		\
1499 1500 1501 1502 1503 1504
	if (!efx_channel_has_rx_queue(_channel))			\
		;							\
	else								\
		for (_rx_queue = &(_channel)->rx_queue;			\
		     _rx_queue;						\
		     _rx_queue = NULL)
1505

1506 1507 1508
static inline struct efx_channel *
efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
{
1509
	return container_of(rx_queue, struct efx_channel, rx_queue);
1510 1511 1512 1513
}

static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
{
1514
	return efx_rx_queue_channel(rx_queue)->channel;
1515 1516
}

1517 1518 1519 1520 1521 1522
/* Returns a pointer to the specified receive buffer in the RX
 * descriptor queue.
 */
static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
						  unsigned int index)
{
1523
	return &rx_queue->buffer[index];
1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534
}

/**
 * EFX_MAX_FRAME_LEN - calculate maximum frame length
 *
 * This calculates the maximum frame length that will be used for a
 * given MTU.  The frame length will be equal to the MTU plus a
 * constant amount of header space and padding.  This is the quantity
 * that the net driver will program into the MAC as the maximum frame
 * length.
 *
1535
 * The 10G MAC requires 8-byte alignment on the frame
1536
 * length, so we round up to the nearest 8.
1537 1538 1539 1540 1541
 *
 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
 * XGMII cycle).  If the frame length reaches the maximum value in the
 * same cycle, the XMAC can miss the IPG altogether.  We work around
 * this by adding a further 16 bytes.
1542
 */
1543
#define EFX_FRAME_PAD	16
1544
#define EFX_MAX_FRAME_LEN(mtu) \
1545
	(ALIGN(((mtu) + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN + EFX_FRAME_PAD), 8))
1546

1547 1548 1549 1550 1551 1552 1553 1554
static inline bool efx_xmit_with_hwtstamp(struct sk_buff *skb)
{
	return skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP;
}
static inline void efx_xmit_hwtstamp_pending(struct sk_buff *skb)
{
	skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
}
1555

1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567
/* Get all supported features.
 * If a feature is not fixed, it is present in hw_features.
 * If a feature is fixed, it does not present in hw_features, but
 * always in features.
 */
static inline netdev_features_t efx_supported_features(const struct efx_nic *efx)
{
	const struct net_device *net_dev = efx->net_dev;

	return net_dev->features | net_dev->hw_features;
}

1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595
/* Get the current TX queue insert index. */
static inline unsigned int
efx_tx_queue_get_insert_index(const struct efx_tx_queue *tx_queue)
{
	return tx_queue->insert_count & tx_queue->ptr_mask;
}

/* Get a TX buffer. */
static inline struct efx_tx_buffer *
__efx_tx_queue_get_insert_buffer(const struct efx_tx_queue *tx_queue)
{
	return &tx_queue->buffer[efx_tx_queue_get_insert_index(tx_queue)];
}

/* Get a TX buffer, checking it's not currently in use. */
static inline struct efx_tx_buffer *
efx_tx_queue_get_insert_buffer(const struct efx_tx_queue *tx_queue)
{
	struct efx_tx_buffer *buffer =
		__efx_tx_queue_get_insert_buffer(tx_queue);

	EFX_BUG_ON_PARANOID(buffer->len);
	EFX_BUG_ON_PARANOID(buffer->flags);
	EFX_BUG_ON_PARANOID(buffer->unmap_len);

	return buffer;
}

1596
#endif /* EFX_NET_DRIVER_H */