net_driver.h 40.4 KB
Newer Older
1 2 3
/****************************************************************************
 * Driver for Solarflare Solarstorm network controllers and boards
 * Copyright 2005-2006 Fen Systems Ltd.
B
Ben Hutchings 已提交
4
 * Copyright 2005-2011 Solarflare Communications Inc.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published
 * by the Free Software Foundation, incorporated herein by reference.
 */

/* Common definitions for all Efx net driver code */

#ifndef EFX_NET_DRIVER_H
#define EFX_NET_DRIVER_H

#include <linux/netdevice.h>
#include <linux/etherdevice.h>
#include <linux/ethtool.h>
#include <linux/if_vlan.h>
20
#include <linux/timer.h>
21
#include <linux/mdio.h>
22 23 24 25 26
#include <linux/list.h>
#include <linux/pci.h>
#include <linux/device.h>
#include <linux/highmem.h>
#include <linux/workqueue.h>
27
#include <linux/mutex.h>
28
#include <linux/vmalloc.h>
29
#include <linux/i2c.h>
30 31 32 33 34 35 36 37 38

#include "enum.h"
#include "bitfield.h"

/**************************************************************************
 *
 * Build definitions
 *
 **************************************************************************/
39

B
Ben Hutchings 已提交
40
#define EFX_DRIVER_VERSION	"3.2"
41

42
#ifdef DEBUG
43 44 45 46 47 48 49 50 51 52 53 54 55
#define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
#else
#define EFX_BUG_ON_PARANOID(x) do {} while (0)
#define EFX_WARN_ON_PARANOID(x) do {} while (0)
#endif

/**************************************************************************
 *
 * Efx data structures
 *
 **************************************************************************/

56
#define EFX_MAX_CHANNELS 32U
57
#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
58
#define EFX_EXTRA_CHANNEL_IOV	0
59 60
#define EFX_EXTRA_CHANNEL_PTP	1
#define EFX_MAX_EXTRA_CHANNELS	2U
61

B
Ben Hutchings 已提交
62 63 64
/* Checksum generation is a per-queue option in hardware, so each
 * queue visible to the networking core is backed by two hardware TX
 * queues. */
65 66 67 68 69 70
#define EFX_MAX_TX_TC		2
#define EFX_MAX_CORE_TX_QUEUES	(EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
#define EFX_TXQ_TYPE_OFFLOAD	1	/* flag */
#define EFX_TXQ_TYPE_HIGHPRI	2	/* flag */
#define EFX_TXQ_TYPES		4
#define EFX_MAX_TX_QUEUES	(EFX_TXQ_TYPES * EFX_MAX_CHANNELS)
71

72 73 74
/* Maximum possible MTU the driver supports */
#define EFX_MAX_MTU (9 * 1024)

75 76 77 78 79 80 81 82 83 84 85 86 87 88
/* Size of an RX scatter buffer.  Small enough to pack 2 into a 4K page,
 * and should be a multiple of the cache line size.
 */
#define EFX_RX_USR_BUF_SIZE	(2048 - 256)

/* If possible, we should ensure cache line alignment at start and end
 * of every buffer.  Otherwise, we just need to ensure 4-byte
 * alignment of the network header.
 */
#if NET_IP_ALIGN == 0
#define EFX_RX_BUF_ALIGNMENT	L1_CACHE_BYTES
#else
#define EFX_RX_BUF_ALIGNMENT	4
#endif
89

90 91 92
/* Forward declare Precision Time Protocol (PTP) support structure. */
struct efx_ptp_data;

93 94
struct efx_self_tests;

95
/**
96 97
 * struct efx_buffer - A general-purpose DMA buffer
 * @addr: host base address of the buffer
98 99 100
 * @dma_addr: DMA base address of the buffer
 * @len: Buffer length, in bytes
 *
101 102
 * The NIC uses these buffers for its interrupt status registers and
 * MAC stats dumps.
103
 */
104
struct efx_buffer {
105 106 107
	void *addr;
	dma_addr_t dma_addr;
	unsigned int len;
108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125
};

/**
 * struct efx_special_buffer - DMA buffer entered into buffer table
 * @buf: Standard &struct efx_buffer
 * @index: Buffer index within controller;s buffer table
 * @entries: Number of buffer table entries
 *
 * The NIC has a buffer table that maps buffers of size %EFX_BUF_SIZE.
 * Event and descriptor rings are addressed via one or more buffer
 * table entries (and so can be physically non-contiguous, although we
 * currently do not take advantage of that).  On Falcon and Siena we
 * have to take care of allocating and initialising the entries
 * ourselves.  On later hardware this is managed by the firmware and
 * @index and @entries are left as 0.
 */
struct efx_special_buffer {
	struct efx_buffer buf;
126 127
	unsigned int index;
	unsigned int entries;
128 129 130
};

/**
131 132 133
 * struct efx_tx_buffer - buffer state for a TX descriptor
 * @skb: When @flags & %EFX_TX_BUF_SKB, the associated socket buffer to be
 *	freed when descriptor completes
134 135
 * @heap_buf: When @flags & %EFX_TX_BUF_HEAP, the associated heap buffer to be
 *	freed when descriptor completes.
136
 * @dma_addr: DMA address of the fragment.
137
 * @flags: Flags for allocation and DMA mapping type
138 139 140 141 142
 * @len: Length of this fragment.
 *	This field is zero when the queue slot is empty.
 * @unmap_len: Length of this fragment to unmap
 */
struct efx_tx_buffer {
143 144
	union {
		const struct sk_buff *skb;
145
		void *heap_buf;
146
	};
147
	dma_addr_t dma_addr;
148
	unsigned short flags;
149 150 151
	unsigned short len;
	unsigned short unmap_len;
};
152 153
#define EFX_TX_BUF_CONT		1	/* not last descriptor of packet */
#define EFX_TX_BUF_SKB		2	/* buffer is last part of skb */
154
#define EFX_TX_BUF_HEAP		4	/* buffer was allocated with kmalloc() */
155
#define EFX_TX_BUF_MAP_SINGLE	8	/* buffer was mapped with dma_map_single() */
156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172

/**
 * struct efx_tx_queue - An Efx TX queue
 *
 * This is a ring buffer of TX fragments.
 * Since the TX completion path always executes on the same
 * CPU and the xmit path can operate on different CPUs,
 * performance is increased by ensuring that the completion
 * path and the xmit path operate on different cache lines.
 * This is particularly important if the xmit path is always
 * executing on one CPU which is different from the completion
 * path.  There is also a cache line for members which are
 * read but not written on the fast path.
 *
 * @efx: The associated Efx NIC
 * @queue: DMA queue number
 * @channel: The associated channel
173
 * @core_txq: The networking core TX queue structure
174
 * @buffer: The software buffer ring
175
 * @tsoh_page: Array of pages of TSO header buffers
176
 * @txd: The hardware descriptor ring
177
 * @ptr_mask: The size of the ring minus 1.
178
 * @initialised: Has hardware queue been initialised?
179 180
 * @read_count: Current read pointer.
 *	This is the number of buffers that have been removed from both rings.
181 182 183 184 185 186
 * @old_write_count: The value of @write_count when last checked.
 *	This is here for performance reasons.  The xmit path will
 *	only get the up-to-date value of @write_count if this
 *	variable indicates that the queue is empty.  This is to
 *	avoid cache-line ping-pong between the xmit path and the
 *	completion path.
187 188 189 190 191 192 193 194 195 196 197 198
 * @insert_count: Current insert pointer
 *	This is the number of buffers that have been added to the
 *	software ring.
 * @write_count: Current write pointer
 *	This is the number of buffers that have been added to the
 *	hardware ring.
 * @old_read_count: The value of read_count when last checked.
 *	This is here for performance reasons.  The xmit path will
 *	only get the up-to-date value of read_count if this
 *	variable indicates that the queue is full.  This is to
 *	avoid cache-line ping-pong between the xmit path and the
 *	completion path.
B
Ben Hutchings 已提交
199 200 201 202
 * @tso_bursts: Number of times TSO xmit invoked by kernel
 * @tso_long_headers: Number of packets with headers too long for standard
 *	blocks
 * @tso_packets: Number of packets via the TSO xmit path
203 204 205 206
 * @pushes: Number of times the TX push feature has been used
 * @empty_read_count: If the completion path has seen the queue as empty
 *	and the transmission path has not yet checked this, the value of
 *	@read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
207 208 209 210
 */
struct efx_tx_queue {
	/* Members which don't change on the fast path */
	struct efx_nic *efx ____cacheline_aligned_in_smp;
B
Ben Hutchings 已提交
211
	unsigned queue;
212
	struct efx_channel *channel;
213
	struct netdev_queue *core_txq;
214
	struct efx_tx_buffer *buffer;
215
	struct efx_buffer *tsoh_page;
216
	struct efx_special_buffer txd;
217
	unsigned int ptr_mask;
218
	bool initialised;
219 220 221

	/* Members used mainly on the completion path */
	unsigned int read_count ____cacheline_aligned_in_smp;
222
	unsigned int old_write_count;
223 224 225 226 227

	/* Members used only on the xmit path */
	unsigned int insert_count ____cacheline_aligned_in_smp;
	unsigned int write_count;
	unsigned int old_read_count;
B
Ben Hutchings 已提交
228 229 230
	unsigned int tso_bursts;
	unsigned int tso_long_headers;
	unsigned int tso_packets;
231 232 233 234 235
	unsigned int pushes;

	/* Members shared between paths and sometimes updated */
	unsigned int empty_read_count ____cacheline_aligned_in_smp;
#define EFX_EMPTY_COUNT_VALID 0x80000000
236
	atomic_t flush_outstanding;
237 238 239 240 241
};

/**
 * struct efx_rx_buffer - An Efx RX data buffer
 * @dma_addr: DMA base address of the buffer
242
 * @page: The associated page buffer.
243
 *	Will be %NULL if the buffer slot is currently free.
244 245
 * @page_offset: If pending: offset in @page of DMA base address.
 *	If completed: offset in @page of Ethernet header.
246 247
 * @len: If pending: length for DMA descriptor.
 *	If completed: received length, excluding hash prefix.
248 249
 * @flags: Flags for buffer and packet state.  These are only set on the
 *	first buffer of a scattered packet.
250 251 252
 */
struct efx_rx_buffer {
	dma_addr_t dma_addr;
253
	struct page *page;
254 255
	u16 page_offset;
	u16 len;
256
	u16 flags;
257
};
258
#define EFX_RX_BUF_LAST_IN_PAGE	0x0001
259 260
#define EFX_RX_PKT_CSUMMED	0x0002
#define EFX_RX_PKT_DISCARD	0x0004
261
#define EFX_RX_PKT_TCP		0x0040
262

263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
/**
 * struct efx_rx_page_state - Page-based rx buffer state
 *
 * Inserted at the start of every page allocated for receive buffers.
 * Used to facilitate sharing dma mappings between recycled rx buffers
 * and those passed up to the kernel.
 *
 * @refcnt: Number of struct efx_rx_buffer's referencing this page.
 *	When refcnt falls to zero, the page is unmapped for dma
 * @dma_addr: The dma address of this page.
 */
struct efx_rx_page_state {
	unsigned refcnt;
	dma_addr_t dma_addr;

	unsigned int __pad[0] ____cacheline_aligned;
};

281 282 283
/**
 * struct efx_rx_queue - An Efx RX queue
 * @efx: The associated Efx NIC
284 285
 * @core_index:  Index of network core RX queue.  Will be >= 0 iff this
 *	is associated with a real RX queue.
286 287
 * @buffer: The software buffer ring
 * @rxd: The hardware descriptor ring
288
 * @ptr_mask: The size of the ring minus 1.
289 290 291
 * @enabled: Receive queue enabled indicator.
 * @flush_pending: Set when a RX flush is pending. Has the same lifetime as
 *	@rxq_flush_pending.
292 293 294
 * @added_count: Number of buffers added to the receive queue.
 * @notified_count: Number of buffers given to NIC (<= @added_count).
 * @removed_count: Number of buffers removed from the receive queue.
295
 * @scatter_n: Number of buffers used by current packet
296 297 298 299 300 301 302 303 304
 * @page_ring: The ring to store DMA mapped pages for reuse.
 * @page_add: Counter to calculate the write pointer for the recycle ring.
 * @page_remove: Counter to calculate the read pointer for the recycle ring.
 * @page_recycle_count: The number of pages that have been recycled.
 * @page_recycle_failed: The number of pages that couldn't be recycled because
 *      the kernel still held a reference to them.
 * @page_recycle_full: The number of pages that were released because the
 *      recycle ring was full.
 * @page_ptr_mask: The number of pages in the RX recycle ring minus 1.
305 306 307 308 309 310
 * @max_fill: RX descriptor maximum fill level (<= ring size)
 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
 *	(<= @max_fill)
 * @min_fill: RX descriptor minimum non-zero fill level.
 *	This records the minimum fill level observed when a ring
 *	refill was triggered.
311
 * @recycle_count: RX buffer recycle counter.
312
 * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
313 314 315
 */
struct efx_rx_queue {
	struct efx_nic *efx;
316
	int core_index;
317 318
	struct efx_rx_buffer *buffer;
	struct efx_special_buffer rxd;
319
	unsigned int ptr_mask;
320 321
	bool enabled;
	bool flush_pending;
322

323 324 325
	unsigned int added_count;
	unsigned int notified_count;
	unsigned int removed_count;
326
	unsigned int scatter_n;
327 328 329 330 331 332 333
	struct page **page_ring;
	unsigned int page_add;
	unsigned int page_remove;
	unsigned int page_recycle_count;
	unsigned int page_recycle_failed;
	unsigned int page_recycle_full;
	unsigned int page_ptr_mask;
334 335 336 337
	unsigned int max_fill;
	unsigned int fast_fill_trigger;
	unsigned int min_fill;
	unsigned int min_overfill;
338
	unsigned int recycle_count;
339
	struct timer_list slow_fill;
340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357
	unsigned int slow_fill_count;
};

enum efx_rx_alloc_method {
	RX_ALLOC_METHOD_AUTO = 0,
	RX_ALLOC_METHOD_SKB = 1,
	RX_ALLOC_METHOD_PAGE = 2,
};

/**
 * struct efx_channel - An Efx channel
 *
 * A channel comprises an event queue, at least one TX queue, at least
 * one RX queue, and an associated tasklet for processing the event
 * queue.
 *
 * @efx: Associated Efx NIC
 * @channel: Channel instance number
358
 * @type: Channel type definition
359 360
 * @enabled: Channel enabled indicator
 * @irq: IRQ number (MSI and MSI-X only)
361
 * @irq_moderation: IRQ moderation value (in hardware ticks)
362 363 364
 * @napi_dev: Net device used with NAPI
 * @napi_str: NAPI control structure
 * @eventq: Event queue buffer
365
 * @eventq_mask: Event queue pointer mask
366
 * @eventq_read_ptr: Event queue read pointer
367
 * @event_test_cpu: Last CPU to handle interrupt or test event for this channel
368 369
 * @irq_count: Number of IRQs since last adaptive moderation decision
 * @irq_mod_score: IRQ moderation score
370 371 372
 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
B
Ben Hutchings 已提交
373
 * @n_rx_mcast_mismatch: Count of unmatched multicast frames
374 375 376
 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
 * @n_rx_overlength: Count of RX_OVERLENGTH errors
 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
377 378 379 380 381 382
 * @n_rx_nodesc_trunc: Number of RX packets truncated and then dropped due to
 *	lack of descriptors
 * @rx_pkt_n_frags: Number of fragments in next packet to be delivered by
 *	__efx_rx_packet(), or zero if there is none
 * @rx_pkt_index: Ring index of first buffer for next packet to be delivered
 *	by __efx_rx_packet(), if @rx_pkt_n_frags != 0
383 384
 * @rx_queue: RX queue for this channel
 * @tx_queue: TX queues for this channel
385 386 387 388
 */
struct efx_channel {
	struct efx_nic *efx;
	int channel;
389
	const struct efx_channel_type *type;
390
	bool enabled;
391 392 393 394 395
	int irq;
	unsigned int irq_moderation;
	struct net_device *napi_dev;
	struct napi_struct napi_str;
	struct efx_special_buffer eventq;
396
	unsigned int eventq_mask;
397
	unsigned int eventq_read_ptr;
398
	int event_test_cpu;
399

400 401
	unsigned int irq_count;
	unsigned int irq_mod_score;
402 403 404
#ifdef CONFIG_RFS_ACCEL
	unsigned int rfs_filters_added;
#endif
405

406 407 408
	unsigned n_rx_tobe_disc;
	unsigned n_rx_ip_hdr_chksum_err;
	unsigned n_rx_tcp_udp_chksum_err;
B
Ben Hutchings 已提交
409
	unsigned n_rx_mcast_mismatch;
410 411 412
	unsigned n_rx_frm_trunc;
	unsigned n_rx_overlength;
	unsigned n_skbuff_leaks;
413
	unsigned int n_rx_nodesc_trunc;
414

415 416
	unsigned int rx_pkt_n_frags;
	unsigned int rx_pkt_index;
417

418
	struct efx_rx_queue rx_queue;
419
	struct efx_tx_queue tx_queue[EFX_TXQ_TYPES];
420 421
};

422 423 424 425 426 427 428 429 430
/**
 * struct efx_channel_type - distinguishes traffic and extra channels
 * @handle_no_channel: Handle failure to allocate an extra channel
 * @pre_probe: Set up extra state prior to initialisation
 * @post_remove: Tear down extra state after finalisation, if allocated.
 *	May be called on channels that have not been probed.
 * @get_name: Generate the channel's name (used for its IRQ handler)
 * @copy: Copy the channel state prior to reallocation.  May be %NULL if
 *	reallocation is not supported.
431
 * @receive_skb: Handle an skb ready to be passed to netif_receive_skb()
432 433 434 435 436 437
 * @keep_eventq: Flag for whether event queue should be kept initialised
 *	while the device is stopped
 */
struct efx_channel_type {
	void (*handle_no_channel)(struct efx_nic *);
	int (*pre_probe)(struct efx_channel *);
438
	void (*post_remove)(struct efx_channel *);
439 440
	void (*get_name)(struct efx_channel *, char *buf, size_t len);
	struct efx_channel *(*copy)(const struct efx_channel *);
441
	bool (*receive_skb)(struct efx_channel *, struct sk_buff *);
442 443 444
	bool keep_eventq;
};

445 446 447 448 449 450
enum efx_led_mode {
	EFX_LED_OFF	= 0,
	EFX_LED_ON	= 1,
	EFX_LED_DEFAULT	= 2
};

451 452 453
#define STRING_TABLE_LOOKUP(val, member) \
	((val) < member ## _max) ? member ## _names[val] : "(invalid)"

454
extern const char *const efx_loopback_mode_names[];
455 456 457 458
extern const unsigned int efx_loopback_mode_max;
#define LOOPBACK_MODE(efx) \
	STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)

459
extern const char *const efx_reset_type_names[];
460 461 462
extern const unsigned int efx_reset_type_max;
#define RESET_TYPE(type) \
	STRING_TABLE_LOOKUP(type, efx_reset_type)
463

464 465 466 467 468 469 470 471 472 473
enum efx_int_mode {
	/* Be careful if altering to correct macro below */
	EFX_INT_MODE_MSIX = 0,
	EFX_INT_MODE_MSI = 1,
	EFX_INT_MODE_LEGACY = 2,
	EFX_INT_MODE_MAX	/* Insert any new items before this */
};
#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)

enum nic_state {
474 475 476
	STATE_UNINIT = 0,	/* device being probed/removed or is frozen */
	STATE_READY = 1,	/* hardware ready and netdev registered */
	STATE_DISABLED = 2,	/* device disabled due to hardware errors */
477
	STATE_RECOVERY = 3,	/* device recovering from PCI error */
478 479 480 481 482 483 484
};

/*
 * Alignment of the skb->head which wraps a page-allocated RX buffer
 *
 * The skb allocated to wrap an rx_buffer can have this alignment. Since
 * the data is memcpy'd from the rx_buf, it does not need to be equal to
485
 * NET_IP_ALIGN.
486 487 488 489 490 491 492
 */
#define EFX_PAGE_SKB_ALIGN 2

/* Forward declaration */
struct efx_nic;

/* Pseudo bit-mask flow control field */
493 494 495
#define EFX_FC_RX	FLOW_CTRL_RX
#define EFX_FC_TX	FLOW_CTRL_TX
#define EFX_FC_AUTO	4
496

497 498 499 500 501 502 503 504 505 506
/**
 * struct efx_link_state - Current state of the link
 * @up: Link is up
 * @fd: Link is full-duplex
 * @fc: Actual flow control flags
 * @speed: Link speed (Mbps)
 */
struct efx_link_state {
	bool up;
	bool fd;
507
	u8 fc;
508 509 510
	unsigned int speed;
};

S
Steve Hodgson 已提交
511 512 513 514 515 516 517
static inline bool efx_link_state_equal(const struct efx_link_state *left,
					const struct efx_link_state *right)
{
	return left->up == right->up && left->fd == right->fd &&
		left->fc == right->fc && left->speed == right->speed;
}

518 519
/**
 * struct efx_phy_operations - Efx PHY operations table
520 521
 * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
 *	efx->loopback_modes.
522 523 524
 * @init: Initialise PHY
 * @fini: Shut down PHY
 * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
S
Steve Hodgson 已提交
525 526
 * @poll: Update @link_state and report whether it changed.
 *	Serialised by the mac_lock.
527 528
 * @get_settings: Get ethtool settings. Serialised by the mac_lock.
 * @set_settings: Set ethtool settings. Serialised by the mac_lock.
529
 * @set_npage_adv: Set abilities advertised in (Extended) Next Page
B
Ben Hutchings 已提交
530
 *	(only needed where AN bit is set in mmds)
531
 * @test_alive: Test that PHY is 'alive' (online)
532
 * @test_name: Get the name of a PHY-specific test/result
533
 * @run_tests: Run tests and record results as appropriate (offline).
534
 *	Flags are the ethtool tests flags.
535 536
 */
struct efx_phy_operations {
537
	int (*probe) (struct efx_nic *efx);
538 539
	int (*init) (struct efx_nic *efx);
	void (*fini) (struct efx_nic *efx);
540
	void (*remove) (struct efx_nic *efx);
B
Ben Hutchings 已提交
541
	int (*reconfigure) (struct efx_nic *efx);
S
Steve Hodgson 已提交
542
	bool (*poll) (struct efx_nic *efx);
543 544 545 546
	void (*get_settings) (struct efx_nic *efx,
			      struct ethtool_cmd *ecmd);
	int (*set_settings) (struct efx_nic *efx,
			     struct ethtool_cmd *ecmd);
547
	void (*set_npage_adv) (struct efx_nic *efx, u32);
548
	int (*test_alive) (struct efx_nic *efx);
549
	const char *(*test_name) (struct efx_nic *efx, unsigned int index);
550
	int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
551 552 553 554 555
	int (*get_module_eeprom) (struct efx_nic *efx,
			       struct ethtool_eeprom *ee,
			       u8 *data);
	int (*get_module_info) (struct efx_nic *efx,
				struct ethtool_modinfo *modinfo);
556 557
};

558
/**
559
 * enum efx_phy_mode - PHY operating mode flags
560 561
 * @PHY_MODE_NORMAL: on and should pass traffic
 * @PHY_MODE_TX_DISABLED: on with TX disabled
562 563
 * @PHY_MODE_LOW_POWER: set to low power through MDIO
 * @PHY_MODE_OFF: switched off through external control
564 565 566 567 568
 * @PHY_MODE_SPECIAL: on but will not pass traffic
 */
enum efx_phy_mode {
	PHY_MODE_NORMAL		= 0,
	PHY_MODE_TX_DISABLED	= 1,
569 570
	PHY_MODE_LOW_POWER	= 2,
	PHY_MODE_OFF		= 4,
571 572 573 574 575
	PHY_MODE_SPECIAL	= 8,
};

static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
{
B
Ben Hutchings 已提交
576
	return !!(mode & ~PHY_MODE_TX_DISABLED);
577 578
}

579 580 581 582 583 584 585 586 587 588 589
/*
 * Efx extended statistics
 *
 * Not all statistics are provided by all supported MACs.  The purpose
 * is this structure is to contain the raw statistics provided by each
 * MAC.
 */
struct efx_mac_stats {
	u64 tx_bytes;
	u64 tx_good_bytes;
	u64 tx_bad_bytes;
590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615
	u64 tx_packets;
	u64 tx_bad;
	u64 tx_pause;
	u64 tx_control;
	u64 tx_unicast;
	u64 tx_multicast;
	u64 tx_broadcast;
	u64 tx_lt64;
	u64 tx_64;
	u64 tx_65_to_127;
	u64 tx_128_to_255;
	u64 tx_256_to_511;
	u64 tx_512_to_1023;
	u64 tx_1024_to_15xx;
	u64 tx_15xx_to_jumbo;
	u64 tx_gtjumbo;
	u64 tx_collision;
	u64 tx_single_collision;
	u64 tx_multiple_collision;
	u64 tx_excessive_collision;
	u64 tx_deferred;
	u64 tx_late_collision;
	u64 tx_excessive_deferred;
	u64 tx_non_tcpudp;
	u64 tx_mac_src_error;
	u64 tx_ip_src_error;
616 617 618
	u64 rx_bytes;
	u64 rx_good_bytes;
	u64 rx_bad_bytes;
619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647
	u64 rx_packets;
	u64 rx_good;
	u64 rx_bad;
	u64 rx_pause;
	u64 rx_control;
	u64 rx_unicast;
	u64 rx_multicast;
	u64 rx_broadcast;
	u64 rx_lt64;
	u64 rx_64;
	u64 rx_65_to_127;
	u64 rx_128_to_255;
	u64 rx_256_to_511;
	u64 rx_512_to_1023;
	u64 rx_1024_to_15xx;
	u64 rx_15xx_to_jumbo;
	u64 rx_gtjumbo;
	u64 rx_bad_lt64;
	u64 rx_bad_64_to_15xx;
	u64 rx_bad_15xx_to_jumbo;
	u64 rx_bad_gtjumbo;
	u64 rx_overflow;
	u64 rx_missed;
	u64 rx_false_carrier;
	u64 rx_symbol_error;
	u64 rx_align_error;
	u64 rx_length_error;
	u64 rx_internal_error;
	u64 rx_good_lt64;
648 649 650 651 652 653 654 655 656 657 658 659 660 661
};

/* Number of bits used in a multicast filter hash address */
#define EFX_MCAST_HASH_BITS 8

/* Number of (single-bit) entries in a multicast filter hash */
#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)

/* An Efx multicast filter hash */
union efx_multicast_hash {
	u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
	efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
};

B
Ben Hutchings 已提交
662
struct efx_filter_state;
663 664
struct efx_vf;
struct vfdi_status;
B
Ben Hutchings 已提交
665

666 667 668 669 670 671
/**
 * struct efx_nic - an Efx NIC
 * @name: Device name (net device name or bus id before net device registered)
 * @pci_dev: The PCI device
 * @type: Controller type attributes
 * @legacy_irq: IRQ number
672
 * @legacy_irq_enabled: Are IRQs enabled on NIC (INT_EN_KER register)?
673 674
 * @workqueue: Workqueue for port reconfigures and the HW monitor.
 *	Work items do not hold and must not acquire RTNL.
675
 * @workqueue_name: Name of workqueue
676 677 678 679
 * @reset_work: Scheduled reset workitem
 * @membase_phys: Memory BAR value as physical address
 * @membase: Memory BAR value
 * @interrupt_mode: Interrupt mode
680
 * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds
681 682
 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
 * @irq_rx_moderation: IRQ moderation time for RX event queues
683
 * @msg_enable: Log message enable flags
684
 * @state: Device state number (%STATE_*). Serialised by the rtnl_lock.
685
 * @reset_pending: Bitmask for pending resets
686 687 688
 * @tx_queue: TX DMA queues
 * @rx_queue: RX DMA queues
 * @channel: Channels
689
 * @channel_name: Names for channels and their IRQs
690 691
 * @extra_channel_types: Types of extra (non-traffic) channels that
 *	should be allocated for this NIC
692 693
 * @rxq_entries: Size of receive queues requested by user.
 * @txq_entries: Size of transmit queues requested by user.
694 695
 * @txq_stop_thresh: TX queue fill level at or above which we stop it.
 * @txq_wake_thresh: TX queue fill level at or below which we wake it.
696 697 698
 * @tx_dc_base: Base qword address in SRAM of TX queue descriptor caches
 * @rx_dc_base: Base qword address in SRAM of RX queue descriptor caches
 * @sram_lim_qw: Qword address limit of SRAM
699
 * @next_buffer_table: First available buffer table id
700
 * @n_channels: Number of channels in use
B
Ben Hutchings 已提交
701 702
 * @n_rx_channels: Number of channels used for RX (= number of RX queues)
 * @n_tx_channels: Number of channels used for TX
703
 * @rx_dma_len: Current maximum RX DMA length
704
 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
705 706
 * @rx_buffer_truesize: Amortised allocation size of an RX buffer,
 *	for use in sk_buff::truesize
707
 * @rx_hash_key: Toeplitz hash key for RSS
708
 * @rx_indir_table: Indirection table for RSS
709
 * @rx_scatter: Scatter mode enabled for receives
710 711
 * @int_error_count: Number of internal errors seen recently
 * @int_error_expire: Time at which error count will be expired
712
 * @irq_status: Interrupt status buffer
713
 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
714
 * @irq_level: IRQ level/index for IRQs not triggered by an event queue
715
 * @selftest_work: Work item for asynchronous self-test
716
 * @mtd_list: List of MTDs attached to the NIC
L
Lucas De Marchi 已提交
717
 * @nic_data: Hardware dependent state
718
 * @mcdi: Management-Controller-to-Driver Interface state
B
Ben Hutchings 已提交
719
 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
720
 *	efx_monitor() and efx_reconfigure_port()
721
 * @port_enabled: Port enabled indicator.
S
Steve Hodgson 已提交
722 723 724 725
 *	Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
 *	efx_mac_work() with kernel interfaces. Safe to read under any
 *	one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
 *	be held to modify it.
726 727 728 729 730 731
 * @port_initialized: Port initialized?
 * @net_dev: Operating system network device. Consider holding the rtnl lock
 * @stats_buffer: DMA buffer for statistics
 * @phy_type: PHY type
 * @phy_op: PHY interface
 * @phy_data: PHY private data (including PHY-specific stats)
732
 * @mdio: PHY MDIO interface
733
 * @mdio_bus: PHY MDIO bus ID (only used by Siena)
B
Ben Hutchings 已提交
734
 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
B
Ben Hutchings 已提交
735
 * @link_advertising: Autonegotiation advertising flags
736
 * @link_state: Current state of the link
737 738 739
 * @n_link_state_changes: Number of times the link has changed state
 * @promiscuous: Promiscuous flag. Protected by netif_tx_lock.
 * @multicast_hash: Multicast hash table
B
Ben Hutchings 已提交
740
 * @wanted_fc: Wanted flow control flags
741 742 743
 * @fc_disable: When non-zero flow control is disabled. Typically used to
 *	ensure that network back pressure doesn't delay dma queue flushes.
 *	Serialised by the rtnl lock.
744
 * @mac_work: Work item for changing MAC promiscuity and multicast hash
745 746 747
 * @loopback_mode: Loopback status
 * @loopback_modes: Supported loopback mode bitmask
 * @loopback_selftest: Offline self-test private state
748 749 750 751 752 753 754
 * @drain_pending: Count of RX and TX queues that haven't been flushed and drained.
 * @rxq_flush_pending: Count of number of receive queues that need to be flushed.
 *	Decremented when the efx_flush_rx_queue() is called.
 * @rxq_flush_outstanding: Count of number of RX flushes started but not yet
 *	completed (either success or failure). Not used when MCDI is used to
 *	flush receive queues.
 * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions.
755 756 757 758 759 760 761 762 763 764 765
 * @vf: Array of &struct efx_vf objects.
 * @vf_count: Number of VFs intended to be enabled.
 * @vf_init_count: Number of VFs that have been fully initialised.
 * @vi_scale: log2 number of vnics per VF.
 * @vf_buftbl_base: The zeroth buffer table index used to back VF queues.
 * @vfdi_status: Common VFDI status page to be dmad to VF address space.
 * @local_addr_list: List of local addresses. Protected by %local_lock.
 * @local_page_list: List of DMA addressable pages used to broadcast
 *	%local_addr_list. Protected by %local_lock.
 * @local_lock: Mutex protecting %local_addr_list and %local_page_list.
 * @peer_work: Work item to broadcast peer addresses to VMs.
766
 * @ptp_data: PTP state data
767 768
 * @monitor_work: Hardware monitor workitem
 * @biu_lock: BIU (bus interface unit) lock
769 770 771
 * @last_irq_cpu: Last CPU to handle a possible test interrupt.  This
 *	field is used by efx_test_interrupts() to verify that an
 *	interrupt has occurred.
772 773 774 775 776
 * @n_rx_nodesc_drop_cnt: RX no descriptor drop count
 * @mac_stats: MAC statistics. These include all statistics the MACs
 *	can provide.  Generic code converts these into a standard
 *	&struct net_device_stats.
 * @stats_lock: Statistics update lock. Serialises statistics fetches
777
 *	and access to @mac_stats.
778
 *
779
 * This is stored in the private area of the &struct net_device.
780 781
 */
struct efx_nic {
782 783
	/* The following fields should be written very rarely */

784 785
	char name[IFNAMSIZ];
	struct pci_dev *pci_dev;
786
	unsigned int port_num;
787 788
	const struct efx_nic_type *type;
	int legacy_irq;
789
	bool legacy_irq_enabled;
790
	bool eeh_disabled_legacy_irq;
791
	struct workqueue_struct *workqueue;
792
	char workqueue_name[16];
793
	struct work_struct reset_work;
794
	resource_size_t membase_phys;
795
	void __iomem *membase;
796

797
	enum efx_int_mode interrupt_mode;
798
	unsigned int timer_quantum_ns;
799 800
	bool irq_rx_adaptive;
	unsigned int irq_rx_moderation;
801
	u32 msg_enable;
802 803

	enum nic_state state;
804
	unsigned long reset_pending;
805

806
	struct efx_channel *channel[EFX_MAX_CHANNELS];
807
	char channel_name[EFX_MAX_CHANNELS][IFNAMSIZ + 6];
808 809
	const struct efx_channel_type *
	extra_channel_type[EFX_MAX_EXTRA_CHANNELS];
810

811 812
	unsigned rxq_entries;
	unsigned txq_entries;
813 814 815
	unsigned int txq_stop_thresh;
	unsigned int txq_wake_thresh;

816 817 818
	unsigned tx_dc_base;
	unsigned rx_dc_base;
	unsigned sram_lim_qw;
819
	unsigned next_buffer_table;
B
Ben Hutchings 已提交
820 821
	unsigned n_channels;
	unsigned n_rx_channels;
822
	unsigned rss_spread;
823
	unsigned tx_channel_offset;
B
Ben Hutchings 已提交
824
	unsigned n_tx_channels;
825
	unsigned int rx_dma_len;
826
	unsigned int rx_buffer_order;
827
	unsigned int rx_buffer_truesize;
828
	unsigned int rx_page_buf_step;
829
	unsigned int rx_bufs_per_page;
830
	unsigned int rx_pages_per_batch;
831
	u8 rx_hash_key[40];
832
	u32 rx_indir_table[128];
833
	bool rx_scatter;
834

835 836 837
	unsigned int_error_count;
	unsigned long int_error_expire;

838
	struct efx_buffer irq_status;
839
	unsigned irq_zero_count;
840
	unsigned irq_level;
841
	struct delayed_work selftest_work;
842

843 844 845
#ifdef CONFIG_SFC_MTD
	struct list_head mtd_list;
#endif
846

847
	void *nic_data;
848
	struct efx_mcdi_data *mcdi;
849 850

	struct mutex mac_lock;
851
	struct work_struct mac_work;
852
	bool port_enabled;
853

854
	bool port_initialized;
855 856 857 858
	struct net_device *net_dev;

	struct efx_buffer stats_buffer;

859
	unsigned int phy_type;
860
	const struct efx_phy_operations *phy_op;
861
	void *phy_data;
862
	struct mdio_if_info mdio;
863
	unsigned int mdio_bus;
864
	enum efx_phy_mode phy_mode;
865

B
Ben Hutchings 已提交
866
	u32 link_advertising;
867
	struct efx_link_state link_state;
868 869
	unsigned int n_link_state_changes;

870
	bool promiscuous;
871
	union efx_multicast_hash multicast_hash;
872
	u8 wanted_fc;
873
	unsigned fc_disable;
874 875

	atomic_t rx_reset;
876
	enum efx_loopback_mode loopback_mode;
877
	u64 loopback_modes;
878 879

	void *loopback_selftest;
B
Ben Hutchings 已提交
880 881

	struct efx_filter_state *filter_state;
882

883 884 885 886 887
	atomic_t drain_pending;
	atomic_t rxq_flush_pending;
	atomic_t rxq_flush_outstanding;
	wait_queue_head_t flush_wq;

888 889 890 891 892 893 894 895 896 897 898 899 900 901
#ifdef CONFIG_SFC_SRIOV
	struct efx_channel *vfdi_channel;
	struct efx_vf *vf;
	unsigned vf_count;
	unsigned vf_init_count;
	unsigned vi_scale;
	unsigned vf_buftbl_base;
	struct efx_buffer vfdi_status;
	struct list_head local_addr_list;
	struct list_head local_page_list;
	struct mutex local_lock;
	struct work_struct peer_work;
#endif

902 903
	struct efx_ptp_data *ptp_data;

904 905 906 907
	/* The following fields may be written more often */

	struct delayed_work monitor_work ____cacheline_aligned_in_smp;
	spinlock_t biu_lock;
908
	int last_irq_cpu;
909 910 911
	unsigned n_rx_nodesc_drop_cnt;
	struct efx_mac_stats mac_stats;
	spinlock_t stats_lock;
912 913
};

914 915 916 917 918
static inline int efx_dev_registered(struct efx_nic *efx)
{
	return efx->net_dev->reg_state == NETREG_REGISTERED;
}

919 920
static inline unsigned int efx_port_num(struct efx_nic *efx)
{
921
	return efx->port_num;
922 923
}

924 925
/**
 * struct efx_nic_type - Efx device type definition
926 927 928
 * @probe: Probe the controller
 * @remove: Free resources allocated by probe()
 * @init: Initialise the controller
929 930
 * @dimension_resources: Dimension controller resources (buffer table,
 *	and VIs once the available interrupt resources are clear)
931 932
 * @fini: Shut down the controller
 * @monitor: Periodic function for polling link state and hardware monitor
933 934
 * @map_reset_reason: Map ethtool reset reason to a reset method
 * @map_reset_flags: Map ethtool reset flags to a reset method, if possible
935 936 937 938
 * @reset: Reset the controller hardware and possibly the PHY.  This will
 *	be called while the controller is uninitialised.
 * @probe_port: Probe the MAC and PHY
 * @remove_port: Free resources allocated by probe_port()
939
 * @handle_global_event: Handle a "global" event (may be %NULL)
940
 * @prepare_flush: Prepare the hardware for flushing the DMA queues
941
 * @finish_flush: Clean up after flushing the DMA queues
942 943 944
 * @update_stats: Update statistics not provided by event handling
 * @start_stats: Start the regular fetching of statistics
 * @stop_stats: Stop the regular fetching of statistics
945
 * @set_id_led: Set state of identifying LED or revert to automatic function
946
 * @push_irq_moderation: Apply interrupt moderation value
B
Ben Hutchings 已提交
947
 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
948
 * @prepare_enable_fc_tx: Prepare MAC to enable pause frame TX (may be %NULL)
949 950
 * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings
 *	to the hardware.  Serialised by the mac_lock.
951
 * @check_mac_fault: Check MAC fault state. True if fault present.
952 953 954
 * @get_wol: Get WoL configuration from driver state
 * @set_wol: Push WoL configuration to the NIC
 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
955 956
 * @test_chip: Test registers.  Should use efx_nic_test_registers(), and is
 *	expected to reset the NIC.
957
 * @test_nvram: Test validity of NVRAM contents
958 959 960 961 962 963 964 965 966 967 968
 * @mcdi_request: Send an MCDI request with the given header and SDU.
 *	The SDU length may be any value from 0 up to the protocol-
 *	defined maximum, but its buffer will be padded to a multiple
 *	of 4 bytes.
 * @mcdi_poll_response: Test whether an MCDI response is available.
 * @mcdi_read_response: Read the MCDI response PDU.  The offset will
 *	be a multiple of 4.  The length may not be, but the buffer
 *	will be padded so it is safe to round up.
 * @mcdi_poll_reboot: Test whether the MCDI has rebooted.  If so,
 *	return an appropriate error code for aborting any current
 *	request; otherwise return 0.
969
 * @revision: Hardware architecture revision
970 971 972 973 974 975 976
 * @mem_map_size: Memory BAR mapped size
 * @txd_ptr_tbl_base: TX descriptor ring base address
 * @rxd_ptr_tbl_base: RX descriptor ring base address
 * @buf_tbl_base: Buffer table base address
 * @evq_ptr_tbl_base: Event queue pointer table base address
 * @evq_rptr_tbl_base: Event queue read-pointer table base address
 * @max_dma_mask: Maximum possible DMA mask
977 978 979
 * @rx_buffer_hash_size: Size of hash at start of RX packet
 * @rx_buffer_padding: Size of padding at end of RX packet
 * @can_rx_scatter: NIC is able to scatter packet to multiple buffers
980 981 982 983
 * @max_interrupt_mode: Highest capability interrupt mode supported
 *	from &enum efx_init_mode.
 * @phys_addr_channels: Number of channels with physically addressed
 *	descriptors
984
 * @timer_period_max: Maximum period of interrupt timer (in ticks)
985 986
 * @offload_features: net_device feature flags for protocol offload
 *	features implemented in hardware
987 988
 */
struct efx_nic_type {
989 990 991
	int (*probe)(struct efx_nic *efx);
	void (*remove)(struct efx_nic *efx);
	int (*init)(struct efx_nic *efx);
992
	void (*dimension_resources)(struct efx_nic *efx);
993 994
	void (*fini)(struct efx_nic *efx);
	void (*monitor)(struct efx_nic *efx);
995 996
	enum reset_type (*map_reset_reason)(enum reset_type reason);
	int (*map_reset_flags)(u32 *flags);
997 998 999
	int (*reset)(struct efx_nic *efx, enum reset_type method);
	int (*probe_port)(struct efx_nic *efx);
	void (*remove_port)(struct efx_nic *efx);
1000
	bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
1001
	void (*prepare_flush)(struct efx_nic *efx);
1002
	void (*finish_flush)(struct efx_nic *efx);
1003 1004 1005
	void (*update_stats)(struct efx_nic *efx);
	void (*start_stats)(struct efx_nic *efx);
	void (*stop_stats)(struct efx_nic *efx);
1006
	void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
1007
	void (*push_irq_moderation)(struct efx_channel *channel);
B
Ben Hutchings 已提交
1008
	int (*reconfigure_port)(struct efx_nic *efx);
1009
	void (*prepare_enable_fc_tx)(struct efx_nic *efx);
1010 1011
	int (*reconfigure_mac)(struct efx_nic *efx);
	bool (*check_mac_fault)(struct efx_nic *efx);
1012 1013 1014
	void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
	int (*set_wol)(struct efx_nic *efx, u32 type);
	void (*resume_wol)(struct efx_nic *efx);
1015
	int (*test_chip)(struct efx_nic *efx, struct efx_self_tests *tests);
1016
	int (*test_nvram)(struct efx_nic *efx);
1017 1018 1019 1020 1021 1022 1023
	void (*mcdi_request)(struct efx_nic *efx,
			     const efx_dword_t *hdr, size_t hdr_len,
			     const efx_dword_t *sdu, size_t sdu_len);
	bool (*mcdi_poll_response)(struct efx_nic *efx);
	void (*mcdi_read_response)(struct efx_nic *efx, efx_dword_t *pdu,
				   size_t pdu_offset, size_t pdu_len);
	int (*mcdi_poll_reboot)(struct efx_nic *efx);
1024

1025
	int revision;
1026 1027 1028 1029 1030 1031
	unsigned int mem_map_size;
	unsigned int txd_ptr_tbl_base;
	unsigned int rxd_ptr_tbl_base;
	unsigned int buf_tbl_base;
	unsigned int evq_ptr_tbl_base;
	unsigned int evq_rptr_tbl_base;
1032
	u64 max_dma_mask;
1033
	unsigned int rx_buffer_hash_size;
1034
	unsigned int rx_buffer_padding;
1035
	bool can_rx_scatter;
1036 1037
	unsigned int max_interrupt_mode;
	unsigned int phys_addr_channels;
1038
	unsigned int timer_period_max;
1039
	netdev_features_t offload_features;
1040 1041 1042 1043 1044 1045 1046 1047
};

/**************************************************************************
 *
 * Prototypes and inline functions
 *
 *************************************************************************/

1048 1049 1050 1051
static inline struct efx_channel *
efx_get_channel(struct efx_nic *efx, unsigned index)
{
	EFX_BUG_ON_PARANOID(index >= efx->n_channels);
1052
	return efx->channel[index];
1053 1054
}

1055 1056
/* Iterate over all used channels */
#define efx_for_each_channel(_channel, _efx)				\
1057 1058 1059 1060
	for (_channel = (_efx)->channel[0];				\
	     _channel;							\
	     _channel = (_channel->channel + 1 < (_efx)->n_channels) ?	\
		     (_efx)->channel[_channel->channel + 1] : NULL)
1061

1062 1063 1064 1065 1066 1067 1068
/* Iterate over all used channels in reverse */
#define efx_for_each_channel_rev(_channel, _efx)			\
	for (_channel = (_efx)->channel[(_efx)->n_channels - 1];	\
	     _channel;							\
	     _channel = _channel->channel ?				\
		     (_efx)->channel[_channel->channel - 1] : NULL)

1069 1070 1071 1072 1073 1074 1075
static inline struct efx_tx_queue *
efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type)
{
	EFX_BUG_ON_PARANOID(index >= efx->n_tx_channels ||
			    type >= EFX_TXQ_TYPES);
	return &efx->channel[efx->tx_channel_offset + index]->tx_queue[type];
}
1076

1077 1078 1079 1080 1081 1082
static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
{
	return channel->channel - channel->efx->tx_channel_offset <
		channel->efx->n_tx_channels;
}

1083 1084 1085
static inline struct efx_tx_queue *
efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
{
1086 1087 1088
	EFX_BUG_ON_PARANOID(!efx_channel_has_tx_queues(channel) ||
			    type >= EFX_TXQ_TYPES);
	return &channel->tx_queue[type];
1089
}
1090

1091 1092 1093 1094 1095 1096
static inline bool efx_tx_queue_used(struct efx_tx_queue *tx_queue)
{
	return !(tx_queue->efx->net_dev->num_tc < 2 &&
		 tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI);
}

1097 1098
/* Iterate over all TX queues belonging to a channel */
#define efx_for_each_channel_tx_queue(_tx_queue, _channel)		\
1099 1100 1101 1102
	if (!efx_channel_has_tx_queues(_channel))			\
		;							\
	else								\
		for (_tx_queue = (_channel)->tx_queue;			\
1103 1104
		     _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES && \
			     efx_tx_queue_used(_tx_queue);		\
1105
		     _tx_queue++)
1106

1107 1108
/* Iterate over all possible TX queues belonging to a channel */
#define efx_for_each_possible_channel_tx_queue(_tx_queue, _channel)	\
1109 1110 1111 1112 1113 1114
	if (!efx_channel_has_tx_queues(_channel))			\
		;							\
	else								\
		for (_tx_queue = (_channel)->tx_queue;			\
		     _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES;	\
		     _tx_queue++)
1115

1116 1117
static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
{
1118
	return channel->rx_queue.core_index >= 0;
1119 1120
}

1121 1122 1123
static inline struct efx_rx_queue *
efx_channel_get_rx_queue(struct efx_channel *channel)
{
1124 1125
	EFX_BUG_ON_PARANOID(!efx_channel_has_rx_queue(channel));
	return &channel->rx_queue;
1126 1127
}

1128 1129
/* Iterate over all RX queues belonging to a channel */
#define efx_for_each_channel_rx_queue(_rx_queue, _channel)		\
1130 1131 1132 1133 1134 1135
	if (!efx_channel_has_rx_queue(_channel))			\
		;							\
	else								\
		for (_rx_queue = &(_channel)->rx_queue;			\
		     _rx_queue;						\
		     _rx_queue = NULL)
1136

1137 1138 1139
static inline struct efx_channel *
efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
{
1140
	return container_of(rx_queue, struct efx_channel, rx_queue);
1141 1142 1143 1144
}

static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
{
1145
	return efx_rx_queue_channel(rx_queue)->channel;
1146 1147
}

1148 1149 1150 1151 1152 1153
/* Returns a pointer to the specified receive buffer in the RX
 * descriptor queue.
 */
static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
						  unsigned int index)
{
1154
	return &rx_queue->buffer[index];
1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166
}


/**
 * EFX_MAX_FRAME_LEN - calculate maximum frame length
 *
 * This calculates the maximum frame length that will be used for a
 * given MTU.  The frame length will be equal to the MTU plus a
 * constant amount of header space and padding.  This is the quantity
 * that the net driver will program into the MAC as the maximum frame
 * length.
 *
1167
 * The 10G MAC requires 8-byte alignment on the frame
1168
 * length, so we round up to the nearest 8.
1169 1170 1171 1172 1173
 *
 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
 * XGMII cycle).  If the frame length reaches the maximum value in the
 * same cycle, the XMAC can miss the IPG altogether.  We work around
 * this by adding a further 16 bytes.
1174 1175
 */
#define EFX_MAX_FRAME_LEN(mtu) \
1176
	((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */ + 7) & ~7) + 16)
1177

1178 1179 1180 1181 1182 1183 1184 1185
static inline bool efx_xmit_with_hwtstamp(struct sk_buff *skb)
{
	return skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP;
}
static inline void efx_xmit_hwtstamp_pending(struct sk_buff *skb)
{
	skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
}
1186 1187

#endif /* EFX_NET_DRIVER_H */