pm34xx.c 26.2 KB
Newer Older
1 2 3 4 5 6 7
/*
 * OMAP3 Power Management Routines
 *
 * Copyright (C) 2006-2008 Nokia Corporation
 * Tony Lindgren <tony@atomide.com>
 * Jouni Hogander
 *
8 9 10
 * Copyright (C) 2007 Texas Instruments, Inc.
 * Rajendra Nayak <rnayak@ti.com>
 *
11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 * Copyright (C) 2005 Texas Instruments, Inc.
 * Richard Woodruff <r-woodruff2@ti.com>
 *
 * Based on pm.c for omap1
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/pm.h>
#include <linux/suspend.h>
#include <linux/interrupt.h>
#include <linux/module.h>
#include <linux/list.h>
#include <linux/err.h>
#include <linux/gpio.h>
28
#include <linux/clk.h>
29
#include <linux/delay.h>
30
#include <linux/slab.h>
31
#include <linux/console.h>
32
#include <trace/events/power.h>
33

34
#include <plat/sram.h>
35
#include "clockdomain.h"
36
#include "powerdomain.h"
37
#include <plat/serial.h>
R
Rajendra Nayak 已提交
38
#include <plat/sdrc.h>
39 40
#include <plat/prcm.h>
#include <plat/gpmc.h>
41
#include <plat/dma.h>
42

43 44
#include <asm/tlbflush.h>

45
#include "cm2xxx_3xxx.h"
46 47 48
#include "cm-regbits-34xx.h"
#include "prm-regbits-34xx.h"

49
#include "prm2xxx_3xxx.h"
50
#include "pm.h"
51
#include "sdrc.h"
52
#include "control.h"
53

54 55 56 57 58 59 60 61 62 63 64 65 66
#ifdef CONFIG_SUSPEND
static suspend_state_t suspend_state = PM_SUSPEND_ON;
static inline bool is_suspending(void)
{
	return (suspend_state != PM_SUSPEND_ON);
}
#else
static inline bool is_suspending(void)
{
	return false;
}
#endif

67
/* Scratchpad offsets */
68 69 70
#define OMAP343X_TABLE_ADDRESS_OFFSET	   0xc4
#define OMAP343X_TABLE_VALUE_OFFSET	   0xc0
#define OMAP343X_CONTROL_REG_VALUE_OFFSET  0xc8
71

72 73 74
/* pm34xx errata defined in pm.h */
u16 pm34xx_errata;

75 76 77
struct power_state {
	struct powerdomain *pwrdm;
	u32 next_state;
78
#ifdef CONFIG_SUSPEND
79
	u32 saved_state;
80
#endif
81 82 83 84 85 86 87
	struct list_head node;
};

static LIST_HEAD(pwrst_list);

static void (*_omap_sram_idle)(u32 *addr, int save_state);

88 89
static int (*_omap_save_secure_sram)(u32 *addr);

90 91
static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
static struct powerdomain *core_pwrdm, *per_pwrdm;
92
static struct powerdomain *cam_pwrdm;
93

94 95 96 97 98 99 100 101 102 103
static inline void omap3_per_save_context(void)
{
	omap_gpio_save_context();
}

static inline void omap3_per_restore_context(void)
{
	omap_gpio_restore_context();
}

104 105 106 107 108
static void omap3_enable_io_chain(void)
{
	int timeout = 0;

	if (omap_rev() >= OMAP3430_REV_ES3_1) {
109
		omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
110
				     PM_WKEN);
111
		/* Do a readback to assure write has been done */
112
		omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN);
113

114
		while (!(omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN) &
115
			 OMAP3430_ST_IO_CHAIN_MASK)) {
116 117 118 119 120 121
			timeout++;
			if (timeout > 1000) {
				printk(KERN_ERR "Wake up daisy chain "
				       "activation failed.\n");
				return;
			}
122
			omap2_prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN_MASK,
123
					     WKUP_MOD, PM_WKEN);
124 125 126 127 128 129 130
		}
	}
}

static void omap3_disable_io_chain(void)
{
	if (omap_rev() >= OMAP3430_REV_ES3_1)
131
		omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
132
				       PM_WKEN);
133 134
}

135 136
static void omap3_core_save_context(void)
{
137
	omap3_ctrl_save_padconf();
138 139 140

	/*
	 * Force write last pad into memory, as this can fail in some
141
	 * cases according to errata 1.157, 1.185
142 143 144 145
	 */
	omap_ctrl_writel(omap_ctrl_readl(OMAP343X_PADCONF_ETK_D14),
		OMAP343X_CONTROL_MEM_WKUP + 0x2a0);

146 147 148 149 150 151
	/* Save the Interrupt controller context */
	omap_intc_save_context();
	/* Save the GPMC context */
	omap3_gpmc_save_context();
	/* Save the system control module context, padconf already save above*/
	omap3_control_save_context();
152
	omap_dma_global_context_save();
153 154 155 156 157 158 159 160 161 162
}

static void omap3_core_restore_context(void)
{
	/* Restore the control module context, padconf restored by h/w */
	omap3_control_restore_context();
	/* Restore the GPMC context */
	omap3_gpmc_restore_context();
	/* Restore the interrupt controller context */
	omap_intc_restore_context();
163
	omap_dma_global_context_restore();
164 165
}

166 167 168 169 170 171
/*
 * FIXME: This function should be called before entering off-mode after
 * OMAP3 secure services have been accessed. Currently it is only called
 * once during boot sequence, but this works as we are not using secure
 * services.
 */
172
static void omap3_save_secure_ram_context(void)
173 174
{
	u32 ret;
175
	int mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
176 177 178 179 180 181 182 183 184 185

	if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
		/*
		 * MPU next state must be set to POWER_ON temporarily,
		 * otherwise the WFI executed inside the ROM code
		 * will hang the system.
		 */
		pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
		ret = _omap_save_secure_sram((u32 *)
				__pa(omap3_secure_ram_storage));
186
		pwrdm_set_next_pwrst(mpu_pwrdm, mpu_next_state);
187 188 189 190 191 192 193 194 195 196
		/* Following is for error tracking, it should not happen */
		if (ret) {
			printk(KERN_ERR "save_secure_sram() returns %08x\n",
				ret);
			while (1)
				;
		}
	}
}

197 198 199 200 201 202 203 204 205 206
/*
 * PRCM Interrupt Handler Helper Function
 *
 * The purpose of this function is to clear any wake-up events latched
 * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
 * may occur whilst attempting to clear a PM_WKST_x register and thus
 * set another bit in this register. A while loop is used to ensure
 * that any peripheral wake-up events occurring while attempting to
 * clear the PM_WKST_x are detected and cleared.
 */
207
static int prcm_clear_mod_irqs(s16 module, u8 regs)
208
{
209
	u32 wkst, fclk, iclk, clken;
210 211 212
	u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
	u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
	u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
213 214
	u16 grpsel_off = (regs == 3) ?
		OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
215
	int c = 0;
216

217 218
	wkst = omap2_prm_read_mod_reg(module, wkst_off);
	wkst &= omap2_prm_read_mod_reg(module, grpsel_off);
219
	if (wkst) {
220 221
		iclk = omap2_cm_read_mod_reg(module, iclk_off);
		fclk = omap2_cm_read_mod_reg(module, fclk_off);
222
		while (wkst) {
223
			clken = wkst;
224
			omap2_cm_set_mod_reg_bits(clken, module, iclk_off);
225 226 227 228 229 230
			/*
			 * For USBHOST, we don't know whether HOST1 or
			 * HOST2 woke us up, so enable both f-clocks
			 */
			if (module == OMAP3430ES2_USBHOST_MOD)
				clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
231 232 233
			omap2_cm_set_mod_reg_bits(clken, module, fclk_off);
			omap2_prm_write_mod_reg(wkst, module, wkst_off);
			wkst = omap2_prm_read_mod_reg(module, wkst_off);
234
			c++;
235
		}
236 237
		omap2_cm_write_mod_reg(iclk, module, iclk_off);
		omap2_cm_write_mod_reg(fclk, module, fclk_off);
238
	}
239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255

	return c;
}

static int _prcm_int_handle_wakeup(void)
{
	int c;

	c = prcm_clear_mod_irqs(WKUP_MOD, 1);
	c += prcm_clear_mod_irqs(CORE_MOD, 1);
	c += prcm_clear_mod_irqs(OMAP3430_PER_MOD, 1);
	if (omap_rev() > OMAP3430_REV_ES1_0) {
		c += prcm_clear_mod_irqs(CORE_MOD, 3);
		c += prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1);
	}

	return c;
256
}
257

258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276
/*
 * PRCM Interrupt Handler
 *
 * The PRM_IRQSTATUS_MPU register indicates if there are any pending
 * interrupts from the PRCM for the MPU. These bits must be cleared in
 * order to clear the PRCM interrupt. The PRCM interrupt handler is
 * implemented to simply clear the PRM_IRQSTATUS_MPU in order to clear
 * the PRCM interrupt. Please note that bit 0 of the PRM_IRQSTATUS_MPU
 * register indicates that a wake-up event is pending for the MPU and
 * this bit can only be cleared if the all the wake-up events latched
 * in the various PM_WKST_x registers have been cleared. The interrupt
 * handler is implemented using a do-while loop so that if a wake-up
 * event occurred during the processing of the prcm interrupt handler
 * (setting a bit in the corresponding PM_WKST_x register and thus
 * preventing us from clearing bit 0 of the PRM_IRQSTATUS_MPU register)
 * this would be handled.
 */
static irqreturn_t prcm_interrupt_handler (int irq, void *dev_id)
{
277
	u32 irqenable_mpu, irqstatus_mpu;
278
	int c = 0;
279

280
	irqenable_mpu = omap2_prm_read_mod_reg(OCP_MOD,
281
					 OMAP3_PRM_IRQENABLE_MPU_OFFSET);
282
	irqstatus_mpu = omap2_prm_read_mod_reg(OCP_MOD,
283 284
					 OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
	irqstatus_mpu &= irqenable_mpu;
285

286
	do {
287 288
		if (irqstatus_mpu & (OMAP3430_WKUP_ST_MASK |
				     OMAP3430_IO_ST_MASK)) {
289 290 291 292 293 294 295 296 297 298 299 300 301 302
			c = _prcm_int_handle_wakeup();

			/*
			 * Is the MPU PRCM interrupt handler racing with the
			 * IVA2 PRCM interrupt handler ?
			 */
			WARN(c == 0, "prcm: WARNING: PRCM indicated MPU wakeup "
			     "but no wakeup sources are marked\n");
		} else {
			/* XXX we need to expand our PRCM interrupt handler */
			WARN(1, "prcm: WARNING: PRCM interrupt received, but "
			     "no code to handle it (%08x)\n", irqstatus_mpu);
		}

303
		omap2_prm_write_mod_reg(irqstatus_mpu, OCP_MOD,
304
					OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
305

306
		irqstatus_mpu = omap2_prm_read_mod_reg(OCP_MOD,
307 308 309 310
					OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
		irqstatus_mpu &= irqenable_mpu;

	} while (irqstatus_mpu);
311 312 313 314

	return IRQ_HANDLED;
}

315 316 317
/* Function to restore the table entry that was modified for enabling MMU */
static void restore_table_entry(void)
{
318
	void __iomem *scratchpad_address;
319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335
	u32 previous_value, control_reg_value;
	u32 *address;

	scratchpad_address = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD);

	/* Get address of entry that was modified */
	address = (u32 *)__raw_readl(scratchpad_address +
				     OMAP343X_TABLE_ADDRESS_OFFSET);
	/* Get the previous value which needs to be restored */
	previous_value = __raw_readl(scratchpad_address +
				     OMAP343X_TABLE_VALUE_OFFSET);
	address = __va(address);
	*address = previous_value;
	flush_tlb_all();
	control_reg_value = __raw_readl(scratchpad_address
					+ OMAP343X_CONTROL_REG_VALUE_OFFSET);
	/* This will enable caches and prediction */
336
	set_cr(control_reg_value);
337 338
}

339
void omap_sram_idle(void)
340 341 342 343 344 345 346
{
	/* Variable to tell what needs to be saved and restored
	 * in omap_sram_idle*/
	/* save_state = 0 => Nothing to save and restored */
	/* save_state = 1 => Only L1 and logic lost */
	/* save_state = 2 => Only L2 lost */
	/* save_state = 3 => L1, L2 and logic lost */
347 348 349 350
	int save_state = 0;
	int mpu_next_state = PWRDM_POWER_ON;
	int per_next_state = PWRDM_POWER_ON;
	int core_next_state = PWRDM_POWER_ON;
351
	int per_going_off;
352
	int core_prev_state, per_prev_state;
353
	u32 sdrc_pwr = 0;
354 355 356 357

	if (!_omap_sram_idle)
		return;

358 359 360 361 362
	pwrdm_clear_all_prev_pwrst(mpu_pwrdm);
	pwrdm_clear_all_prev_pwrst(neon_pwrdm);
	pwrdm_clear_all_prev_pwrst(core_pwrdm);
	pwrdm_clear_all_prev_pwrst(per_pwrdm);

363 364
	mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
	switch (mpu_next_state) {
365
	case PWRDM_POWER_ON:
366 367 368 369
	case PWRDM_POWER_RET:
		/* No need to save context */
		save_state = 0;
		break;
R
Rajendra Nayak 已提交
370 371 372
	case PWRDM_POWER_OFF:
		save_state = 3;
		break;
373 374 375 376 377
	default:
		/* Invalid state */
		printk(KERN_ERR "Invalid mpu state in sram_idle\n");
		return;
	}
378 379
	pwrdm_pre_transition();

380 381
	/* NEON control */
	if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
382
		pwrdm_set_next_pwrst(neon_pwrdm, mpu_next_state);
383

384
	/* Enable IO-PAD and IO-CHAIN wakeups */
385
	per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
386
	core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
387 388 389
	if (omap3_has_io_wakeup() &&
	    (per_next_state < PWRDM_POWER_ON ||
	     core_next_state < PWRDM_POWER_ON)) {
390
		omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD, PM_WKEN);
391 392 393
		omap3_enable_io_chain();
	}

394
	/* Block console output in case it is on one of the OMAP UARTs */
395 396 397
	if (!is_suspending())
		if (per_next_state < PWRDM_POWER_ON ||
		    core_next_state < PWRDM_POWER_ON)
398
			if (!console_trylock())
399
				goto console_still_active;
400

401
	/* PER */
402
	if (per_next_state < PWRDM_POWER_ON) {
403
		per_going_off = (per_next_state == PWRDM_POWER_OFF) ? 1 : 0;
404
		omap_uart_prepare_idle(2);
405
		omap_uart_prepare_idle(3);
406
		omap2_gpio_prepare_for_idle(per_going_off);
407
		if (per_next_state == PWRDM_POWER_OFF)
408
				omap3_per_save_context();
409 410 411
	}

	/* CORE */
412 413 414
	if (core_next_state < PWRDM_POWER_ON) {
		omap_uart_prepare_idle(0);
		omap_uart_prepare_idle(1);
415 416
		if (core_next_state == PWRDM_POWER_OFF) {
			omap3_core_save_context();
417
			omap3_cm_save_context();
418
		}
419
	}
420

421
	omap3_intc_prepare_idle();
422

423
	/*
424 425
	* On EMU/HS devices ROM code restores a SRDC value
	* from scratchpad which has automatic self refresh on timeout
426
	* of AUTO_CNT = 1 enabled. This takes care of erratum ID i443.
427 428
	* Hence store/restore the SDRC_POWER register here.
	*/
429 430
	if (omap_rev() >= OMAP3430_REV_ES3_0 &&
	    omap_type() != OMAP2_DEVICE_TYPE_GP &&
431
	    core_next_state == PWRDM_POWER_OFF)
432 433
		sdrc_pwr = sdrc_read_reg(SDRC_POWER);

R
Rajendra Nayak 已提交
434 435 436 437 438 439
	/*
	 * omap3_arm_context is the location where ARM registers
	 * get saved. The restore path then reads from this
	 * location and restores them back.
	 */
	_omap_sram_idle(omap3_arm_context, save_state);
440 441
	cpu_init();

442
	/* Restore normal SDRC POWER settings */
443 444 445 446 447
	if (omap_rev() >= OMAP3430_REV_ES3_0 &&
	    omap_type() != OMAP2_DEVICE_TYPE_GP &&
	    core_next_state == PWRDM_POWER_OFF)
		sdrc_write_reg(sdrc_pwr, SDRC_POWER);

448 449 450 451
	/* Restore table entry modified during MMU restoration */
	if (pwrdm_read_prev_pwrst(mpu_pwrdm) == PWRDM_POWER_OFF)
		restore_table_entry();

452
	/* CORE */
453
	if (core_next_state < PWRDM_POWER_ON) {
454 455 456
		core_prev_state = pwrdm_read_prev_pwrst(core_pwrdm);
		if (core_prev_state == PWRDM_POWER_OFF) {
			omap3_core_restore_context();
457
			omap3_cm_restore_context();
458
			omap3_sram_restore_context();
459
			omap2_sms_restore_context();
460
		}
461 462 463
		omap_uart_resume_idle(0);
		omap_uart_resume_idle(1);
		if (core_next_state == PWRDM_POWER_OFF)
464
			omap2_prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF_MASK,
465 466 467
					       OMAP3430_GR_MOD,
					       OMAP3_PRM_VOLTCTRL_OFFSET);
	}
468
	omap3_intc_resume_idle();
469 470 471 472

	/* PER */
	if (per_next_state < PWRDM_POWER_ON) {
		per_prev_state = pwrdm_read_prev_pwrst(per_pwrdm);
473 474
		omap2_gpio_resume_after_idle();
		if (per_prev_state == PWRDM_POWER_OFF)
475
			omap3_per_restore_context();
476
		omap_uart_resume_idle(2);
477
		omap_uart_resume_idle(3);
478
	}
479

480
	if (!is_suspending())
481
		console_unlock();
482 483

console_still_active:
484
	/* Disable IO-PAD and IO-CHAIN wakeup */
485 486 487
	if (omap3_has_io_wakeup() &&
	    (per_next_state < PWRDM_POWER_ON ||
	     core_next_state < PWRDM_POWER_ON)) {
488 489
		omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD,
					     PM_WKEN);
490 491
		omap3_disable_io_chain();
	}
492

493 494
	pwrdm_post_transition();

495
	clkdm_allow_idle(mpu_pwrdm->pwrdm_clkdms[0]);
496 497
}

498
int omap3_can_sleep(void)
499
{
500 501
	if (!sleep_while_idle)
		return 0;
502 503
	if (!omap_uart_can_sleep())
		return 0;
504 505 506 507 508 509 510 511 512 513 514
	return 1;
}

static void omap3_pm_idle(void)
{
	local_irq_disable();
	local_fiq_disable();

	if (!omap3_can_sleep())
		goto out;

515
	if (omap_irq_pending() || need_resched())
516 517
		goto out;

518 519 520
	trace_power_start(POWER_CSTATE, 1, smp_processor_id());
	trace_cpu_idle(1, smp_processor_id());

521 522
	omap_sram_idle();

523 524 525
	trace_power_end(smp_processor_id());
	trace_cpu_idle(PWR_EVENT_EXIT, smp_processor_id());

526 527 528 529 530
out:
	local_fiq_enable();
	local_irq_enable();
}

531
#ifdef CONFIG_SUSPEND
532 533 534 535 536 537 538 539 540 541
static int omap3_pm_suspend(void)
{
	struct power_state *pwrst;
	int state, ret = 0;

	/* Read current next_pwrsts */
	list_for_each_entry(pwrst, &pwrst_list, node)
		pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
	/* Set ones wanted by suspend */
	list_for_each_entry(pwrst, &pwrst_list, node) {
542
		if (omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
543 544 545 546 547
			goto restore;
		if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
			goto restore;
	}

548
	omap_uart_prepare_suspend();
549 550
	omap3_intc_suspend();

551 552 553 554 555 556 557 558 559 560 561 562
	omap_sram_idle();

restore:
	/* Restore next_pwrsts */
	list_for_each_entry(pwrst, &pwrst_list, node) {
		state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
		if (state > pwrst->next_state) {
			printk(KERN_INFO "Powerdomain (%s) didn't enter "
			       "target state %d\n",
			       pwrst->pwrdm->name, pwrst->next_state);
			ret = -1;
		}
563
		omap_set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
564 565 566 567 568 569 570 571 572 573
	}
	if (ret)
		printk(KERN_ERR "Could not enter target state in pm_suspend\n");
	else
		printk(KERN_INFO "Successfully put all powerdomains "
		       "to target state\n");

	return ret;
}

574
static int omap3_pm_enter(suspend_state_t unused)
575 576 577
{
	int ret = 0;

578
	switch (suspend_state) {
579 580 581 582 583 584 585 586 587 588 589
	case PM_SUSPEND_STANDBY:
	case PM_SUSPEND_MEM:
		ret = omap3_pm_suspend();
		break;
	default:
		ret = -EINVAL;
	}

	return ret;
}

590 591 592
/* Hooks to enable / disable UART interrupts during suspend */
static int omap3_pm_begin(suspend_state_t state)
{
593
	disable_hlt();
594 595 596 597 598 599 600 601 602
	suspend_state = state;
	omap_uart_enable_irqs(0);
	return 0;
}

static void omap3_pm_end(void)
{
	suspend_state = PM_SUSPEND_ON;
	omap_uart_enable_irqs(1);
603
	enable_hlt();
604 605 606
	return;
}

607
static const struct platform_suspend_ops omap_pm_ops = {
608 609
	.begin		= omap3_pm_begin,
	.end		= omap3_pm_end,
610 611 612
	.enter		= omap3_pm_enter,
	.valid		= suspend_valid_only_mem,
};
613
#endif /* CONFIG_SUSPEND */
614

615 616 617 618 619 620 621 622 623 624 625 626 627 628

/**
 * omap3_iva_idle(): ensure IVA is in idle so it can be put into
 *                   retention
 *
 * In cases where IVA2 is activated by bootcode, it may prevent
 * full-chip retention or off-mode because it is not idle.  This
 * function forces the IVA2 into idle state so it can go
 * into retention/off and thus allow full-chip retention/off.
 *
 **/
static void __init omap3_iva_idle(void)
{
	/* ensure IVA2 clock is disabled */
629
	omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
630 631

	/* if no clock activity, nothing else to do */
632
	if (!(omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
633 634 635 636
	      OMAP3430_CLKACTIVITY_IVA2_MASK))
		return;

	/* Reset IVA2 */
637
	omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
638 639
			  OMAP3430_RST2_IVA2_MASK |
			  OMAP3430_RST3_IVA2_MASK,
640
			  OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
641 642

	/* Enable IVA2 clock */
643
	omap2_cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
644 645 646 647 648 649 650
			 OMAP3430_IVA2_MOD, CM_FCLKEN);

	/* Set IVA2 boot mode to 'idle' */
	omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
			 OMAP343X_CONTROL_IVA2_BOOTMOD);

	/* Un-reset IVA2 */
651
	omap2_prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
652 653

	/* Disable IVA2 clock */
654
	omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
655 656

	/* Reset IVA2 */
657
	omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
658 659
			  OMAP3430_RST2_IVA2_MASK |
			  OMAP3430_RST3_IVA2_MASK,
660
			  OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
661 662
}

663
static void __init omap3_d2d_idle(void)
664
{
665 666 667 668 669 670 671 672 673 674 675 676 677 678 679
	u16 mask, padconf;

	/* In a stand alone OMAP3430 where there is not a stacked
	 * modem for the D2D Idle Ack and D2D MStandby must be pulled
	 * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
	 * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
	mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
	padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
	padconf |= mask;
	omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);

	padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
	padconf |= mask;
	omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);

680
	/* reset modem */
681
	omap2_prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON_MASK |
682
			  OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST_MASK,
683
			  CORE_MOD, OMAP2_RM_RSTCTRL);
684
	omap2_prm_write_mod_reg(0, CORE_MOD, OMAP2_RM_RSTCTRL);
685
}
686

687 688
static void __init prcm_setup_regs(void)
{
689 690 691 692 693
	u32 omap3630_en_uart4_mask = cpu_is_omap3630() ?
					OMAP3630_EN_UART4_MASK : 0;
	u32 omap3630_grpsel_uart4_mask = cpu_is_omap3630() ?
					OMAP3630_GRPSEL_UART4_MASK : 0;

694
	/* XXX This should be handled by hwmod code or SCM init code */
695
	omap_ctrl_writel(OMAP3430_AUTOIDLE_MASK, OMAP2_CONTROL_SYSCONFIG);
696

697 698 699 700 701
	/*
	 * Enable control of expternal oscillator through
	 * sys_clkreq. In the long run clock framework should
	 * take care of this.
	 */
702
	omap2_prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
703 704 705 706 707
			     1 << OMAP_AUTOEXTCLKMODE_SHIFT,
			     OMAP3430_GR_MOD,
			     OMAP3_PRM_CLKSRC_CTRL_OFFSET);

	/* setup wakup source */
708
	omap2_prm_write_mod_reg(OMAP3430_EN_IO_MASK | OMAP3430_EN_GPIO1_MASK |
709
			  OMAP3430_EN_GPT1_MASK | OMAP3430_EN_GPT12_MASK,
710 711
			  WKUP_MOD, PM_WKEN);
	/* No need to write EN_IO, that is always enabled */
712
	omap2_prm_write_mod_reg(OMAP3430_GRPSEL_GPIO1_MASK |
713 714
			  OMAP3430_GRPSEL_GPT1_MASK |
			  OMAP3430_GRPSEL_GPT12_MASK,
715 716 717
			  WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
	/* For some reason IO doesn't generate wakeup event even if
	 * it is selected to mpu wakeup goup */
718
	omap2_prm_write_mod_reg(OMAP3430_IO_EN_MASK | OMAP3430_WKUP_EN_MASK,
719
			  OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
720

721
	/* Enable PM_WKEN to support DSS LPR */
722
	omap2_prm_write_mod_reg(OMAP3430_PM_WKEN_DSS_EN_DSS_MASK,
723 724
				OMAP3430_DSS_MOD, PM_WKEN);

725
	/* Enable wakeups in PER */
726
	omap2_prm_write_mod_reg(omap3630_en_uart4_mask |
727
			  OMAP3430_EN_GPIO2_MASK | OMAP3430_EN_GPIO3_MASK |
728 729 730 731
			  OMAP3430_EN_GPIO4_MASK | OMAP3430_EN_GPIO5_MASK |
			  OMAP3430_EN_GPIO6_MASK | OMAP3430_EN_UART3_MASK |
			  OMAP3430_EN_MCBSP2_MASK | OMAP3430_EN_MCBSP3_MASK |
			  OMAP3430_EN_MCBSP4_MASK,
732
			  OMAP3430_PER_MOD, PM_WKEN);
733
	/* and allow them to wake up MPU */
734
	omap2_prm_write_mod_reg(omap3630_grpsel_uart4_mask |
735
			  OMAP3430_GRPSEL_GPIO2_MASK |
736 737 738 739 740 741 742 743
			  OMAP3430_GRPSEL_GPIO3_MASK |
			  OMAP3430_GRPSEL_GPIO4_MASK |
			  OMAP3430_GRPSEL_GPIO5_MASK |
			  OMAP3430_GRPSEL_GPIO6_MASK |
			  OMAP3430_GRPSEL_UART3_MASK |
			  OMAP3430_GRPSEL_MCBSP2_MASK |
			  OMAP3430_GRPSEL_MCBSP3_MASK |
			  OMAP3430_GRPSEL_MCBSP4_MASK,
744 745
			  OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);

746
	/* Don't attach IVA interrupts */
747 748 749 750
	omap2_prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
	omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
	omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
	omap2_prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
751

752
	/* Clear any pending 'reset' flags */
753 754 755 756 757 758 759
	omap2_prm_write_mod_reg(0xffffffff, MPU_MOD, OMAP2_RM_RSTST);
	omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP2_RM_RSTST);
	omap2_prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, OMAP2_RM_RSTST);
	omap2_prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, OMAP2_RM_RSTST);
	omap2_prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, OMAP2_RM_RSTST);
	omap2_prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, OMAP2_RM_RSTST);
	omap2_prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, OMAP2_RM_RSTST);
760

761
	/* Clear any pending PRCM interrupts */
762
	omap2_prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
763

764
	omap3_iva_idle();
765
	omap3_d2d_idle();
766 767
}

768 769 770 771 772 773 774 775 776 777 778
void omap3_pm_off_mode_enable(int enable)
{
	struct power_state *pwrst;
	u32 state;

	if (enable)
		state = PWRDM_POWER_OFF;
	else
		state = PWRDM_POWER_RET;

	list_for_each_entry(pwrst, &pwrst_list, node) {
779 780 781 782
		if (IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583) &&
				pwrst->pwrdm == core_pwrdm &&
				state == PWRDM_POWER_OFF) {
			pwrst->next_state = PWRDM_POWER_RET;
783
			pr_warn("%s: Core OFF disabled due to errata i583\n",
784 785 786 787 788
				__func__);
		} else {
			pwrst->next_state = state;
		}
		omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
789 790 791
	}
}

792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815
int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
{
	struct power_state *pwrst;

	list_for_each_entry(pwrst, &pwrst_list, node) {
		if (pwrst->pwrdm == pwrdm)
			return pwrst->next_state;
	}
	return -EINVAL;
}

int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
{
	struct power_state *pwrst;

	list_for_each_entry(pwrst, &pwrst_list, node) {
		if (pwrst->pwrdm == pwrdm) {
			pwrst->next_state = state;
			return 0;
		}
	}
	return -EINVAL;
}

816
static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
817 818 819 820 821 822
{
	struct power_state *pwrst;

	if (!pwrdm->pwrsts)
		return 0;

823
	pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
824 825 826 827 828 829 830 831 832
	if (!pwrst)
		return -ENOMEM;
	pwrst->pwrdm = pwrdm;
	pwrst->next_state = PWRDM_POWER_RET;
	list_add(&pwrst->node, &pwrst_list);

	if (pwrdm_has_hdwr_sar(pwrdm))
		pwrdm_enable_hdwr_sar(pwrdm);

833
	return omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
834 835 836 837 838 839 840
}

/*
 * Enable hw supervised mode for all clockdomains if it's
 * supported. Initiate sleep transition for other clockdomains, if
 * they are not used
 */
841
static int __init clkdms_setup(struct clockdomain *clkdm, void *unused)
842 843
{
	if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
844
		clkdm_allow_idle(clkdm);
845 846
	else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
		 atomic_read(&clkdm->usecount) == 0)
847
		clkdm_sleep(clkdm);
848 849 850
	return 0;
}

851 852 853 854
void omap_push_sram_idle(void)
{
	_omap_sram_idle = omap_sram_push(omap34xx_cpu_suspend,
					omap34xx_cpu_suspend_sz);
855 856 857
	if (omap_type() != OMAP2_DEVICE_TYPE_GP)
		_omap_save_secure_sram = omap_sram_push(save_secure_ram_context,
				save_secure_ram_context_sz);
858 859
}

860 861
static void __init pm_errata_configure(void)
{
862
	if (cpu_is_omap3630()) {
863
		pm34xx_errata |= PM_RTA_ERRATUM_i608;
864 865
		/* Enable the l2 cache toggling in sleep logic */
		enable_omap3630_toggle_l2_on_restore();
866 867
		if (omap_rev() < OMAP3630_REV_ES1_2)
			pm34xx_errata |= PM_SDRC_WAKEUP_ERRATUM_i583;
868
	}
869 870
}

871
static int __init omap3_pm_init(void)
872 873
{
	struct power_state *pwrst, *tmp;
874
	struct clockdomain *neon_clkdm, *per_clkdm, *mpu_clkdm, *core_clkdm;
875 876 877 878 879
	int ret;

	if (!cpu_is_omap34xx())
		return -ENODEV;

880 881
	pm_errata_configure();

882 883 884 885 886 887 888 889 890 891 892 893 894
	/* XXX prcm_setup_regs needs to be before enabling hw
	 * supervised mode for powerdomains */
	prcm_setup_regs();

	ret = request_irq(INT_34XX_PRCM_MPU_IRQ,
			  (irq_handler_t)prcm_interrupt_handler,
			  IRQF_DISABLED, "prcm", NULL);
	if (ret) {
		printk(KERN_ERR "request_irq failed to register for 0x%x\n",
		       INT_34XX_PRCM_MPU_IRQ);
		goto err1;
	}

895
	ret = pwrdm_for_each(pwrdms_setup, NULL);
896 897 898 899 900
	if (ret) {
		printk(KERN_ERR "Failed to setup powerdomains\n");
		goto err2;
	}

901
	(void) clkdm_for_each(clkdms_setup, NULL);
902 903 904 905 906 907 908

	mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
	if (mpu_pwrdm == NULL) {
		printk(KERN_ERR "Failed to get mpu_pwrdm\n");
		goto err2;
	}

909 910 911
	neon_pwrdm = pwrdm_lookup("neon_pwrdm");
	per_pwrdm = pwrdm_lookup("per_pwrdm");
	core_pwrdm = pwrdm_lookup("core_pwrdm");
912
	cam_pwrdm = pwrdm_lookup("cam_pwrdm");
913

914 915 916 917 918
	neon_clkdm = clkdm_lookup("neon_clkdm");
	mpu_clkdm = clkdm_lookup("mpu_clkdm");
	per_clkdm = clkdm_lookup("per_clkdm");
	core_clkdm = clkdm_lookup("core_clkdm");

919
	omap_push_sram_idle();
920
#ifdef CONFIG_SUSPEND
921
	suspend_set_ops(&omap_pm_ops);
922
#endif /* CONFIG_SUSPEND */
923 924

	pm_idle = omap3_pm_idle;
925
	omap3_idle_init();
926

927 928 929 930 931 932 933 934
	/*
	 * RTA is disabled during initialization as per erratum i608
	 * it is safer to disable RTA by the bootloader, but we would like
	 * to be doubly sure here and prevent any mishaps.
	 */
	if (IS_PM34XX_ERRATUM(PM_RTA_ERRATUM_i608))
		omap3630_ctrl_disable_rta();

935
	clkdm_add_wkdep(neon_clkdm, mpu_clkdm);
936 937 938 939 940 941
	if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
		omap3_secure_ram_storage =
			kmalloc(0x803F, GFP_KERNEL);
		if (!omap3_secure_ram_storage)
			printk(KERN_ERR "Memory allocation failed when"
					"allocating for secure sram context\n");
942 943 944 945 946

		local_irq_disable();
		local_fiq_disable();

		omap_dma_global_context_save();
947
		omap3_save_secure_ram_context();
948 949 950 951
		omap_dma_global_context_restore();

		local_irq_enable();
		local_fiq_enable();
952 953
	}

954
	omap3_save_scratchpad_contents();
955 956 957 958 959 960 961 962 963 964 965 966
err1:
	return ret;
err2:
	free_irq(INT_34XX_PRCM_MPU_IRQ, NULL);
	list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
		list_del(&pwrst->node);
		kfree(pwrst);
	}
	return ret;
}

late_initcall(omap3_pm_init);