mpc8568mds.dts 11.3 KB
Newer Older
1 2 3
/*
 * MPC8568E MDS Device Tree Source
 *
4
 * Copyright 2007, 2008 Freescale Semiconductor Inc.
5 6 7 8 9 10 11
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 */

12
/dts-v1/;
13 14 15 16 17 18 19

/*
/memreserve/	00000000 1000000;
*/

/ {
	model = "MPC8568EMDS";
20
	compatible = "MPC8568EMDS", "MPC85xxMDS";
21 22 23
	#address-cells = <1>;
	#size-cells = <1>;

24 25 26 27 28 29 30 31 32 33 34
	aliases {
		ethernet0 = &enet0;
		ethernet1 = &enet1;
		ethernet2 = &enet2;
		ethernet3 = &enet3;
		serial0 = &serial0;
		serial1 = &serial1;
		pci0 = &pci0;
		pci1 = &pci1;
	};

35 36 37 38 39 40
	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		PowerPC,8568@0 {
			device_type = "cpu";
41 42 43 44 45
			reg = <0x0>;
			d-cache-line-size = <32>;	// 32 bytes
			i-cache-line-size = <32>;	// 32 bytes
			d-cache-size = <0x8000>;		// L1, 32K
			i-cache-size = <0x8000>;		// L1, 32K
46 47 48 49 50 51 52 53
			timebase-frequency = <0>;
			bus-frequency = <0>;
			clock-frequency = <0>;
		};
	};

	memory {
		device_type = "memory";
54
		reg = <0x0 0x10000000>;
55 56 57 58
	};

	bcsr@f8000000 {
		device_type = "board-control";
59
		reg = <0xf8000000 0x8000>;
60 61 62 63 64 65
	};

	soc8568@e0000000 {
		#address-cells = <1>;
		#size-cells = <1>;
		device_type = "soc";
66 67
		ranges = <0x0 0xe0000000 0x100000>;
		reg = <0xe0000000 0x1000>;
68 69
		bus-frequency = <0>;

70 71
		memory-controller@2000 {
			compatible = "fsl,8568-memory-controller";
72
			reg = <0x2000 0x1000>;
73
			interrupt-parent = <&mpic>;
74
			interrupts = <18 2>;
75 76 77 78
		};

		l2-cache-controller@20000 {
			compatible = "fsl,8568-l2-cache-controller";
79 80 81
			reg = <0x20000 0x1000>;
			cache-line-size = <32>;	// 32 bytes
			cache-size = <0x80000>;	// L2, 512K
82
			interrupt-parent = <&mpic>;
83
			interrupts = <16 2>;
84 85
		};

86
		i2c@3000 {
87 88
			#address-cells = <1>;
			#size-cells = <0>;
89
			cell-index = <0>;
90
			compatible = "fsl-i2c";
91 92
			reg = <0x3000 0x100>;
			interrupts = <43 2>;
93
			interrupt-parent = <&mpic>;
94
			dfsrr;
95 96 97

			rtc@68 {
				compatible = "dallas,ds1374";
98
				reg = <0x68>;
99
			};
100 101 102
		};

		i2c@3100 {
103 104
			#address-cells = <1>;
			#size-cells = <0>;
105
			cell-index = <1>;
106
			compatible = "fsl-i2c";
107 108
			reg = <0x3100 0x100>;
			interrupts = <43 2>;
109
			interrupt-parent = <&mpic>;
110 111 112 113 114 115
			dfsrr;
		};

		mdio@24520 {
			#address-cells = <1>;
			#size-cells = <0>;
116
			compatible = "fsl,gianfar-mdio";
117
			reg = <0x24520 0x20>;
118

119
			phy0: ethernet-phy@7 {
120
				interrupt-parent = <&mpic>;
121
				interrupts = <1 1>;
122
				reg = <0x7>;
123 124
				device_type = "ethernet-phy";
			};
125 126
			phy1: ethernet-phy@1 {
				interrupt-parent = <&mpic>;
127
				interrupts = <2 1>;
128
				reg = <0x1>;
129 130
				device_type = "ethernet-phy";
			};
131 132
			phy2: ethernet-phy@2 {
				interrupt-parent = <&mpic>;
133
				interrupts = <1 1>;
134
				reg = <0x2>;
135 136
				device_type = "ethernet-phy";
			};
137 138
			phy3: ethernet-phy@3 {
				interrupt-parent = <&mpic>;
139
				interrupts = <2 1>;
140
				reg = <0x3>;
141 142 143 144
				device_type = "ethernet-phy";
			};
		};

145 146
		enet0: ethernet@24000 {
			cell-index = <0>;
147 148 149
			device_type = "network";
			model = "eTSEC";
			compatible = "gianfar";
150
			reg = <0x24000 0x1000>;
151
			local-mac-address = [ 00 00 00 00 00 00 ];
152
 			interrupts = <29 2 30 2 34 2>;
153 154
			interrupt-parent = <&mpic>;
			phy-handle = <&phy2>;
155 156
		};

157 158
		enet1: ethernet@25000 {
			cell-index = <1>;
159 160 161
			device_type = "network";
			model = "eTSEC";
			compatible = "gianfar";
162
			reg = <0x25000 0x1000>;
163
			local-mac-address = [ 00 00 00 00 00 00 ];
164
 			interrupts = <35 2 36 2 40 2>;
165 166
			interrupt-parent = <&mpic>;
			phy-handle = <&phy3>;
167 168
		};

169 170
		serial0: serial@4500 {
			cell-index = <0>;
171 172
			device_type = "serial";
			compatible = "ns16550";
173
			reg = <0x4500 0x100>;
174
			clock-frequency = <0>;
175
			interrupts = <42 2>;
176
			interrupt-parent = <&mpic>;
177 178
		};

179 180
		global-utilities@e0000 {	//global utilities block
			compatible = "fsl,mpc8548-guts";
181
			reg = <0xe0000 0x1000>;
182 183 184
			fsl,has-rstcr;
		};

185 186
		serial1: serial@4600 {
			cell-index = <1>;
187 188
			device_type = "serial";
			compatible = "ns16550";
189
			reg = <0x4600 0x100>;
190
			clock-frequency = <0>;
191
			interrupts = <42 2>;
192
			interrupt-parent = <&mpic>;
193 194 195 196 197 198
		};

		crypto@30000 {
			device_type = "crypto";
			model = "SEC2";
			compatible = "talitos";
199 200
			reg = <0x30000 0xf000>;
			interrupts = <45 2>;
201
			interrupt-parent = <&mpic>;
202
			num-channels = <4>;
203 204 205
			channel-fifo-len = <24>;
			exec-units-mask = <0xfe>;
			descriptor-types-mask = <0x12b0ebf>;
206 207
		};

208
		mpic: pic@40000 {
209 210 211 212
			clock-frequency = <0>;
			interrupt-controller;
			#address-cells = <0>;
			#interrupt-cells = <2>;
213
			reg = <0x40000 0x40000>;
214 215 216 217
			compatible = "chrp,open-pic";
			device_type = "open-pic";
                        big-endian;
		};
K
Kumar Gala 已提交
218

219
		par_io@e0100 {
220
			reg = <0xe0100 0x100>;
221 222 223
			device_type = "par_io";
			num-ports = <7>;

224
			pio1: ucc_pin@01 {
225 226
				pio-map = <
			/* port  pin  dir  open_drain  assignment  has_irq */
227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
					0x4  0xa  0x1  0x0  0x2  0x0 	/* TxD0 */
					0x4  0x9  0x1  0x0  0x2  0x0 	/* TxD1 */
					0x4  0x8  0x1  0x0  0x2  0x0 	/* TxD2 */
					0x4  0x7  0x1  0x0  0x2  0x0 	/* TxD3 */
					0x4  0x17  0x1  0x0  0x2  0x0 	/* TxD4 */
					0x4  0x16  0x1  0x0  0x2  0x0 	/* TxD5 */
					0x4  0x15  0x1  0x0  0x2  0x0 	/* TxD6 */
					0x4  0x14  0x1  0x0  0x2  0x0 	/* TxD7 */
					0x4  0xf  0x2  0x0  0x2  0x0 	/* RxD0 */
					0x4  0xe  0x2  0x0  0x2  0x0 	/* RxD1 */
					0x4  0xd  0x2  0x0  0x2  0x0 	/* RxD2 */
					0x4  0xc  0x2  0x0  0x2  0x0 	/* RxD3 */
					0x4  0x1d  0x2  0x0  0x2  0x0 	/* RxD4 */
					0x4  0x1c  0x2  0x0  0x2  0x0 	/* RxD5 */
					0x4  0x1b  0x2  0x0  0x2  0x0 	/* RxD6 */
					0x4  0x1a  0x2  0x0  0x2  0x0 	/* RxD7 */
					0x4  0xb  0x1  0x0  0x2  0x0 	/* TX_EN */
					0x4  0x18  0x1  0x0  0x2  0x0 	/* TX_ER */
					0x4  0x10  0x2  0x0  0x2  0x0 	/* RX_DV */
					0x4  0x1e  0x2  0x0  0x2  0x0 	/* RX_ER */
					0x4  0x11  0x2  0x0  0x2  0x0 	/* RX_CLK */
					0x4  0x13  0x1  0x0  0x2  0x0 	/* GTX_CLK */
					0x1  0x1f  0x2  0x0  0x3  0x0>;	/* GTX125 */
250
			};
K
Kumar Gala 已提交
251

252
			pio2: ucc_pin@02 {
253 254
				pio-map = <
			/* port  pin  dir  open_drain  assignment  has_irq */
255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279
					0x5  0xa 0x1  0x0  0x2  0x0   /* TxD0 */
					0x5  0x9 0x1  0x0  0x2  0x0   /* TxD1 */
					0x5  0x8 0x1  0x0  0x2  0x0   /* TxD2 */
					0x5  0x7 0x1  0x0  0x2  0x0   /* TxD3 */
					0x5  0x17 0x1  0x0  0x2  0x0   /* TxD4 */
					0x5  0x16 0x1  0x0  0x2  0x0   /* TxD5 */
					0x5  0x15 0x1  0x0  0x2  0x0   /* TxD6 */
					0x5  0x14 0x1  0x0  0x2  0x0   /* TxD7 */
					0x5  0xf 0x2  0x0  0x2  0x0   /* RxD0 */
					0x5  0xe 0x2  0x0  0x2  0x0   /* RxD1 */
					0x5  0xd 0x2  0x0  0x2  0x0   /* RxD2 */
					0x5  0xc 0x2  0x0  0x2  0x0   /* RxD3 */
					0x5  0x1d 0x2  0x0  0x2  0x0   /* RxD4 */
					0x5  0x1c 0x2  0x0  0x2  0x0   /* RxD5 */
					0x5  0x1b 0x2  0x0  0x2  0x0   /* RxD6 */
					0x5  0x1a 0x2  0x0  0x2  0x0   /* RxD7 */
					0x5  0xb 0x1  0x0  0x2  0x0   /* TX_EN */
					0x5  0x18 0x1  0x0  0x2  0x0   /* TX_ER */
					0x5  0x10 0x2  0x0  0x2  0x0   /* RX_DV */
					0x5  0x1e 0x2  0x0  0x2  0x0   /* RX_ER */
					0x5  0x11 0x2  0x0  0x2  0x0   /* RX_CLK */
					0x5  0x13 0x1  0x0  0x2  0x0   /* GTX_CLK */
					0x1  0x1f 0x2  0x0  0x3  0x0   /* GTX125 */
					0x4  0x6 0x3  0x0  0x2  0x0   /* MDIO */
					0x4  0x5 0x1  0x0  0x2  0x0>; /* MDC */
280 281 282 283 284 285 286 287
			};
		};
	};

	qe@e0080000 {
		#address-cells = <1>;
		#size-cells = <1>;
		device_type = "qe";
288
		compatible = "fsl,qe";
289 290
		ranges = <0x0 0xe0080000 0x40000>;
		reg = <0xe0080000 0x480>;
291
		brg-frequency = <0>;
292
		bus-frequency = <396000000>;
293 294

		muram@10000 {
295 296
 			#address-cells = <1>;
 			#size-cells = <1>;
297
			compatible = "fsl,qe-muram", "fsl,cpm-muram";
298
			ranges = <0x0 0x10000 0xc000>;
299

300
			data-only@0 {
301 302
				compatible = "fsl,qe-muram-data",
					     "fsl,cpm-muram-data";
303
				reg = <0x0 0xc000>;
304 305 306 307
			};
		};

		spi@4c0 {
308 309
			cell-index = <0>;
			compatible = "fsl,spi";
310
			reg = <0x4c0 0x40>;
311
			interrupts = <2>;
312
			interrupt-parent = <&qeic>;
313 314 315 316
			mode = "cpu";
		};

		spi@500 {
317 318
			cell-index = <1>;
			compatible = "fsl,spi";
319
			reg = <0x500 0x40>;
320
			interrupts = <1>;
321
			interrupt-parent = <&qeic>;
322 323 324
			mode = "cpu";
		};

325
		enet2: ucc@2000 {
326 327
			device_type = "network";
			compatible = "ucc_geth";
328
			cell-index = <1>;
329 330
			reg = <0x2000 0x200>;
			interrupts = <32>;
331
			interrupt-parent = <&qeic>;
332
			local-mac-address = [ 00 00 00 00 00 00 ];
333 334
			rx-clock-name = "none";
			tx-clock-name = "clk16";
335
			pio-handle = <&pio1>;
336 337
			phy-handle = <&phy0>;
			phy-connection-type = "rgmii-id";
338 339
		};

340
		enet3: ucc@3000 {
341 342
			device_type = "network";
			compatible = "ucc_geth";
343
			cell-index = <2>;
344 345
			reg = <0x3000 0x200>;
			interrupts = <33>;
346
			interrupt-parent = <&qeic>;
347
			local-mac-address = [ 00 00 00 00 00 00 ];
348 349
			rx-clock-name = "none";
			tx-clock-name = "clk16";
350
			pio-handle = <&pio2>;
351 352
			phy-handle = <&phy1>;
			phy-connection-type = "rgmii-id";
353 354 355 356 357
		};

		mdio@2120 {
			#address-cells = <1>;
			#size-cells = <0>;
358
			reg = <0x2120 0x18>;
359
			compatible = "fsl,ucc-mdio";
360 361 362

			/* These are the same PHYs as on
			 * gianfar's MDIO bus */
363
			qe_phy0: ethernet-phy@07 {
364
				interrupt-parent = <&mpic>;
365
				interrupts = <1 1>;
366
				reg = <0x7>;
367 368
				device_type = "ethernet-phy";
			};
369 370
			qe_phy1: ethernet-phy@01 {
				interrupt-parent = <&mpic>;
371
				interrupts = <2 1>;
372
				reg = <0x1>;
373 374
				device_type = "ethernet-phy";
			};
375 376
			qe_phy2: ethernet-phy@02 {
				interrupt-parent = <&mpic>;
377
				interrupts = <1 1>;
378
				reg = <0x2>;
379 380
				device_type = "ethernet-phy";
			};
381 382
			qe_phy3: ethernet-phy@03 {
				interrupt-parent = <&mpic>;
383
				interrupts = <2 1>;
384
				reg = <0x3>;
385 386 387 388
				device_type = "ethernet-phy";
			};
		};

389
		qeic: interrupt-controller@80 {
390
			interrupt-controller;
391
			compatible = "fsl,qe-ic";
392 393
			#address-cells = <0>;
			#interrupt-cells = <1>;
394
			reg = <0x80 0x80>;
395
			big-endian;
396
			interrupts = <46 2 46 2>; //high:30 low:30
397
			interrupt-parent = <&mpic>;
398 399 400
		};

	};
K
Kumar Gala 已提交
401

402 403
	pci0: pci@e0008000 {
		cell-index = <0>;
404
		interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
K
Kumar Gala 已提交
405 406
		interrupt-map = <
			/* IDSEL 0x12 AD18 */
407 408 409 410
			0x9000 0x0 0x0 0x1 &mpic 0x5 0x1
			0x9000 0x0 0x0 0x2 &mpic 0x6 0x1
			0x9000 0x0 0x0 0x3 &mpic 0x7 0x1
			0x9000 0x0 0x0 0x4 &mpic 0x4 0x1
K
Kumar Gala 已提交
411 412

			/* IDSEL 0x13 AD19 */
413 414 415 416
			0x9800 0x0 0x0 0x1 &mpic 0x6 0x1
			0x9800 0x0 0x0 0x2 &mpic 0x7 0x1
			0x9800 0x0 0x0 0x3 &mpic 0x4 0x1
			0x9800 0x0 0x0 0x4 &mpic 0x5 0x1>;
K
Kumar Gala 已提交
417 418

		interrupt-parent = <&mpic>;
419 420 421 422 423
		interrupts = <24 2>;
		bus-range = <0 255>;
		ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
			  0x1000000 0x0 0x0 0xe2000000 0x0 0x800000>;
		clock-frequency = <66666666>;
K
Kumar Gala 已提交
424 425 426
		#interrupt-cells = <1>;
		#size-cells = <2>;
		#address-cells = <3>;
427
		reg = <0xe0008000 0x1000>;
K
Kumar Gala 已提交
428 429 430 431 432
		compatible = "fsl,mpc8540-pci";
		device_type = "pci";
	};

	/* PCI Express */
433 434
	pci1: pcie@e000a000 {
		cell-index = <2>;
435
		interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
K
Kumar Gala 已提交
436 437 438
		interrupt-map = <

			/* IDSEL 0x0 (PEX) */
439 440 441 442
			00000 0x0 0x0 0x1 &mpic 0x0 0x1
			00000 0x0 0x0 0x2 &mpic 0x1 0x1
			00000 0x0 0x0 0x3 &mpic 0x2 0x1
			00000 0x0 0x0 0x4 &mpic 0x3 0x1>;
K
Kumar Gala 已提交
443 444

		interrupt-parent = <&mpic>;
445 446 447 448 449
		interrupts = <26 2>;
		bus-range = <0 255>;
		ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x10000000
			  0x1000000 0x0 0x0 0xe2800000 0x0 0x800000>;
		clock-frequency = <33333333>;
K
Kumar Gala 已提交
450 451 452
		#interrupt-cells = <1>;
		#size-cells = <2>;
		#address-cells = <3>;
453
		reg = <0xe000a000 0x1000>;
K
Kumar Gala 已提交
454 455 456
		compatible = "fsl,mpc8548-pcie";
		device_type = "pci";
		pcie@0 {
457
			reg = <0x0 0x0 0x0 0x0 0x0>;
K
Kumar Gala 已提交
458 459 460
			#size-cells = <2>;
			#address-cells = <3>;
			device_type = "pci";
461 462 463
			ranges = <0x2000000 0x0 0xa0000000
				  0x2000000 0x0 0xa0000000
				  0x0 0x10000000
K
Kumar Gala 已提交
464

465 466 467
				  0x1000000 0x0 0x0
				  0x1000000 0x0 0x0
				  0x0 0x800000>;
K
Kumar Gala 已提交
468 469
		};
	};
470
};