gic.c 20.8 KB
Newer Older
R
Russell King 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
/*
 *  linux/arch/arm/common/gic.c
 *
 *  Copyright (C) 2002 ARM Limited, All Rights Reserved.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * Interrupt architecture for the GIC:
 *
 * o There is one Interrupt Distributor, which receives interrupts
 *   from system devices and sends them to the Interrupt Controllers.
 *
 * o There is one CPU Interface per CPU, which sends interrupts sent
 *   by the Distributor, and interrupts generated locally, to the
17 18 19
 *   associated CPU. The base address of the CPU interface is usually
 *   aliased so that the same address points to different chips depending
 *   on the CPU it is accessed from.
R
Russell King 已提交
20 21 22 23 24 25 26
 *
 * Note that IRQs 0-31 are special - they are local to each CPU.
 * As such, the enable set/clear, pending set/clear and active bit
 * registers are banked per-cpu for these sources.
 */
#include <linux/init.h>
#include <linux/kernel.h>
27
#include <linux/err.h>
28
#include <linux/module.h>
R
Russell King 已提交
29 30
#include <linux/list.h>
#include <linux/smp.h>
31
#include <linux/cpu_pm.h>
32
#include <linux/cpumask.h>
33
#include <linux/io.h>
34 35 36
#include <linux/of.h>
#include <linux/of_address.h>
#include <linux/of_irq.h>
R
Rob Herring 已提交
37
#include <linux/irqdomain.h>
M
Marc Zyngier 已提交
38 39 40
#include <linux/interrupt.h>
#include <linux/percpu.h>
#include <linux/slab.h>
R
Russell King 已提交
41 42

#include <asm/irq.h>
43
#include <asm/exception.h>
44
#include <asm/smp_plat.h>
R
Russell King 已提交
45 46 47
#include <asm/mach/irq.h>
#include <asm/hardware/gic.h>

48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
union gic_base {
	void __iomem *common_base;
	void __percpu __iomem **percpu_base;
};

struct gic_chip_data {
	union gic_base dist_base;
	union gic_base cpu_base;
#ifdef CONFIG_CPU_PM
	u32 saved_spi_enable[DIV_ROUND_UP(1020, 32)];
	u32 saved_spi_conf[DIV_ROUND_UP(1020, 16)];
	u32 saved_spi_target[DIV_ROUND_UP(1020, 4)];
	u32 __percpu *saved_ppi_enable;
	u32 __percpu *saved_ppi_conf;
#endif
63
	struct irq_domain *domain;
64 65 66 67 68 69
	unsigned int gic_irqs;
#ifdef CONFIG_GIC_NON_BANKED
	void __iomem *(*get_base)(union gic_base *);
#endif
};

70
static DEFINE_RAW_SPINLOCK(irq_controller_lock);
R
Russell King 已提交
71

72 73 74 75 76 77 78 79
/*
 * The GIC mapping of CPU interfaces does not necessarily match
 * the logical CPU numbering.  Let's use a mapping as returned
 * by the GIC itself.
 */
#define NR_GIC_CPU_IF 8
static u8 gic_cpu_map[NR_GIC_CPU_IF] __read_mostly;

80 81 82 83 84
/*
 * Supported arch specific GIC irq extension.
 * Default make them NULL.
 */
struct irq_chip gic_arch_extn = {
85
	.irq_eoi	= NULL,
86 87 88 89 90 91 92
	.irq_mask	= NULL,
	.irq_unmask	= NULL,
	.irq_retrigger	= NULL,
	.irq_set_type	= NULL,
	.irq_set_wake	= NULL,
};

93 94 95 96
#ifndef MAX_GIC_NR
#define MAX_GIC_NR	1
#endif

97
static struct gic_chip_data gic_data[MAX_GIC_NR] __read_mostly;
98

99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130
#ifdef CONFIG_GIC_NON_BANKED
static void __iomem *gic_get_percpu_base(union gic_base *base)
{
	return *__this_cpu_ptr(base->percpu_base);
}

static void __iomem *gic_get_common_base(union gic_base *base)
{
	return base->common_base;
}

static inline void __iomem *gic_data_dist_base(struct gic_chip_data *data)
{
	return data->get_base(&data->dist_base);
}

static inline void __iomem *gic_data_cpu_base(struct gic_chip_data *data)
{
	return data->get_base(&data->cpu_base);
}

static inline void gic_set_base_accessor(struct gic_chip_data *data,
					 void __iomem *(*f)(union gic_base *))
{
	data->get_base = f;
}
#else
#define gic_data_dist_base(d)	((d)->dist_base.common_base)
#define gic_data_cpu_base(d)	((d)->cpu_base.common_base)
#define gic_set_base_accessor(d,f)
#endif

131
static inline void __iomem *gic_dist_base(struct irq_data *d)
132
{
133
	struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
134
	return gic_data_dist_base(gic_data);
135 136
}

137
static inline void __iomem *gic_cpu_base(struct irq_data *d)
138
{
139
	struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
140
	return gic_data_cpu_base(gic_data);
141 142
}

143
static inline unsigned int gic_irq(struct irq_data *d)
144
{
R
Rob Herring 已提交
145
	return d->hwirq;
146 147
}

R
Russell King 已提交
148 149 150
/*
 * Routines to acknowledge, disable and enable interrupts
 */
151
static void gic_mask_irq(struct irq_data *d)
R
Russell King 已提交
152
{
R
Rob Herring 已提交
153
	u32 mask = 1 << (gic_irq(d) % 32);
154

155
	raw_spin_lock(&irq_controller_lock);
156
	writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_CLEAR + (gic_irq(d) / 32) * 4);
157 158
	if (gic_arch_extn.irq_mask)
		gic_arch_extn.irq_mask(d);
159
	raw_spin_unlock(&irq_controller_lock);
R
Russell King 已提交
160 161
}

162
static void gic_unmask_irq(struct irq_data *d)
R
Russell King 已提交
163
{
R
Rob Herring 已提交
164
	u32 mask = 1 << (gic_irq(d) % 32);
165

166
	raw_spin_lock(&irq_controller_lock);
167 168
	if (gic_arch_extn.irq_unmask)
		gic_arch_extn.irq_unmask(d);
169
	writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_SET + (gic_irq(d) / 32) * 4);
170
	raw_spin_unlock(&irq_controller_lock);
R
Russell King 已提交
171 172
}

173 174 175
static void gic_eoi_irq(struct irq_data *d)
{
	if (gic_arch_extn.irq_eoi) {
176
		raw_spin_lock(&irq_controller_lock);
177
		gic_arch_extn.irq_eoi(d);
178
		raw_spin_unlock(&irq_controller_lock);
179 180
	}

181
	writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI);
182 183
}

184
static int gic_set_type(struct irq_data *d, unsigned int type)
185
{
186 187
	void __iomem *base = gic_dist_base(d);
	unsigned int gicirq = gic_irq(d);
188 189 190 191 192 193 194 195 196 197 198 199 200 201
	u32 enablemask = 1 << (gicirq % 32);
	u32 enableoff = (gicirq / 32) * 4;
	u32 confmask = 0x2 << ((gicirq % 16) * 2);
	u32 confoff = (gicirq / 16) * 4;
	bool enabled = false;
	u32 val;

	/* Interrupt configuration for SGIs can't be changed */
	if (gicirq < 16)
		return -EINVAL;

	if (type != IRQ_TYPE_LEVEL_HIGH && type != IRQ_TYPE_EDGE_RISING)
		return -EINVAL;

202
	raw_spin_lock(&irq_controller_lock);
203

204 205 206
	if (gic_arch_extn.irq_set_type)
		gic_arch_extn.irq_set_type(d, type);

207
	val = readl_relaxed(base + GIC_DIST_CONFIG + confoff);
208 209 210 211 212 213 214 215 216
	if (type == IRQ_TYPE_LEVEL_HIGH)
		val &= ~confmask;
	else if (type == IRQ_TYPE_EDGE_RISING)
		val |= confmask;

	/*
	 * As recommended by the spec, disable the interrupt before changing
	 * the configuration
	 */
217 218
	if (readl_relaxed(base + GIC_DIST_ENABLE_SET + enableoff) & enablemask) {
		writel_relaxed(enablemask, base + GIC_DIST_ENABLE_CLEAR + enableoff);
219 220 221
		enabled = true;
	}

222
	writel_relaxed(val, base + GIC_DIST_CONFIG + confoff);
223 224

	if (enabled)
225
		writel_relaxed(enablemask, base + GIC_DIST_ENABLE_SET + enableoff);
226

227
	raw_spin_unlock(&irq_controller_lock);
228 229 230 231

	return 0;
}

232 233 234 235 236 237 238 239
static int gic_retrigger(struct irq_data *d)
{
	if (gic_arch_extn.irq_retrigger)
		return gic_arch_extn.irq_retrigger(d);

	return -ENXIO;
}

240
#ifdef CONFIG_SMP
241 242
static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
			    bool force)
R
Russell King 已提交
243
{
244
	void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3);
R
Rob Herring 已提交
245
	unsigned int shift = (gic_irq(d) % 4) * 8;
246
	unsigned int cpu = cpumask_any_and(mask_val, cpu_online_mask);
247
	u32 val, mask, bit;
R
Russell King 已提交
248

249
	if (cpu >= NR_GIC_CPU_IF || cpu >= nr_cpu_ids)
C
Chao Xie 已提交
250
		return -EINVAL;
251 252

	mask = 0xff << shift;
253
	bit = gic_cpu_map[cpu] << shift;
254

255
	raw_spin_lock(&irq_controller_lock);
256 257
	val = readl_relaxed(reg) & ~mask;
	writel_relaxed(val | bit, reg);
258
	raw_spin_unlock(&irq_controller_lock);
259

260
	return IRQ_SET_MASK_OK;
R
Russell King 已提交
261
}
262
#endif
R
Russell King 已提交
263

264 265 266 267 268 269 270 271 272 273 274 275 276 277 278
#ifdef CONFIG_PM
static int gic_set_wake(struct irq_data *d, unsigned int on)
{
	int ret = -ENXIO;

	if (gic_arch_extn.irq_set_wake)
		ret = gic_arch_extn.irq_set_wake(d, on);

	return ret;
}

#else
#define gic_set_wake	NULL
#endif

279 280 281 282 283 284 285 286 287 288 289
asmlinkage void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
{
	u32 irqstat, irqnr;
	struct gic_chip_data *gic = &gic_data[0];
	void __iomem *cpu_base = gic_data_cpu_base(gic);

	do {
		irqstat = readl_relaxed(cpu_base + GIC_CPU_INTACK);
		irqnr = irqstat & ~0x1c00;

		if (likely(irqnr > 15 && irqnr < 1021)) {
290
			irqnr = irq_find_mapping(gic->domain, irqnr);
291 292 293 294 295 296 297 298 299 300 301 302 303 304
			handle_IRQ(irqnr, regs);
			continue;
		}
		if (irqnr < 16) {
			writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI);
#ifdef CONFIG_SMP
			handle_IPI(irqnr, regs);
#endif
			continue;
		}
		break;
	} while (1);
}

305
static void gic_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
306
{
T
Thomas Gleixner 已提交
307 308
	struct gic_chip_data *chip_data = irq_get_handler_data(irq);
	struct irq_chip *chip = irq_get_chip(irq);
309
	unsigned int cascade_irq, gic_irq;
310 311
	unsigned long status;

312
	chained_irq_enter(chip, desc);
313

314
	raw_spin_lock(&irq_controller_lock);
315
	status = readl_relaxed(gic_data_cpu_base(chip_data) + GIC_CPU_INTACK);
316
	raw_spin_unlock(&irq_controller_lock);
317

318 319
	gic_irq = (status & 0x3ff);
	if (gic_irq == 1023)
320 321
		goto out;

322 323
	cascade_irq = irq_find_mapping(chip_data->domain, gic_irq);
	if (unlikely(gic_irq < 32 || gic_irq > 1020))
324 325 326
		do_bad_IRQ(cascade_irq, desc);
	else
		generic_handle_irq(cascade_irq);
327 328

 out:
329
	chained_irq_exit(chip, desc);
330 331
}

332
static struct irq_chip gic_chip = {
333 334 335
	.name			= "GIC",
	.irq_mask		= gic_mask_irq,
	.irq_unmask		= gic_unmask_irq,
336
	.irq_eoi		= gic_eoi_irq,
337
	.irq_set_type		= gic_set_type,
338
	.irq_retrigger		= gic_retrigger,
R
Russell King 已提交
339
#ifdef CONFIG_SMP
340
	.irq_set_affinity	= gic_set_affinity,
R
Russell King 已提交
341
#endif
342
	.irq_set_wake		= gic_set_wake,
R
Russell King 已提交
343 344
};

345 346 347 348
void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq)
{
	if (gic_nr >= MAX_GIC_NR)
		BUG();
T
Thomas Gleixner 已提交
349
	if (irq_set_handler_data(irq, &gic_data[gic_nr]) != 0)
350
		BUG();
T
Thomas Gleixner 已提交
351
	irq_set_chained_handler(irq, gic_handle_cascade_irq);
352 353
}

354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372
static u8 gic_get_cpumask(struct gic_chip_data *gic)
{
	void __iomem *base = gic_data_dist_base(gic);
	u32 mask, i;

	for (i = mask = 0; i < 32; i += 4) {
		mask = readl_relaxed(base + GIC_DIST_TARGET + i);
		mask |= mask >> 16;
		mask |= mask >> 8;
		if (mask)
			break;
	}

	if (!mask)
		pr_crit("GIC CPU mask not found - kernel will fail to boot.\n");

	return mask;
}

R
Rob Herring 已提交
373
static void __init gic_dist_init(struct gic_chip_data *gic)
R
Russell King 已提交
374
{
375
	unsigned int i;
376
	u32 cpumask;
R
Rob Herring 已提交
377
	unsigned int gic_irqs = gic->gic_irqs;
378
	void __iomem *base = gic_data_dist_base(gic);
R
Russell King 已提交
379

380
	writel_relaxed(0, base + GIC_DIST_CTRL);
R
Russell King 已提交
381 382 383 384

	/*
	 * Set all global interrupts to be level triggered, active low.
	 */
385
	for (i = 32; i < gic_irqs; i += 16)
386
		writel_relaxed(0, base + GIC_DIST_CONFIG + i * 4 / 16);
R
Russell King 已提交
387 388 389 390

	/*
	 * Set all global interrupts to this CPU only.
	 */
391 392 393
	cpumask = gic_get_cpumask(gic);
	cpumask |= cpumask << 8;
	cpumask |= cpumask << 16;
394
	for (i = 32; i < gic_irqs; i += 4)
395
		writel_relaxed(cpumask, base + GIC_DIST_TARGET + i * 4 / 4);
R
Russell King 已提交
396 397

	/*
398
	 * Set priority on all global interrupts.
R
Russell King 已提交
399
	 */
400
	for (i = 32; i < gic_irqs; i += 4)
401
		writel_relaxed(0xa0a0a0a0, base + GIC_DIST_PRI + i * 4 / 4);
R
Russell King 已提交
402 403

	/*
404 405
	 * Disable all interrupts.  Leave the PPI and SGIs alone
	 * as these enables are banked registers.
R
Russell King 已提交
406
	 */
407
	for (i = 32; i < gic_irqs; i += 32)
408
		writel_relaxed(0xffffffff, base + GIC_DIST_ENABLE_CLEAR + i * 4 / 32);
R
Russell King 已提交
409

410
	writel_relaxed(1, base + GIC_DIST_CTRL);
R
Russell King 已提交
411 412
}

413
static void __cpuinit gic_cpu_init(struct gic_chip_data *gic)
R
Russell King 已提交
414
{
415 416
	void __iomem *dist_base = gic_data_dist_base(gic);
	void __iomem *base = gic_data_cpu_base(gic);
417
	unsigned int cpu_mask, cpu = smp_processor_id();
418 419
	int i;

420 421 422 423
	/*
	 * Get what the GIC says our CPU mask is.
	 */
	BUG_ON(cpu >= NR_GIC_CPU_IF);
424
	cpu_mask = gic_get_cpumask(gic);
425 426 427 428 429 430 431 432 433 434
	gic_cpu_map[cpu] = cpu_mask;

	/*
	 * Clear our mask from the other map entries in case they're
	 * still undefined.
	 */
	for (i = 0; i < NR_GIC_CPU_IF; i++)
		if (i != cpu)
			gic_cpu_map[i] &= ~cpu_mask;

435 436 437 438
	/*
	 * Deal with the banked PPI and SGI interrupts - disable all
	 * PPI interrupts, ensure all SGI interrupts are enabled.
	 */
439 440
	writel_relaxed(0xffff0000, dist_base + GIC_DIST_ENABLE_CLEAR);
	writel_relaxed(0x0000ffff, dist_base + GIC_DIST_ENABLE_SET);
441 442 443 444 445

	/*
	 * Set priority on PPI and SGI interrupts
	 */
	for (i = 0; i < 32; i += 4)
446
		writel_relaxed(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4 / 4);
447

448 449
	writel_relaxed(0xf0, base + GIC_CPU_PRIMASK);
	writel_relaxed(1, base + GIC_CPU_CTRL);
R
Russell King 已提交
450 451
}

452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468
#ifdef CONFIG_CPU_PM
/*
 * Saves the GIC distributor registers during suspend or idle.  Must be called
 * with interrupts disabled but before powering down the GIC.  After calling
 * this function, no interrupts will be delivered by the GIC, and another
 * platform-specific wakeup source must be enabled.
 */
static void gic_dist_save(unsigned int gic_nr)
{
	unsigned int gic_irqs;
	void __iomem *dist_base;
	int i;

	if (gic_nr >= MAX_GIC_NR)
		BUG();

	gic_irqs = gic_data[gic_nr].gic_irqs;
469
	dist_base = gic_data_dist_base(&gic_data[gic_nr]);
470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503

	if (!dist_base)
		return;

	for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
		gic_data[gic_nr].saved_spi_conf[i] =
			readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);

	for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
		gic_data[gic_nr].saved_spi_target[i] =
			readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);

	for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
		gic_data[gic_nr].saved_spi_enable[i] =
			readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
}

/*
 * Restores the GIC distributor registers during resume or when coming out of
 * idle.  Must be called before enabling interrupts.  If a level interrupt
 * that occured while the GIC was suspended is still present, it will be
 * handled normally, but any edge interrupts that occured will not be seen by
 * the GIC and need to be handled by the platform-specific wakeup source.
 */
static void gic_dist_restore(unsigned int gic_nr)
{
	unsigned int gic_irqs;
	unsigned int i;
	void __iomem *dist_base;

	if (gic_nr >= MAX_GIC_NR)
		BUG();

	gic_irqs = gic_data[gic_nr].gic_irqs;
504
	dist_base = gic_data_dist_base(&gic_data[gic_nr]);
505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539

	if (!dist_base)
		return;

	writel_relaxed(0, dist_base + GIC_DIST_CTRL);

	for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
		writel_relaxed(gic_data[gic_nr].saved_spi_conf[i],
			dist_base + GIC_DIST_CONFIG + i * 4);

	for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
		writel_relaxed(0xa0a0a0a0,
			dist_base + GIC_DIST_PRI + i * 4);

	for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
		writel_relaxed(gic_data[gic_nr].saved_spi_target[i],
			dist_base + GIC_DIST_TARGET + i * 4);

	for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
		writel_relaxed(gic_data[gic_nr].saved_spi_enable[i],
			dist_base + GIC_DIST_ENABLE_SET + i * 4);

	writel_relaxed(1, dist_base + GIC_DIST_CTRL);
}

static void gic_cpu_save(unsigned int gic_nr)
{
	int i;
	u32 *ptr;
	void __iomem *dist_base;
	void __iomem *cpu_base;

	if (gic_nr >= MAX_GIC_NR)
		BUG();

540 541
	dist_base = gic_data_dist_base(&gic_data[gic_nr]);
	cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565

	if (!dist_base || !cpu_base)
		return;

	ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
	for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
		ptr[i] = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);

	ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
	for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
		ptr[i] = readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);

}

static void gic_cpu_restore(unsigned int gic_nr)
{
	int i;
	u32 *ptr;
	void __iomem *dist_base;
	void __iomem *cpu_base;

	if (gic_nr >= MAX_GIC_NR)
		BUG();

566 567
	dist_base = gic_data_dist_base(&gic_data[gic_nr]);
	cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591

	if (!dist_base || !cpu_base)
		return;

	ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
	for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
		writel_relaxed(ptr[i], dist_base + GIC_DIST_ENABLE_SET + i * 4);

	ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
	for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
		writel_relaxed(ptr[i], dist_base + GIC_DIST_CONFIG + i * 4);

	for (i = 0; i < DIV_ROUND_UP(32, 4); i++)
		writel_relaxed(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4);

	writel_relaxed(0xf0, cpu_base + GIC_CPU_PRIMASK);
	writel_relaxed(1, cpu_base + GIC_CPU_CTRL);
}

static int gic_notifier(struct notifier_block *self, unsigned long cmd,	void *v)
{
	int i;

	for (i = 0; i < MAX_GIC_NR; i++) {
592 593 594 595 596
#ifdef CONFIG_GIC_NON_BANKED
		/* Skip over unused GICs */
		if (!gic_data[i].get_base)
			continue;
#endif
597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631
		switch (cmd) {
		case CPU_PM_ENTER:
			gic_cpu_save(i);
			break;
		case CPU_PM_ENTER_FAILED:
		case CPU_PM_EXIT:
			gic_cpu_restore(i);
			break;
		case CPU_CLUSTER_PM_ENTER:
			gic_dist_save(i);
			break;
		case CPU_CLUSTER_PM_ENTER_FAILED:
		case CPU_CLUSTER_PM_EXIT:
			gic_dist_restore(i);
			break;
		}
	}

	return NOTIFY_OK;
}

static struct notifier_block gic_notifier_block = {
	.notifier_call = gic_notifier,
};

static void __init gic_pm_init(struct gic_chip_data *gic)
{
	gic->saved_ppi_enable = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
		sizeof(u32));
	BUG_ON(!gic->saved_ppi_enable);

	gic->saved_ppi_conf = __alloc_percpu(DIV_ROUND_UP(32, 16) * 4,
		sizeof(u32));
	BUG_ON(!gic->saved_ppi_conf);

632 633
	if (gic == &gic_data[0])
		cpu_pm_register_notifier(&gic_notifier_block);
634 635 636 637 638 639 640
}
#else
static void __init gic_pm_init(struct gic_chip_data *gic)
{
}
#endif

641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657
static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq,
				irq_hw_number_t hw)
{
	if (hw < 32) {
		irq_set_percpu_devid(irq);
		irq_set_chip_and_handler(irq, &gic_chip,
					 handle_percpu_devid_irq);
		set_irq_flags(irq, IRQF_VALID | IRQF_NOAUTOEN);
	} else {
		irq_set_chip_and_handler(irq, &gic_chip,
					 handle_fasteoi_irq);
		set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
	}
	irq_set_chip_data(irq, d->host_data);
	return 0;
}

658 659 660 661
static int gic_irq_domain_xlate(struct irq_domain *d,
				struct device_node *controller,
				const u32 *intspec, unsigned int intsize,
				unsigned long *out_hwirq, unsigned int *out_type)
662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678
{
	if (d->of_node != controller)
		return -EINVAL;
	if (intsize < 3)
		return -EINVAL;

	/* Get the interrupt number and add 16 to skip over SGIs */
	*out_hwirq = intspec[1] + 16;

	/* For SPIs, we need to add 16 more to get the GIC irq ID number */
	if (!intspec[0])
		*out_hwirq += 16;

	*out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;
	return 0;
}

679
const struct irq_domain_ops gic_irq_domain_ops = {
680
	.map = gic_irq_domain_map,
681
	.xlate = gic_irq_domain_xlate,
R
Rob Herring 已提交
682 683
};

684 685
void __init gic_init_bases(unsigned int gic_nr, int irq_start,
			   void __iomem *dist_base, void __iomem *cpu_base,
686
			   u32 percpu_offset, struct device_node *node)
687
{
688
	irq_hw_number_t hwirq_base;
689
	struct gic_chip_data *gic;
690
	int gic_irqs, irq_base, i;
691 692 693 694

	BUG_ON(gic_nr >= MAX_GIC_NR);

	gic = &gic_data[gic_nr];
695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724
#ifdef CONFIG_GIC_NON_BANKED
	if (percpu_offset) { /* Frankein-GIC without banked registers... */
		unsigned int cpu;

		gic->dist_base.percpu_base = alloc_percpu(void __iomem *);
		gic->cpu_base.percpu_base = alloc_percpu(void __iomem *);
		if (WARN_ON(!gic->dist_base.percpu_base ||
			    !gic->cpu_base.percpu_base)) {
			free_percpu(gic->dist_base.percpu_base);
			free_percpu(gic->cpu_base.percpu_base);
			return;
		}

		for_each_possible_cpu(cpu) {
			unsigned long offset = percpu_offset * cpu_logical_map(cpu);
			*per_cpu_ptr(gic->dist_base.percpu_base, cpu) = dist_base + offset;
			*per_cpu_ptr(gic->cpu_base.percpu_base, cpu) = cpu_base + offset;
		}

		gic_set_base_accessor(gic, gic_get_percpu_base);
	} else
#endif
	{			/* Normal, sane GIC... */
		WARN(percpu_offset,
		     "GIC_NON_BANKED not enabled, ignoring %08x offset!",
		     percpu_offset);
		gic->dist_base.common_base = dist_base;
		gic->cpu_base.common_base = cpu_base;
		gic_set_base_accessor(gic, gic_get_common_base);
	}
725

726 727 728 729 730 731 732
	/*
	 * Initialize the CPU interface map to all CPUs.
	 * It will be refined as each CPU probes its ID.
	 */
	for (i = 0; i < NR_GIC_CPU_IF; i++)
		gic_cpu_map[i] = 0xff;

R
Rob Herring 已提交
733 734 735 736
	/*
	 * For primary GICs, skip over SGIs.
	 * For secondary GICs, skip over PPIs, too.
	 */
737
	if (gic_nr == 0 && (irq_start & 31) > 0) {
738
		hwirq_base = 16;
739 740 741
		if (irq_start != -1)
			irq_start = (irq_start & ~31) + 16;
	} else {
742
		hwirq_base = 32;
743
	}
R
Rob Herring 已提交
744 745 746 747 748

	/*
	 * Find out how many interrupts are supported.
	 * The GIC only supports up to 1020 interrupt sources.
	 */
749
	gic_irqs = readl_relaxed(gic_data_dist_base(gic) + GIC_DIST_CTR) & 0x1f;
R
Rob Herring 已提交
750 751 752 753 754
	gic_irqs = (gic_irqs + 1) * 32;
	if (gic_irqs > 1020)
		gic_irqs = 1020;
	gic->gic_irqs = gic_irqs;

755 756 757
	gic_irqs -= hwirq_base; /* calculate # of irqs to allocate */
	irq_base = irq_alloc_descs(irq_start, 16, gic_irqs, numa_node_id());
	if (IS_ERR_VALUE(irq_base)) {
758 759
		WARN(1, "Cannot allocate irq_descs @ IRQ%d, assuming pre-allocated\n",
		     irq_start);
760
		irq_base = irq_start;
761
	}
762 763 764 765
	gic->domain = irq_domain_add_legacy(node, gic_irqs, irq_base,
				    hwirq_base, &gic_irq_domain_ops, gic);
	if (WARN_ON(!gic->domain))
		return;
766

767
	gic_chip.flags |= gic_arch_extn.flags;
R
Rob Herring 已提交
768
	gic_dist_init(gic);
769
	gic_cpu_init(gic);
770
	gic_pm_init(gic);
771 772
}

773 774
void __cpuinit gic_secondary_init(unsigned int gic_nr)
{
775 776 777
	BUG_ON(gic_nr >= MAX_GIC_NR);

	gic_cpu_init(&gic_data[gic_nr]);
778 779
}

R
Russell King 已提交
780
#ifdef CONFIG_SMP
781
void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
R
Russell King 已提交
782
{
783 784 785 786 787
	int cpu;
	unsigned long map = 0;

	/* Convert our logical CPU mask into a physical one. */
	for_each_cpu(cpu, mask)
788
		map |= gic_cpu_map[cpu];
R
Russell King 已提交
789

790 791 792 793 794 795
	/*
	 * Ensure that stores to Normal memory are visible to the
	 * other CPUs before issuing the IPI.
	 */
	dsb();

796
	/* this always happens on GIC0 */
797
	writel_relaxed(map << 16 | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
R
Russell King 已提交
798 799
}
#endif
800 801 802 803 804 805 806 807

#ifdef CONFIG_OF
static int gic_cnt __initdata = 0;

int __init gic_of_init(struct device_node *node, struct device_node *parent)
{
	void __iomem *cpu_base;
	void __iomem *dist_base;
808
	u32 percpu_offset;
809 810 811 812 813 814 815 816 817 818 819
	int irq;

	if (WARN_ON(!node))
		return -ENODEV;

	dist_base = of_iomap(node, 0);
	WARN(!dist_base, "unable to map gic dist registers\n");

	cpu_base = of_iomap(node, 1);
	WARN(!cpu_base, "unable to map gic cpu registers\n");

820 821 822
	if (of_property_read_u32(node, "cpu-offset", &percpu_offset))
		percpu_offset = 0;

823
	gic_init_bases(gic_cnt, -1, dist_base, cpu_base, percpu_offset, node);
824 825 826 827 828 829 830 831 832

	if (parent) {
		irq = irq_of_parse_and_map(node, 0);
		gic_cascade_irq(gic_cnt, irq);
	}
	gic_cnt++;
	return 0;
}
#endif