gic.c 8.2 KB
Newer Older
R
Russell King 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
/*
 *  linux/arch/arm/common/gic.c
 *
 *  Copyright (C) 2002 ARM Limited, All Rights Reserved.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * Interrupt architecture for the GIC:
 *
 * o There is one Interrupt Distributor, which receives interrupts
 *   from system devices and sends them to the Interrupt Controllers.
 *
 * o There is one CPU Interface per CPU, which sends interrupts sent
 *   by the Distributor, and interrupts generated locally, to the
17 18 19
 *   associated CPU. The base address of the CPU interface is usually
 *   aliased so that the same address points to different chips depending
 *   on the CPU it is accessed from.
R
Russell King 已提交
20 21 22 23 24 25 26 27 28
 *
 * Note that IRQs 0-31 are special - they are local to each CPU.
 * As such, the enable set/clear, pending set/clear and active bit
 * registers are banked per-cpu for these sources.
 */
#include <linux/init.h>
#include <linux/kernel.h>
#include <linux/list.h>
#include <linux/smp.h>
29
#include <linux/cpumask.h>
30
#include <linux/io.h>
R
Russell King 已提交
31 32 33 34 35

#include <asm/irq.h>
#include <asm/mach/irq.h>
#include <asm/hardware/gic.h>

36
static DEFINE_SPINLOCK(irq_controller_lock);
R
Russell King 已提交
37

38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67
struct gic_chip_data {
	unsigned int irq_offset;
	void __iomem *dist_base;
	void __iomem *cpu_base;
};

#ifndef MAX_GIC_NR
#define MAX_GIC_NR	1
#endif

static struct gic_chip_data gic_data[MAX_GIC_NR];

static inline void __iomem *gic_dist_base(unsigned int irq)
{
	struct gic_chip_data *gic_data = get_irq_chip_data(irq);
	return gic_data->dist_base;
}

static inline void __iomem *gic_cpu_base(unsigned int irq)
{
	struct gic_chip_data *gic_data = get_irq_chip_data(irq);
	return gic_data->cpu_base;
}

static inline unsigned int gic_irq(unsigned int irq)
{
	struct gic_chip_data *gic_data = get_irq_chip_data(irq);
	return irq - gic_data->irq_offset;
}

R
Russell King 已提交
68 69 70 71 72
/*
 * Routines to acknowledge, disable and enable interrupts
 */
static void gic_ack_irq(unsigned int irq)
{
73 74

	spin_lock(&irq_controller_lock);
75
	writel(gic_irq(irq), gic_cpu_base(irq) + GIC_CPU_EOI);
76
	spin_unlock(&irq_controller_lock);
R
Russell King 已提交
77 78 79 80 81
}

static void gic_mask_irq(unsigned int irq)
{
	u32 mask = 1 << (irq % 32);
82 83

	spin_lock(&irq_controller_lock);
84
	writel(mask, gic_dist_base(irq) + GIC_DIST_ENABLE_CLEAR + (gic_irq(irq) / 32) * 4);
85
	spin_unlock(&irq_controller_lock);
R
Russell King 已提交
86 87 88 89 90
}

static void gic_unmask_irq(unsigned int irq)
{
	u32 mask = 1 << (irq % 32);
91 92

	spin_lock(&irq_controller_lock);
93
	writel(mask, gic_dist_base(irq) + GIC_DIST_ENABLE_SET + (gic_irq(irq) / 32) * 4);
94
	spin_unlock(&irq_controller_lock);
R
Russell King 已提交
95 96
}

97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141
static int gic_set_type(unsigned int irq, unsigned int type)
{
	void __iomem *base = gic_dist_base(irq);
	unsigned int gicirq = gic_irq(irq);
	u32 enablemask = 1 << (gicirq % 32);
	u32 enableoff = (gicirq / 32) * 4;
	u32 confmask = 0x2 << ((gicirq % 16) * 2);
	u32 confoff = (gicirq / 16) * 4;
	bool enabled = false;
	u32 val;

	/* Interrupt configuration for SGIs can't be changed */
	if (gicirq < 16)
		return -EINVAL;

	if (type != IRQ_TYPE_LEVEL_HIGH && type != IRQ_TYPE_EDGE_RISING)
		return -EINVAL;

	spin_lock(&irq_controller_lock);

	val = readl(base + GIC_DIST_CONFIG + confoff);
	if (type == IRQ_TYPE_LEVEL_HIGH)
		val &= ~confmask;
	else if (type == IRQ_TYPE_EDGE_RISING)
		val |= confmask;

	/*
	 * As recommended by the spec, disable the interrupt before changing
	 * the configuration
	 */
	if (readl(base + GIC_DIST_ENABLE_SET + enableoff) & enablemask) {
		writel(enablemask, base + GIC_DIST_ENABLE_CLEAR + enableoff);
		enabled = true;
	}

	writel(val, base + GIC_DIST_CONFIG + confoff);

	if (enabled)
		writel(enablemask, base + GIC_DIST_ENABLE_SET + enableoff);

	spin_unlock(&irq_controller_lock);

	return 0;
}

142
#ifdef CONFIG_SMP
143
static int gic_set_cpu(unsigned int irq, const struct cpumask *mask_val)
R
Russell King 已提交
144
{
145
	void __iomem *reg = gic_dist_base(irq) + GIC_DIST_TARGET + (gic_irq(irq) & ~3);
R
Russell King 已提交
146
	unsigned int shift = (irq % 4) * 8;
147
	unsigned int cpu = cpumask_first(mask_val);
R
Russell King 已提交
148
	u32 val;
C
Chao Xie 已提交
149
	struct irq_desc *desc;
R
Russell King 已提交
150

151
	spin_lock(&irq_controller_lock);
C
Chao Xie 已提交
152 153 154 155 156 157
	desc = irq_to_desc(irq);
	if (desc == NULL) {
		spin_unlock(&irq_controller_lock);
		return -EINVAL;
	}
	desc->node = cpu;
R
Russell King 已提交
158 159 160
	val = readl(reg) & ~(0xff << shift);
	val |= 1 << (cpu + shift);
	writel(val, reg);
161
	spin_unlock(&irq_controller_lock);
162 163

	return 0;
R
Russell King 已提交
164
}
165
#endif
R
Russell King 已提交
166

167
static void gic_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
168 169 170
{
	struct gic_chip_data *chip_data = get_irq_data(irq);
	struct irq_chip *chip = get_irq_chip(irq);
171
	unsigned int cascade_irq, gic_irq;
172 173 174 175 176 177 178 179 180
	unsigned long status;

	/* primary controller ack'ing */
	chip->ack(irq);

	spin_lock(&irq_controller_lock);
	status = readl(chip_data->cpu_base + GIC_CPU_INTACK);
	spin_unlock(&irq_controller_lock);

181 182
	gic_irq = (status & 0x3ff);
	if (gic_irq == 1023)
183 184
		goto out;

185 186 187 188 189
	cascade_irq = gic_irq + chip_data->irq_offset;
	if (unlikely(gic_irq < 32 || gic_irq > 1020 || cascade_irq >= NR_IRQS))
		do_bad_IRQ(cascade_irq, desc);
	else
		generic_handle_irq(cascade_irq);
190 191 192 193 194 195

 out:
	/* primary controller unmasking */
	chip->unmask(irq);
}

196 197
static struct irq_chip gic_chip = {
	.name		= "GIC",
R
Russell King 已提交
198 199 200
	.ack		= gic_ack_irq,
	.mask		= gic_mask_irq,
	.unmask		= gic_unmask_irq,
201
	.set_type	= gic_set_type,
R
Russell King 已提交
202
#ifdef CONFIG_SMP
203
	.set_affinity	= gic_set_cpu,
R
Russell King 已提交
204 205 206
#endif
};

207 208 209 210 211 212 213 214 215
void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq)
{
	if (gic_nr >= MAX_GIC_NR)
		BUG();
	if (set_irq_data(irq, &gic_data[gic_nr]) != 0)
		BUG();
	set_irq_chained_handler(irq, gic_handle_cascade_irq);
}

216 217
static void __init gic_dist_init(unsigned int gic_nr, void __iomem *base,
	unsigned int irq_start)
R
Russell King 已提交
218
{
219
	unsigned int gic_irqs, irq_limit, i;
R
Russell King 已提交
220 221
	u32 cpumask = 1 << smp_processor_id();

222 223 224
	if (gic_nr >= MAX_GIC_NR)
		BUG();

R
Russell King 已提交
225 226 227
	cpumask |= cpumask << 8;
	cpumask |= cpumask << 16;

228 229
	gic_data[gic_nr].dist_base = base;
	gic_data[gic_nr].irq_offset = (irq_start - 1) & ~31;
R
Russell King 已提交
230 231 232 233 234 235 236

	writel(0, base + GIC_DIST_CTRL);

	/*
	 * Find out how many interrupts are supported.
	 * The GIC only supports up to 1020 interrupt sources.
	 */
237 238 239 240
	gic_irqs = readl(base + GIC_DIST_CTR) & 0x1f;
	gic_irqs = (gic_irqs + 1) * 32;
	if (gic_irqs > 1020)
		gic_irqs = 1020;
R
Russell King 已提交
241 242 243 244

	/*
	 * Set all global interrupts to be level triggered, active low.
	 */
245
	for (i = 32; i < gic_irqs; i += 16)
R
Russell King 已提交
246 247 248 249 250
		writel(0, base + GIC_DIST_CONFIG + i * 4 / 16);

	/*
	 * Set all global interrupts to this CPU only.
	 */
251
	for (i = 32; i < gic_irqs; i += 4)
R
Russell King 已提交
252 253 254
		writel(cpumask, base + GIC_DIST_TARGET + i * 4 / 4);

	/*
255
	 * Set priority on all global interrupts.
R
Russell King 已提交
256
	 */
257
	for (i = 32; i < gic_irqs; i += 4)
R
Russell King 已提交
258 259 260
		writel(0xa0a0a0a0, base + GIC_DIST_PRI + i * 4 / 4);

	/*
261 262
	 * Disable all interrupts.  Leave the PPI and SGIs alone
	 * as these enables are banked registers.
R
Russell King 已提交
263
	 */
264
	for (i = 32; i < gic_irqs; i += 32)
R
Russell King 已提交
265 266
		writel(0xffffffff, base + GIC_DIST_ENABLE_CLEAR + i * 4 / 32);

267 268 269 270 271 272 273
	/*
	 * Limit number of interrupts registered to the platform maximum
	 */
	irq_limit = gic_data[gic_nr].irq_offset + gic_irqs;
	if (WARN_ON(irq_limit > NR_IRQS))
		irq_limit = NR_IRQS;

R
Russell King 已提交
274 275 276
	/*
	 * Setup the Linux IRQ subsystem.
	 */
277
	for (i = irq_start; i < irq_limit; i++) {
R
Russell King 已提交
278
		set_irq_chip(i, &gic_chip);
279
		set_irq_chip_data(i, &gic_data[gic_nr]);
280
		set_irq_handler(i, handle_level_irq);
R
Russell King 已提交
281 282 283 284 285 286
		set_irq_flags(i, IRQF_VALID | IRQF_PROBE);
	}

	writel(1, base + GIC_DIST_CTRL);
}

287
void __cpuinit gic_cpu_init(unsigned int gic_nr, void __iomem *base)
R
Russell King 已提交
288
{
289 290 291
	void __iomem *dist_base;
	int i;

292 293 294
	if (gic_nr >= MAX_GIC_NR)
		BUG();

295 296 297
	dist_base = gic_data[gic_nr].dist_base;
	BUG_ON(!dist_base);

298 299
	gic_data[gic_nr].cpu_base = base;

300 301 302 303 304 305 306 307 308 309 310 311 312
	/*
	 * Deal with the banked PPI and SGI interrupts - disable all
	 * PPI interrupts, ensure all SGI interrupts are enabled.
	 */
	writel(0xffff0000, dist_base + GIC_DIST_ENABLE_CLEAR);
	writel(0x0000ffff, dist_base + GIC_DIST_ENABLE_SET);

	/*
	 * Set priority on PPI and SGI interrupts
	 */
	for (i = 0; i < 32; i += 4)
		writel(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4 / 4);

R
Russell King 已提交
313 314 315 316
	writel(0xf0, base + GIC_CPU_PRIMASK);
	writel(1, base + GIC_CPU_CTRL);
}

317 318 319 320 321 322 323
void __init gic_init(unsigned int gic_nr, unsigned int irq_start,
	void __iomem *dist_base, void __iomem *cpu_base)
{
	gic_dist_init(gic_nr, dist_base, irq_start);
	gic_cpu_init(gic_nr, cpu_base);
}

R
Russell King 已提交
324
#ifdef CONFIG_SMP
325
void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
R
Russell King 已提交
326
{
327
	unsigned long map = *cpus_addr(*mask);
R
Russell King 已提交
328

329 330
	/* this always happens on GIC0 */
	writel(map << 16 | irq, gic_data[0].dist_base + GIC_DIST_SOFTINT);
R
Russell King 已提交
331 332
}
#endif