mpc8568mds.dts 12.8 KB
Newer Older
1 2 3
/*
 * MPC8568E MDS Device Tree Source
 *
4
 * Copyright 2007, 2008 Freescale Semiconductor Inc.
5 6 7 8 9 10 11
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 */

12
/dts-v1/;
13 14 15

/ {
	model = "MPC8568EMDS";
16
	compatible = "MPC8568EMDS", "MPC85xxMDS";
17 18 19
	#address-cells = <1>;
	#size-cells = <1>;

20 21 22 23 24 25 26 27 28 29 30
	aliases {
		ethernet0 = &enet0;
		ethernet1 = &enet1;
		ethernet2 = &enet2;
		ethernet3 = &enet3;
		serial0 = &serial0;
		serial1 = &serial1;
		pci0 = &pci0;
		pci1 = &pci1;
	};

31 32 33 34 35 36
	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		PowerPC,8568@0 {
			device_type = "cpu";
37 38 39 40 41
			reg = <0x0>;
			d-cache-line-size = <32>;	// 32 bytes
			i-cache-line-size = <32>;	// 32 bytes
			d-cache-size = <0x8000>;		// L1, 32K
			i-cache-size = <0x8000>;		// L1, 32K
42 43 44
			timebase-frequency = <0>;
			bus-frequency = <0>;
			clock-frequency = <0>;
45
			next-level-cache = <&L2>;
46 47 48 49 50
		};
	};

	memory {
		device_type = "memory";
51
		reg = <0x0 0x10000000>;
52 53 54
	};

	bcsr@f8000000 {
55
		compatible = "fsl,mpc8568mds-bcsr";
56
		reg = <0xf8000000 0x8000>;
57 58 59 60 61 62
	};

	soc8568@e0000000 {
		#address-cells = <1>;
		#size-cells = <1>;
		device_type = "soc";
63
		compatible = "simple-bus";
64 65
		ranges = <0x0 0xe0000000 0x100000>;
		reg = <0xe0000000 0x1000>;
66 67
		bus-frequency = <0>;

68 69
		memory-controller@2000 {
			compatible = "fsl,8568-memory-controller";
70
			reg = <0x2000 0x1000>;
71
			interrupt-parent = <&mpic>;
72
			interrupts = <18 2>;
73 74
		};

75
		L2: l2-cache-controller@20000 {
76
			compatible = "fsl,8568-l2-cache-controller";
77 78 79
			reg = <0x20000 0x1000>;
			cache-line-size = <32>;	// 32 bytes
			cache-size = <0x80000>;	// L2, 512K
80
			interrupt-parent = <&mpic>;
81
			interrupts = <16 2>;
82 83
		};

84
		i2c@3000 {
85 86
			#address-cells = <1>;
			#size-cells = <0>;
87
			cell-index = <0>;
88
			compatible = "fsl-i2c";
89 90
			reg = <0x3000 0x100>;
			interrupts = <43 2>;
91
			interrupt-parent = <&mpic>;
92
			dfsrr;
93 94 95

			rtc@68 {
				compatible = "dallas,ds1374";
96
				reg = <0x68>;
97
			};
98 99 100
		};

		i2c@3100 {
101 102
			#address-cells = <1>;
			#size-cells = <0>;
103
			cell-index = <1>;
104
			compatible = "fsl-i2c";
105 106
			reg = <0x3100 0x100>;
			interrupts = <43 2>;
107
			interrupt-parent = <&mpic>;
108 109 110
			dfsrr;
		};

111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151
		dma@21300 {
			#address-cells = <1>;
			#size-cells = <1>;
			compatible = "fsl,mpc8568-dma", "fsl,eloplus-dma";
			reg = <0x21300 0x4>;
			ranges = <0x0 0x21100 0x200>;
			cell-index = <0>;
			dma-channel@0 {
				compatible = "fsl,mpc8568-dma-channel",
						"fsl,eloplus-dma-channel";
				reg = <0x0 0x80>;
				cell-index = <0>;
				interrupt-parent = <&mpic>;
				interrupts = <20 2>;
			};
			dma-channel@80 {
				compatible = "fsl,mpc8568-dma-channel",
						"fsl,eloplus-dma-channel";
				reg = <0x80 0x80>;
				cell-index = <1>;
				interrupt-parent = <&mpic>;
				interrupts = <21 2>;
			};
			dma-channel@100 {
				compatible = "fsl,mpc8568-dma-channel",
						"fsl,eloplus-dma-channel";
				reg = <0x100 0x80>;
				cell-index = <2>;
				interrupt-parent = <&mpic>;
				interrupts = <22 2>;
			};
			dma-channel@180 {
				compatible = "fsl,mpc8568-dma-channel",
						"fsl,eloplus-dma-channel";
				reg = <0x180 0x80>;
				cell-index = <3>;
				interrupt-parent = <&mpic>;
				interrupts = <23 2>;
			};
		};

152
		enet0: ethernet@24000 {
153 154
			#address-cells = <1>;
			#size-cells = <1>;
155
			cell-index = <0>;
156 157 158
			device_type = "network";
			model = "eTSEC";
			compatible = "gianfar";
159
			reg = <0x24000 0x1000>;
160
			ranges = <0x0 0x24000 0x1000>;
161
			local-mac-address = [ 00 00 00 00 00 00 ];
162
 			interrupts = <29 2 30 2 34 2>;
163
			interrupt-parent = <&mpic>;
164
			tbi-handle = <&tbi0>;
165
			phy-handle = <&phy2>;
166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201

			mdio@520 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "fsl,gianfar-mdio";
				reg = <0x520 0x20>;

				phy0: ethernet-phy@7 {
					interrupt-parent = <&mpic>;
					interrupts = <1 1>;
					reg = <0x7>;
					device_type = "ethernet-phy";
				};
				phy1: ethernet-phy@1 {
					interrupt-parent = <&mpic>;
					interrupts = <2 1>;
					reg = <0x1>;
					device_type = "ethernet-phy";
				};
				phy2: ethernet-phy@2 {
					interrupt-parent = <&mpic>;
					interrupts = <1 1>;
					reg = <0x2>;
					device_type = "ethernet-phy";
				};
				phy3: ethernet-phy@3 {
					interrupt-parent = <&mpic>;
					interrupts = <2 1>;
					reg = <0x3>;
					device_type = "ethernet-phy";
				};
				tbi0: tbi-phy@11 {
					reg = <0x11>;
					device_type = "tbi-phy";
				};
			};
202 203
		};

204
		enet1: ethernet@25000 {
205 206
			#address-cells = <1>;
			#size-cells = <1>;
207
			cell-index = <1>;
208 209 210
			device_type = "network";
			model = "eTSEC";
			compatible = "gianfar";
211
			reg = <0x25000 0x1000>;
212
			ranges = <0x0 0x25000 0x1000>;
213
			local-mac-address = [ 00 00 00 00 00 00 ];
214
 			interrupts = <35 2 36 2 40 2>;
215
			interrupt-parent = <&mpic>;
216
			tbi-handle = <&tbi1>;
217
			phy-handle = <&phy3>;
218 219 220 221 222 223 224 225 226 227 228 229

			mdio@520 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "fsl,gianfar-tbi";
				reg = <0x520 0x20>;

				tbi1: tbi-phy@11 {
					reg = <0x11>;
					device_type = "tbi-phy";
				};
			};
230 231
		};

232 233
		serial0: serial@4500 {
			cell-index = <0>;
234 235
			device_type = "serial";
			compatible = "ns16550";
236
			reg = <0x4500 0x100>;
237
			clock-frequency = <0>;
238
			interrupts = <42 2>;
239
			interrupt-parent = <&mpic>;
240 241
		};

242 243
		global-utilities@e0000 {	//global utilities block
			compatible = "fsl,mpc8548-guts";
244
			reg = <0xe0000 0x1000>;
245 246 247
			fsl,has-rstcr;
		};

248 249
		serial1: serial@4600 {
			cell-index = <1>;
250 251
			device_type = "serial";
			compatible = "ns16550";
252
			reg = <0x4600 0x100>;
253
			clock-frequency = <0>;
254
			interrupts = <42 2>;
255
			interrupt-parent = <&mpic>;
256 257 258
		};

		crypto@30000 {
259 260
			compatible = "fsl,sec2.1", "fsl,sec2.0";
			reg = <0x30000 0x10000>;
261
			interrupts = <45 2>;
262
			interrupt-parent = <&mpic>;
263 264 265 266
			fsl,num-channels = <4>;
			fsl,channel-fifo-len = <24>;
			fsl,exec-units-mask = <0xfe>;
			fsl,descriptor-types-mask = <0x12b0ebf>;
267 268
		};

269
		mpic: pic@40000 {
270 271 272
			interrupt-controller;
			#address-cells = <0>;
			#interrupt-cells = <2>;
273
			reg = <0x40000 0x40000>;
274 275 276
			compatible = "chrp,open-pic";
			device_type = "open-pic";
		};
K
Kumar Gala 已提交
277

278
		par_io@e0100 {
279
			reg = <0xe0100 0x100>;
280 281 282
			device_type = "par_io";
			num-ports = <7>;

283
			pio1: ucc_pin@01 {
284 285
				pio-map = <
			/* port  pin  dir  open_drain  assignment  has_irq */
286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308
					0x4  0xa  0x1  0x0  0x2  0x0 	/* TxD0 */
					0x4  0x9  0x1  0x0  0x2  0x0 	/* TxD1 */
					0x4  0x8  0x1  0x0  0x2  0x0 	/* TxD2 */
					0x4  0x7  0x1  0x0  0x2  0x0 	/* TxD3 */
					0x4  0x17  0x1  0x0  0x2  0x0 	/* TxD4 */
					0x4  0x16  0x1  0x0  0x2  0x0 	/* TxD5 */
					0x4  0x15  0x1  0x0  0x2  0x0 	/* TxD6 */
					0x4  0x14  0x1  0x0  0x2  0x0 	/* TxD7 */
					0x4  0xf  0x2  0x0  0x2  0x0 	/* RxD0 */
					0x4  0xe  0x2  0x0  0x2  0x0 	/* RxD1 */
					0x4  0xd  0x2  0x0  0x2  0x0 	/* RxD2 */
					0x4  0xc  0x2  0x0  0x2  0x0 	/* RxD3 */
					0x4  0x1d  0x2  0x0  0x2  0x0 	/* RxD4 */
					0x4  0x1c  0x2  0x0  0x2  0x0 	/* RxD5 */
					0x4  0x1b  0x2  0x0  0x2  0x0 	/* RxD6 */
					0x4  0x1a  0x2  0x0  0x2  0x0 	/* RxD7 */
					0x4  0xb  0x1  0x0  0x2  0x0 	/* TX_EN */
					0x4  0x18  0x1  0x0  0x2  0x0 	/* TX_ER */
					0x4  0x10  0x2  0x0  0x2  0x0 	/* RX_DV */
					0x4  0x1e  0x2  0x0  0x2  0x0 	/* RX_ER */
					0x4  0x11  0x2  0x0  0x2  0x0 	/* RX_CLK */
					0x4  0x13  0x1  0x0  0x2  0x0 	/* GTX_CLK */
					0x1  0x1f  0x2  0x0  0x3  0x0>;	/* GTX125 */
309
			};
K
Kumar Gala 已提交
310

311
			pio2: ucc_pin@02 {
312 313
				pio-map = <
			/* port  pin  dir  open_drain  assignment  has_irq */
314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338
					0x5  0xa 0x1  0x0  0x2  0x0   /* TxD0 */
					0x5  0x9 0x1  0x0  0x2  0x0   /* TxD1 */
					0x5  0x8 0x1  0x0  0x2  0x0   /* TxD2 */
					0x5  0x7 0x1  0x0  0x2  0x0   /* TxD3 */
					0x5  0x17 0x1  0x0  0x2  0x0   /* TxD4 */
					0x5  0x16 0x1  0x0  0x2  0x0   /* TxD5 */
					0x5  0x15 0x1  0x0  0x2  0x0   /* TxD6 */
					0x5  0x14 0x1  0x0  0x2  0x0   /* TxD7 */
					0x5  0xf 0x2  0x0  0x2  0x0   /* RxD0 */
					0x5  0xe 0x2  0x0  0x2  0x0   /* RxD1 */
					0x5  0xd 0x2  0x0  0x2  0x0   /* RxD2 */
					0x5  0xc 0x2  0x0  0x2  0x0   /* RxD3 */
					0x5  0x1d 0x2  0x0  0x2  0x0   /* RxD4 */
					0x5  0x1c 0x2  0x0  0x2  0x0   /* RxD5 */
					0x5  0x1b 0x2  0x0  0x2  0x0   /* RxD6 */
					0x5  0x1a 0x2  0x0  0x2  0x0   /* RxD7 */
					0x5  0xb 0x1  0x0  0x2  0x0   /* TX_EN */
					0x5  0x18 0x1  0x0  0x2  0x0   /* TX_ER */
					0x5  0x10 0x2  0x0  0x2  0x0   /* RX_DV */
					0x5  0x1e 0x2  0x0  0x2  0x0   /* RX_ER */
					0x5  0x11 0x2  0x0  0x2  0x0   /* RX_CLK */
					0x5  0x13 0x1  0x0  0x2  0x0   /* GTX_CLK */
					0x1  0x1f 0x2  0x0  0x3  0x0   /* GTX125 */
					0x4  0x6 0x3  0x0  0x2  0x0   /* MDIO */
					0x4  0x5 0x1  0x0  0x2  0x0>; /* MDC */
339 340 341 342 343 344 345 346
			};
		};
	};

	qe@e0080000 {
		#address-cells = <1>;
		#size-cells = <1>;
		device_type = "qe";
347
		compatible = "fsl,qe";
348 349
		ranges = <0x0 0xe0080000 0x40000>;
		reg = <0xe0080000 0x480>;
350
		brg-frequency = <0>;
351
		bus-frequency = <396000000>;
352 353

		muram@10000 {
354 355
 			#address-cells = <1>;
 			#size-cells = <1>;
356
			compatible = "fsl,qe-muram", "fsl,cpm-muram";
357
			ranges = <0x0 0x10000 0x10000>;
358

359
			data-only@0 {
360 361
				compatible = "fsl,qe-muram-data",
					     "fsl,cpm-muram-data";
362
				reg = <0x0 0x10000>;
363 364 365 366
			};
		};

		spi@4c0 {
367 368
			cell-index = <0>;
			compatible = "fsl,spi";
369
			reg = <0x4c0 0x40>;
370
			interrupts = <2>;
371
			interrupt-parent = <&qeic>;
372 373 374 375
			mode = "cpu";
		};

		spi@500 {
376 377
			cell-index = <1>;
			compatible = "fsl,spi";
378
			reg = <0x500 0x40>;
379
			interrupts = <1>;
380
			interrupt-parent = <&qeic>;
381 382 383
			mode = "cpu";
		};

384
		enet2: ucc@2000 {
385 386
			device_type = "network";
			compatible = "ucc_geth";
387
			cell-index = <1>;
388 389
			reg = <0x2000 0x200>;
			interrupts = <32>;
390
			interrupt-parent = <&qeic>;
391
			local-mac-address = [ 00 00 00 00 00 00 ];
392 393
			rx-clock-name = "none";
			tx-clock-name = "clk16";
394
			pio-handle = <&pio1>;
395 396
			phy-handle = <&phy0>;
			phy-connection-type = "rgmii-id";
397 398
		};

399
		enet3: ucc@3000 {
400 401
			device_type = "network";
			compatible = "ucc_geth";
402
			cell-index = <2>;
403 404
			reg = <0x3000 0x200>;
			interrupts = <33>;
405
			interrupt-parent = <&qeic>;
406
			local-mac-address = [ 00 00 00 00 00 00 ];
407 408
			rx-clock-name = "none";
			tx-clock-name = "clk16";
409
			pio-handle = <&pio2>;
410 411
			phy-handle = <&phy1>;
			phy-connection-type = "rgmii-id";
412 413 414 415 416
		};

		mdio@2120 {
			#address-cells = <1>;
			#size-cells = <0>;
417
			reg = <0x2120 0x18>;
418
			compatible = "fsl,ucc-mdio";
419 420 421

			/* These are the same PHYs as on
			 * gianfar's MDIO bus */
422
			qe_phy0: ethernet-phy@07 {
423
				interrupt-parent = <&mpic>;
424
				interrupts = <1 1>;
425
				reg = <0x7>;
426 427
				device_type = "ethernet-phy";
			};
428 429
			qe_phy1: ethernet-phy@01 {
				interrupt-parent = <&mpic>;
430
				interrupts = <2 1>;
431
				reg = <0x1>;
432 433
				device_type = "ethernet-phy";
			};
434 435
			qe_phy2: ethernet-phy@02 {
				interrupt-parent = <&mpic>;
436
				interrupts = <1 1>;
437
				reg = <0x2>;
438 439
				device_type = "ethernet-phy";
			};
440 441
			qe_phy3: ethernet-phy@03 {
				interrupt-parent = <&mpic>;
442
				interrupts = <2 1>;
443
				reg = <0x3>;
444 445 446 447
				device_type = "ethernet-phy";
			};
		};

448
		qeic: interrupt-controller@80 {
449
			interrupt-controller;
450
			compatible = "fsl,qe-ic";
451 452
			#address-cells = <0>;
			#interrupt-cells = <1>;
453
			reg = <0x80 0x80>;
454
			big-endian;
455
			interrupts = <46 2 46 2>; //high:30 low:30
456
			interrupt-parent = <&mpic>;
457 458 459
		};

	};
K
Kumar Gala 已提交
460

461
	pci0: pci@e0008000 {
462
		interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
K
Kumar Gala 已提交
463 464
		interrupt-map = <
			/* IDSEL 0x12 AD18 */
465 466 467 468
			0x9000 0x0 0x0 0x1 &mpic 0x5 0x1
			0x9000 0x0 0x0 0x2 &mpic 0x6 0x1
			0x9000 0x0 0x0 0x3 &mpic 0x7 0x1
			0x9000 0x0 0x0 0x4 &mpic 0x4 0x1
K
Kumar Gala 已提交
469 470

			/* IDSEL 0x13 AD19 */
471 472 473 474
			0x9800 0x0 0x0 0x1 &mpic 0x6 0x1
			0x9800 0x0 0x0 0x2 &mpic 0x7 0x1
			0x9800 0x0 0x0 0x3 &mpic 0x4 0x1
			0x9800 0x0 0x0 0x4 &mpic 0x5 0x1>;
K
Kumar Gala 已提交
475 476

		interrupt-parent = <&mpic>;
477 478 479 480 481
		interrupts = <24 2>;
		bus-range = <0 255>;
		ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
			  0x1000000 0x0 0x0 0xe2000000 0x0 0x800000>;
		clock-frequency = <66666666>;
K
Kumar Gala 已提交
482 483 484
		#interrupt-cells = <1>;
		#size-cells = <2>;
		#address-cells = <3>;
485
		reg = <0xe0008000 0x1000>;
K
Kumar Gala 已提交
486 487 488 489 490
		compatible = "fsl,mpc8540-pci";
		device_type = "pci";
	};

	/* PCI Express */
491
	pci1: pcie@e000a000 {
492
		interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
K
Kumar Gala 已提交
493 494 495
		interrupt-map = <

			/* IDSEL 0x0 (PEX) */
496 497 498 499
			00000 0x0 0x0 0x1 &mpic 0x0 0x1
			00000 0x0 0x0 0x2 &mpic 0x1 0x1
			00000 0x0 0x0 0x3 &mpic 0x2 0x1
			00000 0x0 0x0 0x4 &mpic 0x3 0x1>;
K
Kumar Gala 已提交
500 501

		interrupt-parent = <&mpic>;
502 503 504 505 506
		interrupts = <26 2>;
		bus-range = <0 255>;
		ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x10000000
			  0x1000000 0x0 0x0 0xe2800000 0x0 0x800000>;
		clock-frequency = <33333333>;
K
Kumar Gala 已提交
507 508 509
		#interrupt-cells = <1>;
		#size-cells = <2>;
		#address-cells = <3>;
510
		reg = <0xe000a000 0x1000>;
K
Kumar Gala 已提交
511 512 513
		compatible = "fsl,mpc8548-pcie";
		device_type = "pci";
		pcie@0 {
514
			reg = <0x0 0x0 0x0 0x0 0x0>;
K
Kumar Gala 已提交
515 516 517
			#size-cells = <2>;
			#address-cells = <3>;
			device_type = "pci";
518 519 520
			ranges = <0x2000000 0x0 0xa0000000
				  0x2000000 0x0 0xa0000000
				  0x0 0x10000000
K
Kumar Gala 已提交
521

522 523 524
				  0x1000000 0x0 0x0
				  0x1000000 0x0 0x0
				  0x0 0x800000>;
K
Kumar Gala 已提交
525 526
		};
	};
527
};