mpc8555cds.dts 8.7 KB
Newer Older
1 2 3
/*
 * MPC8555 CDS Device Tree Source
 *
4
 * Copyright 2006, 2008 Freescale Semiconductor Inc.
5 6 7 8 9 10 11
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 */

12
/dts-v1/;
13 14 15

/ {
	model = "MPC8555CDS";
16
	compatible = "MPC8555CDS", "MPC85xxCDS";
17 18 19
	#address-cells = <1>;
	#size-cells = <1>;

20 21 22 23 24 25 26 27 28
	aliases {
		ethernet0 = &enet0;
		ethernet1 = &enet1;
		serial0 = &serial0;
		serial1 = &serial1;
		pci0 = &pci0;
		pci1 = &pci1;
	};

29 30 31 32 33 34
	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		PowerPC,8555@0 {
			device_type = "cpu";
35 36 37 38 39
			reg = <0x0>;
			d-cache-line-size = <32>;	// 32 bytes
			i-cache-line-size = <32>;	// 32 bytes
			d-cache-size = <0x8000>;		// L1, 32K
			i-cache-size = <0x8000>;		// L1, 32K
40 41 42
			timebase-frequency = <0>;	//  33 MHz, from uboot
			bus-frequency = <0>;	// 166 MHz
			clock-frequency = <0>;	// 825 MHz, from uboot
43
			next-level-cache = <&L2>;
44 45 46 47 48
		};
	};

	memory {
		device_type = "memory";
49
		reg = <0x0 0x8000000>;	// 128M at 0x0
50 51 52 53 54 55
	};

	soc8555@e0000000 {
		#address-cells = <1>;
		#size-cells = <1>;
		device_type = "soc";
56
		compatible = "simple-bus";
57 58
		ranges = <0x0 0xe0000000 0x100000>;
		reg = <0xe0000000 0x1000>;	// CCSRBAR 1M
59 60
		bus-frequency = <0>;

61 62
		memory-controller@2000 {
			compatible = "fsl,8555-memory-controller";
63
			reg = <0x2000 0x1000>;
64
			interrupt-parent = <&mpic>;
65
			interrupts = <18 2>;
66 67
		};

68
		L2: l2-cache-controller@20000 {
69
			compatible = "fsl,8555-l2-cache-controller";
70 71 72
			reg = <0x20000 0x1000>;
			cache-line-size = <32>;	// 32 bytes
			cache-size = <0x40000>;	// L2, 256K
73
			interrupt-parent = <&mpic>;
74
			interrupts = <16 2>;
75 76
		};

77
		i2c@3000 {
78 79 80
			#address-cells = <1>;
			#size-cells = <0>;
			cell-index = <0>;
81
			compatible = "fsl-i2c";
82 83
			reg = <0x3000 0x100>;
			interrupts = <43 2>;
84
			interrupt-parent = <&mpic>;
85 86 87
			dfsrr;
		};

88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128
		dma@21300 {
			#address-cells = <1>;
			#size-cells = <1>;
			compatible = "fsl,mpc8555-dma", "fsl,eloplus-dma";
			reg = <0x21300 0x4>;
			ranges = <0x0 0x21100 0x200>;
			cell-index = <0>;
			dma-channel@0 {
				compatible = "fsl,mpc8555-dma-channel",
						"fsl,eloplus-dma-channel";
				reg = <0x0 0x80>;
				cell-index = <0>;
				interrupt-parent = <&mpic>;
				interrupts = <20 2>;
			};
			dma-channel@80 {
				compatible = "fsl,mpc8555-dma-channel",
						"fsl,eloplus-dma-channel";
				reg = <0x80 0x80>;
				cell-index = <1>;
				interrupt-parent = <&mpic>;
				interrupts = <21 2>;
			};
			dma-channel@100 {
				compatible = "fsl,mpc8555-dma-channel",
						"fsl,eloplus-dma-channel";
				reg = <0x100 0x80>;
				cell-index = <2>;
				interrupt-parent = <&mpic>;
				interrupts = <22 2>;
			};
			dma-channel@180 {
				compatible = "fsl,mpc8555-dma-channel",
						"fsl,eloplus-dma-channel";
				reg = <0x180 0x80>;
				cell-index = <3>;
				interrupt-parent = <&mpic>;
				interrupts = <23 2>;
			};
		};

129
		enet0: ethernet@24000 {
130 131
			#address-cells = <1>;
			#size-cells = <1>;
132
			cell-index = <0>;
133 134 135
			device_type = "network";
			model = "TSEC";
			compatible = "gianfar";
136
			reg = <0x24000 0x1000>;
137
			ranges = <0x0 0x24000 0x1000>;
138
			local-mac-address = [ 00 00 00 00 00 00 ];
139
			interrupts = <29 2 30 2 34 2>;
140
			interrupt-parent = <&mpic>;
141
			tbi-handle = <&tbi0>;
142
			phy-handle = <&phy0>;
143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166

			mdio@520 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "fsl,gianfar-mdio";
				reg = <0x520 0x20>;

				phy0: ethernet-phy@0 {
					interrupt-parent = <&mpic>;
					interrupts = <5 1>;
					reg = <0x0>;
					device_type = "ethernet-phy";
				};
				phy1: ethernet-phy@1 {
					interrupt-parent = <&mpic>;
					interrupts = <5 1>;
					reg = <0x1>;
					device_type = "ethernet-phy";
				};
				tbi0: tbi-phy@11 {
					reg = <0x11>;
					device_type = "tbi-phy";
				};
			};
167 168
		};

169
		enet1: ethernet@25000 {
170 171
			#address-cells = <1>;
			#size-cells = <1>;
172
			cell-index = <1>;
173 174 175
			device_type = "network";
			model = "TSEC";
			compatible = "gianfar";
176
			reg = <0x25000 0x1000>;
177
			ranges = <0x0 0x25000 0x1000>;
178
			local-mac-address = [ 00 00 00 00 00 00 ];
179
			interrupts = <35 2 36 2 40 2>;
180
			interrupt-parent = <&mpic>;
181
			tbi-handle = <&tbi1>;
182
			phy-handle = <&phy1>;
183 184 185 186 187 188 189 190 191 192 193 194

			mdio@520 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "fsl,gianfar-tbi";
				reg = <0x520 0x20>;

				tbi1: tbi-phy@11 {
					reg = <0x11>;
					device_type = "tbi-phy";
				};
			};
195 196
		};

197 198
		serial0: serial@4500 {
			cell-index = <0>;
199 200
			device_type = "serial";
			compatible = "ns16550";
201
			reg = <0x4500 0x100>; 	// reg base, size
202
			clock-frequency = <0>; 	// should we fill in in uboot?
203
			interrupts = <42 2>;
204
			interrupt-parent = <&mpic>;
205 206
		};

207 208
		serial1: serial@4600 {
			cell-index = <1>;
209 210
			device_type = "serial";
			compatible = "ns16550";
211
			reg = <0x4600 0x100>;	// reg base, size
212
			clock-frequency = <0>; 	// should we fill in in uboot?
213
			interrupts = <42 2>;
214
			interrupt-parent = <&mpic>;
215 216
		};

217 218 219 220 221 222 223 224 225 226 227
		crypto@30000 {
			compatible = "fsl,sec2.0";
			reg = <0x30000 0x10000>;
			interrupts = <45 2>;
			interrupt-parent = <&mpic>;
			fsl,num-channels = <4>;
			fsl,channel-fifo-len = <24>;
			fsl,exec-units-mask = <0x7e>;
			fsl,descriptor-types-mask = <0x01010ebf>;
		};

228
		mpic: pic@40000 {
229 230 231
			interrupt-controller;
			#address-cells = <0>;
			#interrupt-cells = <2>;
232
			reg = <0x40000 0x40000>;
233 234 235
			compatible = "chrp,open-pic";
			device_type = "open-pic";
		};
236 237 238 239 240

		cpm@919c0 {
			#address-cells = <1>;
			#size-cells = <1>;
			compatible = "fsl,mpc8555-cpm", "fsl,cpm2";
241
			reg = <0x919c0 0x30>;
242 243 244 245 246
			ranges;

			muram@80000 {
				#address-cells = <1>;
				#size-cells = <1>;
247
				ranges = <0x0 0x80000 0x10000>;
248 249 250

				data@0 {
					compatible = "fsl,cpm-muram-data";
251
					reg = <0x0 0x2000 0x9000 0x1000>;
252 253 254 255 256 257 258
				};
			};

			brg@919f0 {
				compatible = "fsl,mpc8555-brg",
				             "fsl,cpm2-brg",
				             "fsl,cpm-brg";
259
				reg = <0x919f0 0x10 0x915f0 0x10>;
260 261 262 263 264 265
			};

			cpmpic: pic@90c00 {
				interrupt-controller;
				#address-cells = <0>;
				#interrupt-cells = <2>;
266
				interrupts = <46 2>;
267
				interrupt-parent = <&mpic>;
268
				reg = <0x90c00 0x80>;
269 270 271
				compatible = "fsl,mpc8555-cpm-pic", "fsl,cpm2-pic";
			};
		};
272
	};
273

274
	pci0: pci@e0008000 {
275
		interrupt-map-mask = <0x1f800 0x0 0x0 0x7>;
276 277 278
		interrupt-map = <

			/* IDSEL 0x10 */
279 280 281 282
			0x8000 0x0 0x0 0x1 &mpic 0x0 0x1
			0x8000 0x0 0x0 0x2 &mpic 0x1 0x1
			0x8000 0x0 0x0 0x3 &mpic 0x2 0x1
			0x8000 0x0 0x0 0x4 &mpic 0x3 0x1
283 284

			/* IDSEL 0x11 */
285 286 287 288
			0x8800 0x0 0x0 0x1 &mpic 0x0 0x1
			0x8800 0x0 0x0 0x2 &mpic 0x1 0x1
			0x8800 0x0 0x0 0x3 &mpic 0x2 0x1
			0x8800 0x0 0x0 0x4 &mpic 0x3 0x1
289 290

			/* IDSEL 0x12 (Slot 1) */
291 292 293 294
			0x9000 0x0 0x0 0x1 &mpic 0x0 0x1
			0x9000 0x0 0x0 0x2 &mpic 0x1 0x1
			0x9000 0x0 0x0 0x3 &mpic 0x2 0x1
			0x9000 0x0 0x0 0x4 &mpic 0x3 0x1
295 296

			/* IDSEL 0x13 (Slot 2) */
297 298 299 300
			0x9800 0x0 0x0 0x1 &mpic 0x1 0x1
			0x9800 0x0 0x0 0x2 &mpic 0x2 0x1
			0x9800 0x0 0x0 0x3 &mpic 0x3 0x1
			0x9800 0x0 0x0 0x4 &mpic 0x0 0x1
301 302

			/* IDSEL 0x14 (Slot 3) */
303 304 305 306
			0xa000 0x0 0x0 0x1 &mpic 0x2 0x1
			0xa000 0x0 0x0 0x2 &mpic 0x3 0x1
			0xa000 0x0 0x0 0x3 &mpic 0x0 0x1
			0xa000 0x0 0x0 0x4 &mpic 0x1 0x1
307 308

			/* IDSEL 0x15 (Slot 4) */
309 310 311 312
			0xa800 0x0 0x0 0x1 &mpic 0x3 0x1
			0xa800 0x0 0x0 0x2 &mpic 0x0 0x1
			0xa800 0x0 0x0 0x3 &mpic 0x1 0x1
			0xa800 0x0 0x0 0x4 &mpic 0x2 0x1
313 314 315

			/* Bus 1 (Tundra Bridge) */
			/* IDSEL 0x12 (ISA bridge) */
316 317 318 319
			0x19000 0x0 0x0 0x1 &mpic 0x0 0x1
			0x19000 0x0 0x0 0x2 &mpic 0x1 0x1
			0x19000 0x0 0x0 0x3 &mpic 0x2 0x1
			0x19000 0x0 0x0 0x4 &mpic 0x3 0x1>;
320
		interrupt-parent = <&mpic>;
321
		interrupts = <24 2>;
322
		bus-range = <0 0>;
323 324 325
		ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
			  0x1000000 0x0 0x0 0xe2000000 0x0 0x100000>;
		clock-frequency = <66666666>;
326 327 328
		#interrupt-cells = <1>;
		#size-cells = <2>;
		#address-cells = <3>;
329
		reg = <0xe0008000 0x1000>;
330 331 332 333 334 335
		compatible = "fsl,mpc8540-pci";
		device_type = "pci";

		i8259@19000 {
			interrupt-controller;
			device_type = "interrupt-controller";
336
			reg = <0x19000 0x0 0x0 0x0 0x1>;
337 338 339 340
			#address-cells = <0>;
			#interrupt-cells = <2>;
			compatible = "chrp,iic";
			interrupts = <1>;
341
			interrupt-parent = <&pci0>;
342 343 344
		};
	};

345
	pci1: pci@e0009000 {
346
		interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
347 348 349
		interrupt-map = <

			/* IDSEL 0x15 */
350 351 352 353
			0xa800 0x0 0x0 0x1 &mpic 0xb 0x1
			0xa800 0x0 0x0 0x2 &mpic 0xb 0x1
			0xa800 0x0 0x0 0x3 &mpic 0xb 0x1
			0xa800 0x0 0x0 0x4 &mpic 0xb 0x1>;
354
		interrupt-parent = <&mpic>;
355
		interrupts = <25 2>;
356
		bus-range = <0 0>;
357 358 359
		ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x20000000
			  0x1000000 0x0 0x0 0xe3000000 0x0 0x100000>;
		clock-frequency = <66666666>;
360 361 362
		#interrupt-cells = <1>;
		#size-cells = <2>;
		#address-cells = <3>;
363
		reg = <0xe0009000 0x1000>;
364 365 366
		compatible = "fsl,mpc8540-pci";
		device_type = "pci";
	};
367
};