xhci-hub.c 36.6 KB
Newer Older
S
Sarah Sharp 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
/*
 * xHCI host controller driver
 *
 * Copyright (C) 2008 Intel Corp.
 *
 * Author: Sarah Sharp
 * Some code borrowed from the Linux EHCI driver.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
 * or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
 * for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software Foundation,
 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */

23 24

#include <linux/slab.h>
S
Sarah Sharp 已提交
25 26 27
#include <asm/unaligned.h>

#include "xhci.h"
28
#include "xhci-trace.h"
S
Sarah Sharp 已提交
29

30 31 32 33
#define	PORT_WAKE_BITS	(PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
#define	PORT_RWC_BITS	(PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
			 PORT_RC | PORT_PLC | PORT_PE)

34
/* USB 3.0 BOS descriptor and a capability descriptor, combined */
35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52
static u8 usb_bos_descriptor [] = {
	USB_DT_BOS_SIZE,		/*  __u8 bLength, 5 bytes */
	USB_DT_BOS,			/*  __u8 bDescriptorType */
	0x0F, 0x00,			/*  __le16 wTotalLength, 15 bytes */
	0x1,				/*  __u8 bNumDeviceCaps */
	/* First device capability */
	USB_DT_USB_SS_CAP_SIZE,		/*  __u8 bLength, 10 bytes */
	USB_DT_DEVICE_CAPABILITY,	/* Device Capability */
	USB_SS_CAP_TYPE,		/* bDevCapabilityType, SUPERSPEED_USB */
	0x00,				/* bmAttributes, LTM off by default */
	USB_5GBPS_OPERATION, 0x00,	/* wSpeedsSupported, 5Gbps only */
	0x03,				/* bFunctionalitySupport,
					   USB 3.0 speed only */
	0x00,				/* bU1DevExitLat, set later. */
	0x00, 0x00			/* __le16 bU2DevExitLat, set later. */
};


53 54
static void xhci_common_hub_descriptor(struct xhci_hcd *xhci,
		struct usb_hub_descriptor *desc, int ports)
S
Sarah Sharp 已提交
55 56 57 58 59 60 61 62
{
	u16 temp;

	desc->bPwrOn2PwrGood = 10;	/* xhci section 5.4.9 says 20ms max */
	desc->bHubContrCurrent = 0;

	desc->bNbrPorts = ports;
	temp = 0;
63
	/* Bits 1:0 - support per-port power switching, or power always on */
S
Sarah Sharp 已提交
64
	if (HCC_PPC(xhci->hcc_params))
65
		temp |= HUB_CHAR_INDV_PORT_LPSM;
S
Sarah Sharp 已提交
66
	else
67
		temp |= HUB_CHAR_NO_LPSM;
S
Sarah Sharp 已提交
68 69
	/* Bit  2 - root hubs are not part of a compound device */
	/* Bits 4:3 - individual port over current protection */
70
	temp |= HUB_CHAR_INDV_PORT_OCPM;
S
Sarah Sharp 已提交
71 72
	/* Bits 6:5 - no TTs in root ports */
	/* Bit  7 - no port indicators */
M
Matt Evans 已提交
73
	desc->wHubCharacteristics = cpu_to_le16(temp);
S
Sarah Sharp 已提交
74 75
}

76 77 78 79 80 81 82 83 84 85 86 87 88
/* Fill in the USB 2.0 roothub descriptor */
static void xhci_usb2_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
		struct usb_hub_descriptor *desc)
{
	int ports;
	u16 temp;
	__u8 port_removable[(USB_MAXCHILDREN + 1 + 7) / 8];
	u32 portsc;
	unsigned int i;

	ports = xhci->num_usb2_ports;

	xhci_common_hub_descriptor(xhci, desc, ports);
89
	desc->bDescriptorType = USB_DT_HUB;
90
	temp = 1 + (ports / 8);
91
	desc->bDescLength = USB_DT_HUB_NONVAR_SIZE + 2 * temp;
92 93 94 95 96 97

	/* The Device Removable bits are reported on a byte granularity.
	 * If the port doesn't exist within that byte, the bit is set to 0.
	 */
	memset(port_removable, 0, sizeof(port_removable));
	for (i = 0; i < ports; i++) {
98
		portsc = readl(xhci->usb2_ports[i]);
99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139
		/* If a device is removable, PORTSC reports a 0, same as in the
		 * hub descriptor DeviceRemovable bits.
		 */
		if (portsc & PORT_DEV_REMOVE)
			/* This math is hairy because bit 0 of DeviceRemovable
			 * is reserved, and bit 1 is for port 1, etc.
			 */
			port_removable[(i + 1) / 8] |= 1 << ((i + 1) % 8);
	}

	/* ch11.h defines a hub descriptor that has room for USB_MAXCHILDREN
	 * ports on it.  The USB 2.0 specification says that there are two
	 * variable length fields at the end of the hub descriptor:
	 * DeviceRemovable and PortPwrCtrlMask.  But since we can have less than
	 * USB_MAXCHILDREN ports, we may need to use the DeviceRemovable array
	 * to set PortPwrCtrlMask bits.  PortPwrCtrlMask must always be set to
	 * 0xFF, so we initialize the both arrays (DeviceRemovable and
	 * PortPwrCtrlMask) to 0xFF.  Then we set the DeviceRemovable for each
	 * set of ports that actually exist.
	 */
	memset(desc->u.hs.DeviceRemovable, 0xff,
			sizeof(desc->u.hs.DeviceRemovable));
	memset(desc->u.hs.PortPwrCtrlMask, 0xff,
			sizeof(desc->u.hs.PortPwrCtrlMask));

	for (i = 0; i < (ports + 1 + 7) / 8; i++)
		memset(&desc->u.hs.DeviceRemovable[i], port_removable[i],
				sizeof(__u8));
}

/* Fill in the USB 3.0 roothub descriptor */
static void xhci_usb3_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
		struct usb_hub_descriptor *desc)
{
	int ports;
	u16 port_removable;
	u32 portsc;
	unsigned int i;

	ports = xhci->num_usb3_ports;
	xhci_common_hub_descriptor(xhci, desc, ports);
140 141
	desc->bDescriptorType = USB_DT_SS_HUB;
	desc->bDescLength = USB_DT_SS_HUB_SIZE;
142 143 144 145 146 147 148 149 150 151

	/* header decode latency should be zero for roothubs,
	 * see section 4.23.5.2.
	 */
	desc->u.ss.bHubHdrDecLat = 0;
	desc->u.ss.wHubDelay = 0;

	port_removable = 0;
	/* bit 0 is reserved, bit 1 is for port 1, etc. */
	for (i = 0; i < ports; i++) {
152
		portsc = readl(xhci->usb3_ports[i]);
153 154 155
		if (portsc & PORT_DEV_REMOVE)
			port_removable |= 1 << (i + 1);
	}
156 157

	desc->u.ss.DeviceRemovable = cpu_to_le16(port_removable);
158 159 160 161 162 163 164 165 166 167 168 169 170
}

static void xhci_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
		struct usb_hub_descriptor *desc)
{

	if (hcd->speed == HCD_USB3)
		xhci_usb3_hub_descriptor(hcd, xhci, desc);
	else
		xhci_usb2_hub_descriptor(hcd, xhci, desc);

}

S
Sarah Sharp 已提交
171 172 173
static unsigned int xhci_port_speed(unsigned int port_status)
{
	if (DEV_LOWSPEED(port_status))
174
		return USB_PORT_STAT_LOW_SPEED;
S
Sarah Sharp 已提交
175
	if (DEV_HIGHSPEED(port_status))
176
		return USB_PORT_STAT_HIGH_SPEED;
S
Sarah Sharp 已提交
177 178 179
	/*
	 * FIXME: Yes, we should check for full speed, but the core uses that as
	 * a default in portspeed() in usb/core/hub.c (which is the only place
180
	 * USB_PORT_STAT_*_SPEED is used).
S
Sarah Sharp 已提交
181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230
	 */
	return 0;
}

/*
 * These bits are Read Only (RO) and should be saved and written to the
 * registers: 0, 3, 10:13, 30
 * connect status, over-current status, port speed, and device removable.
 * connect status and port speed are also sticky - meaning they're in
 * the AUX well and they aren't changed by a hot, warm, or cold reset.
 */
#define	XHCI_PORT_RO	((1<<0) | (1<<3) | (0xf<<10) | (1<<30))
/*
 * These bits are RW; writing a 0 clears the bit, writing a 1 sets the bit:
 * bits 5:8, 9, 14:15, 25:27
 * link state, port power, port indicator state, "wake on" enable state
 */
#define XHCI_PORT_RWS	((0xf<<5) | (1<<9) | (0x3<<14) | (0x7<<25))
/*
 * These bits are RW; writing a 1 sets the bit, writing a 0 has no effect:
 * bit 4 (port reset)
 */
#define	XHCI_PORT_RW1S	((1<<4))
/*
 * These bits are RW; writing a 1 clears the bit, writing a 0 has no effect:
 * bits 1, 17, 18, 19, 20, 21, 22, 23
 * port enable/disable, and
 * change bits: connect, PED, warm port reset changed (reserved zero for USB 2.0 ports),
 * over-current, reset, link state, and L1 change
 */
#define XHCI_PORT_RW1CS	((1<<1) | (0x7f<<17))
/*
 * Bit 16 is RW, and writing a '1' to it causes the link state control to be
 * latched in
 */
#define	XHCI_PORT_RW	((1<<16))
/*
 * These bits are Reserved Zero (RsvdZ) and zero should be written to them:
 * bits 2, 24, 28:31
 */
#define	XHCI_PORT_RZ	((1<<2) | (1<<24) | (0xf<<28))

/*
 * Given a port state, this function returns a value that would result in the
 * port being in the same state, if the value was written to the port status
 * control register.
 * Save Read Only (RO) bits and save read/write bits where
 * writing a 0 clears the bit and writing a 1 sets the bit (RWS).
 * For all other types (RW1S, RW1CS, RW, and RZ), writing a '0' has no effect.
 */
231
u32 xhci_port_state_to_neutral(u32 state)
S
Sarah Sharp 已提交
232 233 234 235 236
{
	/* Save read-only status and port state */
	return (state & XHCI_PORT_RO) | (state & XHCI_PORT_RWS);
}

237 238
/*
 * find slot id based on port number.
239
 * @port: The one-based port number from one of the two split roothubs.
240
 */
241 242
int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
		u16 port)
243 244 245
{
	int slot_id;
	int i;
246
	enum usb_device_speed speed;
247 248 249 250 251

	slot_id = 0;
	for (i = 0; i < MAX_HC_SLOTS; i++) {
		if (!xhci->devs[i])
			continue;
252 253
		speed = xhci->devs[i]->udev->speed;
		if (((speed == USB_SPEED_SUPER) == (hcd->speed == HCD_USB3))
254
				&& xhci->devs[i]->fake_port == port) {
255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286
			slot_id = i;
			break;
		}
	}

	return slot_id;
}

/*
 * Stop device
 * It issues stop endpoint command for EP 0 to 30. And wait the last command
 * to complete.
 * suspend will set to 1, if suspend bit need to set in command.
 */
static int xhci_stop_device(struct xhci_hcd *xhci, int slot_id, int suspend)
{
	struct xhci_virt_device *virt_dev;
	struct xhci_command *cmd;
	unsigned long flags;
	int ret;
	int i;

	ret = 0;
	virt_dev = xhci->devs[slot_id];
	cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
	if (!cmd) {
		xhci_dbg(xhci, "Couldn't allocate command structure.\n");
		return -ENOMEM;
	}

	spin_lock_irqsave(&xhci->lock, flags);
	for (i = LAST_EP_INDEX; i > 0; i--) {
287 288 289
		if (virt_dev->eps[i].ring && virt_dev->eps[i].ring->dequeue) {
			struct xhci_command *command;
			command = xhci_alloc_command(xhci, false, false,
290
						     GFP_NOWAIT);
291 292 293 294 295 296 297 298 299
			if (!command) {
				spin_unlock_irqrestore(&xhci->lock, flags);
				xhci_free_command(xhci, cmd);
				return -ENOMEM;

			}
			xhci_queue_stop_endpoint(xhci, command, slot_id, i,
						 suspend);
		}
300
	}
301
	xhci_queue_stop_endpoint(xhci, cmd, slot_id, 0, suspend);
302 303 304 305
	xhci_ring_cmd_db(xhci);
	spin_unlock_irqrestore(&xhci->lock, flags);

	/* Wait for last stop endpoint command to finish */
306 307 308 309
	wait_for_completion(cmd->completion);

	if (cmd->status == COMP_CMD_ABORT || cmd->status == COMP_CMD_STOP) {
		xhci_warn(xhci, "Timeout while waiting for stop endpoint command\n");
310 311 312 313 314 315 316 317 318
		ret = -ETIME;
	}
	xhci_free_command(xhci, cmd);
	return ret;
}

/*
 * Ring device, it rings the all doorbells unconditionally.
 */
319
void xhci_ring_device(struct xhci_hcd *xhci, int slot_id)
320
{
321 322 323 324 325
	int i, s;
	struct xhci_virt_ep *ep;

	for (i = 0; i < LAST_EP_INDEX + 1; i++) {
		ep = &xhci->devs[slot_id]->eps[i];
326

327 328 329 330
		if (ep->ep_state & EP_HAS_STREAMS) {
			for (s = 1; s < ep->stream_info->num_streams; s++)
				xhci_ring_ep_doorbell(xhci, slot_id, i, s);
		} else if (ep->ring && ep->ring->dequeue) {
331
			xhci_ring_ep_doorbell(xhci, slot_id, i, 0);
332 333
		}
	}
334 335 336 337

	return;
}

338
static void xhci_disable_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
M
Matt Evans 已提交
339
		u16 wIndex, __le32 __iomem *addr, u32 port_status)
340
{
341
	/* Don't allow the USB core to disable SuperSpeed ports. */
342
	if (hcd->speed == HCD_USB3) {
343 344 345 346 347
		xhci_dbg(xhci, "Ignoring request to disable "
				"SuperSpeed port.\n");
		return;
	}

348
	/* Write 1 to disable the port */
349
	writel(port_status | PORT_PE, addr);
350
	port_status = readl(addr);
351 352 353 354
	xhci_dbg(xhci, "disable port, actual port %d status  = 0x%x\n",
			wIndex, port_status);
}

355
static void xhci_clear_port_change_bit(struct xhci_hcd *xhci, u16 wValue,
M
Matt Evans 已提交
356
		u16 wIndex, __le32 __iomem *addr, u32 port_status)
357 358 359 360 361 362 363 364 365
{
	char *port_change_bit;
	u32 status;

	switch (wValue) {
	case USB_PORT_FEAT_C_RESET:
		status = PORT_RC;
		port_change_bit = "reset";
		break;
A
Andiry Xu 已提交
366 367 368 369
	case USB_PORT_FEAT_C_BH_PORT_RESET:
		status = PORT_WRC;
		port_change_bit = "warm(BH) reset";
		break;
370 371 372 373 374 375 376 377
	case USB_PORT_FEAT_C_CONNECTION:
		status = PORT_CSC;
		port_change_bit = "connect";
		break;
	case USB_PORT_FEAT_C_OVER_CURRENT:
		status = PORT_OCC;
		port_change_bit = "over-current";
		break;
378 379 380 381
	case USB_PORT_FEAT_C_ENABLE:
		status = PORT_PEC;
		port_change_bit = "enable/disable";
		break;
382 383 384 385
	case USB_PORT_FEAT_C_SUSPEND:
		status = PORT_PLC;
		port_change_bit = "suspend/resume";
		break;
386 387 388 389
	case USB_PORT_FEAT_C_PORT_LINK_STATE:
		status = PORT_PLC;
		port_change_bit = "link state";
		break;
390 391 392 393
	case USB_PORT_FEAT_C_PORT_CONFIG_ERROR:
		status = PORT_CEC;
		port_change_bit = "config error";
		break;
394 395 396 397 398
	default:
		/* Should never happen */
		return;
	}
	/* Change bits are all write 1 to clear */
399
	writel(port_status | status, addr);
400
	port_status = readl(addr);
401 402 403 404
	xhci_dbg(xhci, "clear port %s change, actual port %d status  = 0x%x\n",
			port_change_bit, wIndex, port_status);
}

405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420
static int xhci_get_ports(struct usb_hcd *hcd, __le32 __iomem ***port_array)
{
	int max_ports;
	struct xhci_hcd	*xhci = hcd_to_xhci(hcd);

	if (hcd->speed == HCD_USB3) {
		max_ports = xhci->num_usb3_ports;
		*port_array = xhci->usb3_ports;
	} else {
		max_ports = xhci->num_usb2_ports;
		*port_array = xhci->usb2_ports;
	}

	return max_ports;
}

A
Andiry Xu 已提交
421 422 423 424 425
void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
				int port_id, u32 link_state)
{
	u32 temp;

426
	temp = readl(port_array[port_id]);
A
Andiry Xu 已提交
427 428 429
	temp = xhci_port_state_to_neutral(temp);
	temp &= ~PORT_PLS_MASK;
	temp |= PORT_LINK_STROBE | link_state;
430
	writel(temp, port_array[port_id]);
A
Andiry Xu 已提交
431 432
}

F
Felipe Balbi 已提交
433
static void xhci_set_remote_wake_mask(struct xhci_hcd *xhci,
434 435 436 437
		__le32 __iomem **port_array, int port_id, u16 wake_mask)
{
	u32 temp;

438
	temp = readl(port_array[port_id]);
439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455
	temp = xhci_port_state_to_neutral(temp);

	if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_CONNECT)
		temp |= PORT_WKCONN_E;
	else
		temp &= ~PORT_WKCONN_E;

	if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_DISCONNECT)
		temp |= PORT_WKDISC_E;
	else
		temp &= ~PORT_WKDISC_E;

	if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_OVER_CURRENT)
		temp |= PORT_WKOC_E;
	else
		temp &= ~PORT_WKOC_E;

456
	writel(temp, port_array[port_id]);
457 458
}

A
Andiry Xu 已提交
459 460 461 462 463 464
/* Test and clear port RWC bit */
void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
				int port_id, u32 port_bit)
{
	u32 temp;

465
	temp = readl(port_array[port_id]);
A
Andiry Xu 已提交
466 467 468
	if (temp & port_bit) {
		temp = xhci_port_state_to_neutral(temp);
		temp |= port_bit;
469
		writel(temp, port_array[port_id]);
A
Andiry Xu 已提交
470 471 472
	}
}

473 474 475 476 477 478 479
/* Updates Link Status for USB 2.1 port */
static void xhci_hub_report_usb2_link_state(u32 *status, u32 status_reg)
{
	if ((status_reg & PORT_PLS_MASK) == XDEV_U2)
		*status |= USB_PORT_STAT_L1;
}

480
/* Updates Link Status for super Speed port */
481 482
static void xhci_hub_report_usb3_link_state(struct xhci_hcd *xhci,
		u32 *status, u32 status_reg)
483 484 485 486
{
	u32 pls = status_reg & PORT_PLS_MASK;

	/* resume state is a xHCI internal state.
487 488
	 * Do not report it to usb core, instead, pretend to be U3,
	 * thus usb core knows it's not ready for transfer
489
	 */
490 491
	if (pls == XDEV_RESUME) {
		*status |= USB_SS_PORT_LS_U3;
492
		return;
493
	}
494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514

	/* When the CAS bit is set then warm reset
	 * should be performed on port
	 */
	if (status_reg & PORT_CAS) {
		/* The CAS bit can be set while the port is
		 * in any link state.
		 * Only roothubs have CAS bit, so we
		 * pretend to be in compliance mode
		 * unless we're already in compliance
		 * or the inactive state.
		 */
		if (pls != USB_SS_PORT_LS_COMP_MOD &&
		    pls != USB_SS_PORT_LS_SS_INACTIVE) {
			pls = USB_SS_PORT_LS_COMP_MOD;
		}
		/* Return also connection bit -
		 * hub state machine resets port
		 * when this bit is set.
		 */
		pls |= USB_PORT_STAT_CONNECTION;
515 516 517 518 519 520 521 522 523
	} else {
		/*
		 * If CAS bit isn't set but the Port is already at
		 * Compliance Mode, fake a connection so the USB core
		 * notices the Compliance state and resets the port.
		 * This resolves an issue generated by the SN65LVPE502CP
		 * in which sometimes the port enters compliance mode
		 * caused by a delay on the host-device negotiation.
		 */
524 525
		if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
				(pls == USB_SS_PORT_LS_COMP_MOD))
526
			pls |= USB_PORT_STAT_CONNECTION;
527
	}
528

529 530 531 532
	/* update status field */
	*status |= pls;
}

533 534 535 536 537 538 539
/*
 * Function for Compliance Mode Quirk.
 *
 * This Function verifies if all xhc USB3 ports have entered U0, if so,
 * the compliance mode timer is deleted. A port won't enter
 * compliance mode if it has previously entered U0.
 */
540 541
static void xhci_del_comp_mod_timer(struct xhci_hcd *xhci, u32 status,
				    u16 wIndex)
542 543 544 545 546 547 548 549 550 551 552
{
	u32 all_ports_seen_u0 = ((1 << xhci->num_usb3_ports)-1);
	bool port_in_u0 = ((status & PORT_PLS_MASK) == XDEV_U0);

	if (!(xhci->quirks & XHCI_COMP_MODE_QUIRK))
		return;

	if ((xhci->port_status_u0 != all_ports_seen_u0) && port_in_u0) {
		xhci->port_status_u0 |= 1 << wIndex;
		if (xhci->port_status_u0 == all_ports_seen_u0) {
			del_timer_sync(&xhci->comp_mode_recovery_timer);
553 554 555 556
			xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"All USB3 ports have entered U0 already!");
			xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Compliance Mode Recovery Timer Deleted.");
557 558 559 560
		}
	}
}

561 562 563 564 565 566 567 568
/*
 * Converts a raw xHCI port status into the format that external USB 2.0 or USB
 * 3.0 hubs use.
 *
 * Possible side effects:
 *  - Mark a port as being done with device resume,
 *    and ring the endpoint doorbells.
 *  - Stop the Synopsys redriver Compliance Mode polling.
569
 *  - Drop and reacquire the xHCI lock, in order to wait for port resume.
570 571 572 573
 */
static u32 xhci_get_port_status(struct usb_hcd *hcd,
		struct xhci_bus_state *bus_state,
		__le32 __iomem **port_array,
574 575 576 577
		u16 wIndex, u32 raw_port_status,
		unsigned long flags)
	__releases(&xhci->lock)
	__acquires(&xhci->lock)
578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593
{
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
	u32 status = 0;
	int slot_id;

	/* wPortChange bits */
	if (raw_port_status & PORT_CSC)
		status |= USB_PORT_STAT_C_CONNECTION << 16;
	if (raw_port_status & PORT_PEC)
		status |= USB_PORT_STAT_C_ENABLE << 16;
	if ((raw_port_status & PORT_OCC))
		status |= USB_PORT_STAT_C_OVERCURRENT << 16;
	if ((raw_port_status & PORT_RC))
		status |= USB_PORT_STAT_C_RESET << 16;
	/* USB3.0 only */
	if (hcd->speed == HCD_USB3) {
594 595 596 597 598 599 600 601
		/* Port link change with port in resume state should not be
		 * reported to usbcore, as this is an internal state to be
		 * handled by xhci driver. Reporting PLC to usbcore may
		 * cause usbcore clearing PLC first and port change event
		 * irq won't be generated.
		 */
		if ((raw_port_status & PORT_PLC) &&
			(raw_port_status & PORT_PLS_MASK) != XDEV_RESUME)
602 603 604
			status |= USB_PORT_STAT_C_LINK_STATE << 16;
		if ((raw_port_status & PORT_WRC))
			status |= USB_PORT_STAT_C_BH_RESET << 16;
605 606
		if ((raw_port_status & PORT_CEC))
			status |= USB_PORT_STAT_C_CONFIG_ERROR << 16;
607 608 609 610 611 612 613 614 615 616 617 618 619 620
	}

	if (hcd->speed != HCD_USB3) {
		if ((raw_port_status & PORT_PLS_MASK) == XDEV_U3
				&& (raw_port_status & PORT_POWER))
			status |= USB_PORT_STAT_SUSPEND;
	}
	if ((raw_port_status & PORT_PLS_MASK) == XDEV_RESUME &&
			!DEV_SUPERSPEED(raw_port_status)) {
		if ((raw_port_status & PORT_RESET) ||
				!(raw_port_status & PORT_PE))
			return 0xffffffff;
		if (time_after_eq(jiffies,
					bus_state->resume_done[wIndex])) {
621 622
			int time_left;

623 624 625 626
			xhci_dbg(xhci, "Resume USB2 port %d\n",
					wIndex + 1);
			bus_state->resume_done[wIndex] = 0;
			clear_bit(wIndex, &bus_state->resuming_ports);
627 628

			set_bit(wIndex, &bus_state->rexit_ports);
629 630
			xhci_set_link_state(xhci, port_array, wIndex,
					XDEV_U0);
631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647

			spin_unlock_irqrestore(&xhci->lock, flags);
			time_left = wait_for_completion_timeout(
					&bus_state->rexit_done[wIndex],
					msecs_to_jiffies(
						XHCI_MAX_REXIT_TIMEOUT));
			spin_lock_irqsave(&xhci->lock, flags);

			if (time_left) {
				slot_id = xhci_find_slot_id_by_port(hcd,
						xhci, wIndex + 1);
				if (!slot_id) {
					xhci_dbg(xhci, "slot_id is zero\n");
					return 0xffffffff;
				}
				xhci_ring_device(xhci, slot_id);
			} else {
648
				int port_status = readl(port_array[wIndex]);
649 650 651 652 653
				xhci_warn(xhci, "Port resume took longer than %i msec, port status = 0x%x\n",
						XHCI_MAX_REXIT_TIMEOUT,
						port_status);
				status |= USB_PORT_STAT_SUSPEND;
				clear_bit(wIndex, &bus_state->rexit_ports);
654
			}
655

656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690
			bus_state->port_c_suspend |= 1 << wIndex;
			bus_state->suspended_ports &= ~(1 << wIndex);
		} else {
			/*
			 * The resume has been signaling for less than
			 * 20ms. Report the port status as SUSPEND,
			 * let the usbcore check port status again
			 * and clear resume signaling later.
			 */
			status |= USB_PORT_STAT_SUSPEND;
		}
	}
	if ((raw_port_status & PORT_PLS_MASK) == XDEV_U0
			&& (raw_port_status & PORT_POWER)
			&& (bus_state->suspended_ports & (1 << wIndex))) {
		bus_state->suspended_ports &= ~(1 << wIndex);
		if (hcd->speed != HCD_USB3)
			bus_state->port_c_suspend |= 1 << wIndex;
	}
	if (raw_port_status & PORT_CONNECT) {
		status |= USB_PORT_STAT_CONNECTION;
		status |= xhci_port_speed(raw_port_status);
	}
	if (raw_port_status & PORT_PE)
		status |= USB_PORT_STAT_ENABLE;
	if (raw_port_status & PORT_OC)
		status |= USB_PORT_STAT_OVERCURRENT;
	if (raw_port_status & PORT_RESET)
		status |= USB_PORT_STAT_RESET;
	if (raw_port_status & PORT_POWER) {
		if (hcd->speed == HCD_USB3)
			status |= USB_SS_PORT_STAT_POWER;
		else
			status |= USB_PORT_STAT_POWER;
	}
691
	/* Update Port Link State */
692
	if (hcd->speed == HCD_USB3) {
693
		xhci_hub_report_usb3_link_state(xhci, &status, raw_port_status);
694 695 696 697 698
		/*
		 * Verify if all USB3 Ports Have entered U0 already.
		 * Delete Compliance Mode Timer if so.
		 */
		xhci_del_comp_mod_timer(xhci, raw_port_status, wIndex);
699 700
	} else {
		xhci_hub_report_usb2_link_state(&status, raw_port_status);
701 702 703 704 705 706 707
	}
	if (bus_state->port_c_suspend & (1 << wIndex))
		status |= 1 << USB_PORT_FEAT_C_SUSPEND;

	return status;
}

S
Sarah Sharp 已提交
708 709 710 711
int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
		u16 wIndex, char *buf, u16 wLength)
{
	struct xhci_hcd	*xhci = hcd_to_xhci(hcd);
712
	int max_ports;
S
Sarah Sharp 已提交
713
	unsigned long flags;
A
Andiry Xu 已提交
714
	u32 temp, status;
S
Sarah Sharp 已提交
715
	int retval = 0;
M
Matt Evans 已提交
716
	__le32 __iomem **port_array;
717
	int slot_id;
718
	struct xhci_bus_state *bus_state;
A
Andiry Xu 已提交
719
	u16 link_state = 0;
720
	u16 wake_mask = 0;
721
	u16 timeout = 0;
S
Sarah Sharp 已提交
722

723
	max_ports = xhci_get_ports(hcd, &port_array);
724
	bus_state = &xhci->bus_state[hcd_index(hcd)];
S
Sarah Sharp 已提交
725 726 727 728 729 730 731 732

	spin_lock_irqsave(&xhci->lock, flags);
	switch (typeReq) {
	case GetHubStatus:
		/* No power source, over-current reported per port */
		memset(buf, 0, 4);
		break;
	case GetHubDescriptor:
733 734 735 736 737 738 739 740 741 742 743
		/* Check to make sure userspace is asking for the USB 3.0 hub
		 * descriptor for the USB 3.0 roothub.  If not, we stall the
		 * endpoint, like external hubs do.
		 */
		if (hcd->speed == HCD_USB3 &&
				(wLength < USB_DT_SS_HUB_SIZE ||
				 wValue != (USB_DT_SS_HUB << 8))) {
			xhci_dbg(xhci, "Wrong hub descriptor type for "
					"USB 3.0 roothub.\n");
			goto error;
		}
744 745
		xhci_hub_descriptor(hcd, xhci,
				(struct usb_hub_descriptor *) buf);
S
Sarah Sharp 已提交
746
		break;
747 748 749 750 751 752 753
	case DeviceRequest | USB_REQ_GET_DESCRIPTOR:
		if ((wValue & 0xff00) != (USB_DT_BOS << 8))
			goto error;

		if (hcd->speed != HCD_USB3)
			goto error;

754
		/* Set the U1 and U2 exit latencies. */
755 756
		memcpy(buf, &usb_bos_descriptor,
				USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE);
757 758 759 760 761
		if ((xhci->quirks & XHCI_LPM_SUPPORT)) {
			temp = readl(&xhci->cap_regs->hcs_params3);
			buf[12] = HCS_U1_LATENCY(temp);
			put_unaligned_le16(HCS_U2_LATENCY(temp), &buf[13]);
		}
762

763
		/* Indicate whether the host has LTM support. */
764
		temp = readl(&xhci->cap_regs->hcc_params);
765 766 767
		if (HCC_LTC(temp))
			buf[8] |= USB_LTM_SUPPORT;

768 769
		spin_unlock_irqrestore(&xhci->lock, flags);
		return USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE;
S
Sarah Sharp 已提交
770
	case GetPortStatus:
771
		if (!wIndex || wIndex > max_ports)
S
Sarah Sharp 已提交
772 773
			goto error;
		wIndex--;
774
		temp = readl(port_array[wIndex]);
775 776 777 778
		if (temp == 0xffffffff) {
			retval = -ENODEV;
			break;
		}
779
		status = xhci_get_port_status(hcd, bus_state, port_array,
780
				wIndex, temp, flags);
781 782
		if (status == 0xffffffff)
			goto error;
783

784 785
		xhci_dbg(xhci, "get port status, actual port %d status  = 0x%x\n",
				wIndex, temp);
S
Sarah Sharp 已提交
786
		xhci_dbg(xhci, "Get port status returned 0x%x\n", status);
787

S
Sarah Sharp 已提交
788 789 790
		put_unaligned(cpu_to_le32(status), (__le32 *) buf);
		break;
	case SetPortFeature:
A
Andiry Xu 已提交
791 792
		if (wValue == USB_PORT_FEAT_LINK_STATE)
			link_state = (wIndex & 0xff00) >> 3;
793 794
		if (wValue == USB_PORT_FEAT_REMOTE_WAKE_MASK)
			wake_mask = wIndex & 0xff00;
795 796
		/* The MSB of wIndex is the U1/U2 timeout */
		timeout = (wIndex & 0xff00) >> 8;
S
Sarah Sharp 已提交
797
		wIndex &= 0xff;
798
		if (!wIndex || wIndex > max_ports)
S
Sarah Sharp 已提交
799 800
			goto error;
		wIndex--;
801
		temp = readl(port_array[wIndex]);
802 803 804 805
		if (temp == 0xffffffff) {
			retval = -ENODEV;
			break;
		}
S
Sarah Sharp 已提交
806
		temp = xhci_port_state_to_neutral(temp);
807
		/* FIXME: What new port features do we need to support? */
S
Sarah Sharp 已提交
808
		switch (wValue) {
809
		case USB_PORT_FEAT_SUSPEND:
810
			temp = readl(port_array[wIndex]);
A
Andiry Xu 已提交
811 812 813 814 815 816 817 818
			if ((temp & PORT_PLS_MASK) != XDEV_U0) {
				/* Resume the port to U0 first */
				xhci_set_link_state(xhci, port_array, wIndex,
							XDEV_U0);
				spin_unlock_irqrestore(&xhci->lock, flags);
				msleep(10);
				spin_lock_irqsave(&xhci->lock, flags);
			}
819 820 821 822
			/* In spec software should not attempt to suspend
			 * a port unless the port reports that it is in the
			 * enabled (PED = ‘1’,PLS < ‘3’) state.
			 */
823
			temp = readl(port_array[wIndex]);
824 825 826 827 828 829 830
			if ((temp & PORT_PE) == 0 || (temp & PORT_RESET)
				|| (temp & PORT_PLS_MASK) >= XDEV_U3) {
				xhci_warn(xhci, "USB core suspending device "
					  "not in U0/U1/U2.\n");
				goto error;
			}

831 832
			slot_id = xhci_find_slot_id_by_port(hcd, xhci,
					wIndex + 1);
833 834 835 836 837 838 839 840 841
			if (!slot_id) {
				xhci_warn(xhci, "slot_id is zero\n");
				goto error;
			}
			/* unlock to execute stop endpoint commands */
			spin_unlock_irqrestore(&xhci->lock, flags);
			xhci_stop_device(xhci, slot_id, 1);
			spin_lock_irqsave(&xhci->lock, flags);

A
Andiry Xu 已提交
842
			xhci_set_link_state(xhci, port_array, wIndex, XDEV_U3);
843 844 845 846 847

			spin_unlock_irqrestore(&xhci->lock, flags);
			msleep(10); /* wait device to enter */
			spin_lock_irqsave(&xhci->lock, flags);

848
			temp = readl(port_array[wIndex]);
849
			bus_state->suspended_ports |= 1 << wIndex;
850
			break;
A
Andiry Xu 已提交
851
		case USB_PORT_FEAT_LINK_STATE:
852
			temp = readl(port_array[wIndex]);
853 854 855 856 857 858 859 860 861 862 863 864

			/* Disable port */
			if (link_state == USB_SS_PORT_LS_SS_DISABLED) {
				xhci_dbg(xhci, "Disable port %d\n", wIndex);
				temp = xhci_port_state_to_neutral(temp);
				/*
				 * Clear all change bits, so that we get a new
				 * connection event.
				 */
				temp |= PORT_CSC | PORT_PEC | PORT_WRC |
					PORT_OCC | PORT_RC | PORT_PLC |
					PORT_CEC;
865
				writel(temp | PORT_PE, port_array[wIndex]);
866
				temp = readl(port_array[wIndex]);
867 868 869 870 871 872 873 874
				break;
			}

			/* Put link in RxDetect (enable port) */
			if (link_state == USB_SS_PORT_LS_RX_DETECT) {
				xhci_dbg(xhci, "Enable port %d\n", wIndex);
				xhci_set_link_state(xhci, port_array, wIndex,
						link_state);
875
				temp = readl(port_array[wIndex]);
876 877 878
				break;
			}

A
Andiry Xu 已提交
879
			/* Software should not attempt to set
880
			 * port link state above '3' (U3) and the port
A
Andiry Xu 已提交
881 882 883
			 * must be enabled.
			 */
			if ((temp & PORT_PE) == 0 ||
884
				(link_state > USB_SS_PORT_LS_U3)) {
A
Andiry Xu 已提交
885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901
				xhci_warn(xhci, "Cannot set link state.\n");
				goto error;
			}

			if (link_state == USB_SS_PORT_LS_U3) {
				slot_id = xhci_find_slot_id_by_port(hcd, xhci,
						wIndex + 1);
				if (slot_id) {
					/* unlock to execute stop endpoint
					 * commands */
					spin_unlock_irqrestore(&xhci->lock,
								flags);
					xhci_stop_device(xhci, slot_id, 1);
					spin_lock_irqsave(&xhci->lock, flags);
				}
			}

A
Andiry Xu 已提交
902 903
			xhci_set_link_state(xhci, port_array, wIndex,
						link_state);
A
Andiry Xu 已提交
904 905 906 907 908

			spin_unlock_irqrestore(&xhci->lock, flags);
			msleep(20); /* wait device to enter */
			spin_lock_irqsave(&xhci->lock, flags);

909
			temp = readl(port_array[wIndex]);
A
Andiry Xu 已提交
910 911 912
			if (link_state == USB_SS_PORT_LS_U3)
				bus_state->suspended_ports |= 1 << wIndex;
			break;
S
Sarah Sharp 已提交
913 914 915 916
		case USB_PORT_FEAT_POWER:
			/*
			 * Turn on ports, even if there isn't per-port switching.
			 * HC will report connect events even before this is set.
917
			 * However, hub_wq will ignore the roothub events until
S
Sarah Sharp 已提交
918 919
			 * the roothub is registered.
			 */
920
			writel(temp | PORT_POWER, port_array[wIndex]);
S
Sarah Sharp 已提交
921

922
			temp = readl(port_array[wIndex]);
S
Sarah Sharp 已提交
923
			xhci_dbg(xhci, "set port power, actual port %d status  = 0x%x\n", wIndex, temp);
924

925
			spin_unlock_irqrestore(&xhci->lock, flags);
926 927 928 929 930
			temp = usb_acpi_power_manageable(hcd->self.root_hub,
					wIndex);
			if (temp)
				usb_acpi_set_power_state(hcd->self.root_hub,
						wIndex, true);
931
			spin_lock_irqsave(&xhci->lock, flags);
S
Sarah Sharp 已提交
932 933 934
			break;
		case USB_PORT_FEAT_RESET:
			temp = (temp | PORT_RESET);
935
			writel(temp, port_array[wIndex]);
S
Sarah Sharp 已提交
936

937
			temp = readl(port_array[wIndex]);
S
Sarah Sharp 已提交
938 939
			xhci_dbg(xhci, "set port reset, actual port %d status  = 0x%x\n", wIndex, temp);
			break;
940 941 942
		case USB_PORT_FEAT_REMOTE_WAKE_MASK:
			xhci_set_remote_wake_mask(xhci, port_array,
					wIndex, wake_mask);
943
			temp = readl(port_array[wIndex]);
944 945 946 947
			xhci_dbg(xhci, "set port remote wake mask, "
					"actual port %d status  = 0x%x\n",
					wIndex, temp);
			break;
A
Andiry Xu 已提交
948 949
		case USB_PORT_FEAT_BH_PORT_RESET:
			temp |= PORT_WR;
950
			writel(temp, port_array[wIndex]);
A
Andiry Xu 已提交
951

952
			temp = readl(port_array[wIndex]);
A
Andiry Xu 已提交
953
			break;
954 955 956
		case USB_PORT_FEAT_U1_TIMEOUT:
			if (hcd->speed != HCD_USB3)
				goto error;
957
			temp = readl(port_array[wIndex] + PORTPMSC);
958 959
			temp &= ~PORT_U1_TIMEOUT_MASK;
			temp |= PORT_U1_TIMEOUT(timeout);
960
			writel(temp, port_array[wIndex] + PORTPMSC);
961 962 963 964
			break;
		case USB_PORT_FEAT_U2_TIMEOUT:
			if (hcd->speed != HCD_USB3)
				goto error;
965
			temp = readl(port_array[wIndex] + PORTPMSC);
966 967
			temp &= ~PORT_U2_TIMEOUT_MASK;
			temp |= PORT_U2_TIMEOUT(timeout);
968
			writel(temp, port_array[wIndex] + PORTPMSC);
969
			break;
S
Sarah Sharp 已提交
970 971 972
		default:
			goto error;
		}
973
		/* unblock any posted writes */
974
		temp = readl(port_array[wIndex]);
S
Sarah Sharp 已提交
975 976
		break;
	case ClearPortFeature:
977
		if (!wIndex || wIndex > max_ports)
S
Sarah Sharp 已提交
978 979
			goto error;
		wIndex--;
980
		temp = readl(port_array[wIndex]);
981 982 983 984
		if (temp == 0xffffffff) {
			retval = -ENODEV;
			break;
		}
985
		/* FIXME: What new port features do we need to support? */
S
Sarah Sharp 已提交
986 987
		temp = xhci_port_state_to_neutral(temp);
		switch (wValue) {
988
		case USB_PORT_FEAT_SUSPEND:
989
			temp = readl(port_array[wIndex]);
990 991 992 993
			xhci_dbg(xhci, "clear USB_PORT_FEAT_SUSPEND\n");
			xhci_dbg(xhci, "PORTSC %04x\n", temp);
			if (temp & PORT_RESET)
				goto error;
994
			if ((temp & PORT_PLS_MASK) == XDEV_U3) {
995 996 997
				if ((temp & PORT_PE) == 0)
					goto error;

A
Andiry Xu 已提交
998 999 1000
				xhci_set_link_state(xhci, port_array, wIndex,
							XDEV_RESUME);
				spin_unlock_irqrestore(&xhci->lock, flags);
1001 1002
				msleep(20);
				spin_lock_irqsave(&xhci->lock, flags);
A
Andiry Xu 已提交
1003 1004
				xhci_set_link_state(xhci, port_array, wIndex,
							XDEV_U0);
1005
			}
1006
			bus_state->port_c_suspend |= 1 << wIndex;
1007

1008 1009
			slot_id = xhci_find_slot_id_by_port(hcd, xhci,
					wIndex + 1);
1010 1011 1012 1013 1014 1015 1016
			if (!slot_id) {
				xhci_dbg(xhci, "slot_id is zero\n");
				goto error;
			}
			xhci_ring_device(xhci, slot_id);
			break;
		case USB_PORT_FEAT_C_SUSPEND:
1017
			bus_state->port_c_suspend &= ~(1 << wIndex);
S
Sarah Sharp 已提交
1018
		case USB_PORT_FEAT_C_RESET:
A
Andiry Xu 已提交
1019
		case USB_PORT_FEAT_C_BH_PORT_RESET:
S
Sarah Sharp 已提交
1020 1021
		case USB_PORT_FEAT_C_CONNECTION:
		case USB_PORT_FEAT_C_OVER_CURRENT:
1022
		case USB_PORT_FEAT_C_ENABLE:
1023
		case USB_PORT_FEAT_C_PORT_LINK_STATE:
1024
		case USB_PORT_FEAT_C_PORT_CONFIG_ERROR:
1025
			xhci_clear_port_change_bit(xhci, wValue, wIndex,
1026
					port_array[wIndex], temp);
S
Sarah Sharp 已提交
1027
			break;
1028
		case USB_PORT_FEAT_ENABLE:
1029
			xhci_disable_port(hcd, xhci, wIndex,
1030
					port_array[wIndex], temp);
1031
			break;
1032
		case USB_PORT_FEAT_POWER:
1033
			writel(temp & ~PORT_POWER, port_array[wIndex]);
1034

1035
			spin_unlock_irqrestore(&xhci->lock, flags);
1036 1037 1038 1039 1040
			temp = usb_acpi_power_manageable(hcd->self.root_hub,
					wIndex);
			if (temp)
				usb_acpi_set_power_state(hcd->self.root_hub,
						wIndex, false);
1041
			spin_lock_irqsave(&xhci->lock, flags);
1042
			break;
S
Sarah Sharp 已提交
1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067
		default:
			goto error;
		}
		break;
	default:
error:
		/* "stall" on error */
		retval = -EPIPE;
	}
	spin_unlock_irqrestore(&xhci->lock, flags);
	return retval;
}

/*
 * Returns 0 if the status hasn't changed, or the number of bytes in buf.
 * Ports are 0-indexed from the HCD point of view,
 * and 1-indexed from the USB core pointer of view.
 *
 * Note that the status change bits will be cleared as soon as a port status
 * change event is generated, so we use the saved status from that event.
 */
int xhci_hub_status_data(struct usb_hcd *hcd, char *buf)
{
	unsigned long flags;
	u32 temp, status;
1068
	u32 mask;
S
Sarah Sharp 已提交
1069 1070
	int i, retval;
	struct xhci_hcd	*xhci = hcd_to_xhci(hcd);
1071
	int max_ports;
M
Matt Evans 已提交
1072
	__le32 __iomem **port_array;
1073
	struct xhci_bus_state *bus_state;
1074
	bool reset_change = false;
S
Sarah Sharp 已提交
1075

1076
	max_ports = xhci_get_ports(hcd, &port_array);
1077
	bus_state = &xhci->bus_state[hcd_index(hcd)];
S
Sarah Sharp 已提交
1078 1079

	/* Initial status is no changes */
1080
	retval = (max_ports + 8) / 8;
1081
	memset(buf, 0, retval);
1082 1083 1084 1085 1086 1087

	/*
	 * Inform the usbcore about resume-in-progress by returning
	 * a non-zero value even if there are no status changes.
	 */
	status = bus_state->resuming_ports;
S
Sarah Sharp 已提交
1088

1089
	mask = PORT_CSC | PORT_PEC | PORT_OCC | PORT_PLC | PORT_WRC | PORT_CEC;
1090

S
Sarah Sharp 已提交
1091 1092
	spin_lock_irqsave(&xhci->lock, flags);
	/* For each port, did anything change?  If so, set that bit in buf. */
1093
	for (i = 0; i < max_ports; i++) {
1094
		temp = readl(port_array[i]);
1095 1096 1097 1098
		if (temp == 0xffffffff) {
			retval = -ENODEV;
			break;
		}
1099
		if ((temp & mask) != 0 ||
1100 1101 1102
			(bus_state->port_c_suspend & 1 << i) ||
			(bus_state->resume_done[i] && time_after_eq(
			    jiffies, bus_state->resume_done[i]))) {
1103
			buf[(i + 1) / 8] |= 1 << (i + 1) % 8;
S
Sarah Sharp 已提交
1104 1105
			status = 1;
		}
1106 1107 1108 1109 1110 1111
		if ((temp & PORT_RC))
			reset_change = true;
	}
	if (!status && !reset_change) {
		xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
		clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
S
Sarah Sharp 已提交
1112 1113 1114 1115
	}
	spin_unlock_irqrestore(&xhci->lock, flags);
	return status ? retval : 0;
}
1116 1117 1118 1119 1120 1121

#ifdef CONFIG_PM

int xhci_bus_suspend(struct usb_hcd *hcd)
{
	struct xhci_hcd	*xhci = hcd_to_xhci(hcd);
1122
	int max_ports, port_index;
M
Matt Evans 已提交
1123
	__le32 __iomem **port_array;
1124
	struct xhci_bus_state *bus_state;
1125 1126
	unsigned long flags;

1127
	max_ports = xhci_get_ports(hcd, &port_array);
1128
	bus_state = &xhci->bus_state[hcd_index(hcd)];
1129 1130 1131 1132

	spin_lock_irqsave(&xhci->lock, flags);

	if (hcd->self.root_hub->do_remote_wakeup) {
1133 1134
		if (bus_state->resuming_ports ||	/* USB2 */
		    bus_state->port_remote_wakeup) {	/* USB3 */
1135
			spin_unlock_irqrestore(&xhci->lock, flags);
1136
			xhci_dbg(xhci, "suspend failed because a port is resuming\n");
1137
			return -EBUSY;
1138 1139 1140
		}
	}

1141
	port_index = max_ports;
1142
	bus_state->bus_suspended = 0;
1143
	while (port_index--) {
1144 1145 1146 1147
		/* suspend the port if the port is not suspended */
		u32 t1, t2;
		int slot_id;

1148
		t1 = readl(port_array[port_index]);
1149 1150 1151
		t2 = xhci_port_state_to_neutral(t1);

		if ((t1 & PORT_PE) && !(t1 & PORT_PLS_MASK)) {
1152
			xhci_dbg(xhci, "port %d not suspended\n", port_index);
1153
			slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1154
					port_index + 1);
1155 1156 1157 1158 1159 1160 1161
			if (slot_id) {
				spin_unlock_irqrestore(&xhci->lock, flags);
				xhci_stop_device(xhci, slot_id, 1);
				spin_lock_irqsave(&xhci->lock, flags);
			}
			t2 &= ~PORT_PLS_MASK;
			t2 |= PORT_LINK_STROBE | XDEV_U3;
1162
			set_bit(port_index, &bus_state->bus_suspended);
1163
		}
1164
		/* USB core sets remote wake mask for USB 3.0 hubs,
1165
		 * including the USB 3.0 roothub, but only if CONFIG_PM
1166 1167
		 * is enabled, so also enable remote wake here.
		 */
1168
		if (hcd->self.root_hub->do_remote_wakeup) {
1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180
			if (t1 & PORT_CONNECT) {
				t2 |= PORT_WKOC_E | PORT_WKDISC_E;
				t2 &= ~PORT_WKCONN_E;
			} else {
				t2 |= PORT_WKOC_E | PORT_WKCONN_E;
				t2 &= ~PORT_WKDISC_E;
			}
		} else
			t2 &= ~PORT_WAKE_BITS;

		t1 = xhci_port_state_to_neutral(t1);
		if (t1 != t2)
1181
			writel(t2, port_array[port_index]);
1182 1183
	}
	hcd->state = HC_STATE_SUSPENDED;
1184
	bus_state->next_statechange = jiffies + msecs_to_jiffies(10);
1185 1186 1187 1188 1189 1190 1191
	spin_unlock_irqrestore(&xhci->lock, flags);
	return 0;
}

int xhci_bus_resume(struct usb_hcd *hcd)
{
	struct xhci_hcd	*xhci = hcd_to_xhci(hcd);
1192
	int max_ports, port_index;
M
Matt Evans 已提交
1193
	__le32 __iomem **port_array;
1194
	struct xhci_bus_state *bus_state;
1195 1196
	u32 temp;
	unsigned long flags;
1197 1198 1199 1200
	unsigned long port_was_suspended = 0;
	bool need_usb2_u3_exit = false;
	int slot_id;
	int sret;
1201

1202
	max_ports = xhci_get_ports(hcd, &port_array);
1203
	bus_state = &xhci->bus_state[hcd_index(hcd)];
1204

1205
	if (time_before(jiffies, bus_state->next_statechange))
1206 1207 1208 1209 1210 1211 1212 1213 1214
		msleep(5);

	spin_lock_irqsave(&xhci->lock, flags);
	if (!HCD_HW_ACCESSIBLE(hcd)) {
		spin_unlock_irqrestore(&xhci->lock, flags);
		return -ESHUTDOWN;
	}

	/* delay the irqs */
1215
	temp = readl(&xhci->op_regs->command);
1216
	temp &= ~CMD_EIE;
1217
	writel(temp, &xhci->op_regs->command);
1218

1219 1220
	port_index = max_ports;
	while (port_index--) {
1221 1222 1223 1224
		/* Check whether need resume ports. If needed
		   resume port and disable remote wakeup */
		u32 temp;

1225
		temp = readl(port_array[port_index]);
1226 1227 1228 1229
		if (DEV_SUPERSPEED(temp))
			temp &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
		else
			temp &= ~(PORT_RWC_BITS | PORT_WAKE_BITS);
1230
		if (test_bit(port_index, &bus_state->bus_suspended) &&
1231
		    (temp & PORT_PLS_MASK)) {
1232 1233
			set_bit(port_index, &port_was_suspended);
			if (!DEV_SUPERSPEED(temp)) {
A
Andiry Xu 已提交
1234 1235
				xhci_set_link_state(xhci, port_array,
						port_index, XDEV_RESUME);
1236
				need_usb2_u3_exit = true;
1237 1238
			}
		} else
1239
			writel(temp, port_array[port_index]);
1240 1241
	}

1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272
	if (need_usb2_u3_exit) {
		spin_unlock_irqrestore(&xhci->lock, flags);
		msleep(20);
		spin_lock_irqsave(&xhci->lock, flags);
	}

	port_index = max_ports;
	while (port_index--) {
		if (!(port_was_suspended & BIT(port_index)))
			continue;
		/* Clear PLC to poll it later after XDEV_U0 */
		xhci_test_and_clear_bit(xhci, port_array, port_index, PORT_PLC);
		xhci_set_link_state(xhci, port_array, port_index, XDEV_U0);
	}

	port_index = max_ports;
	while (port_index--) {
		if (!(port_was_suspended & BIT(port_index)))
			continue;
		/* Poll and Clear PLC */
		sret = xhci_handshake(port_array[port_index], PORT_PLC,
				      PORT_PLC, 10 * 1000);
		if (sret)
			xhci_warn(xhci, "port %d resume PLC timeout\n",
				  port_index);
		xhci_test_and_clear_bit(xhci, port_array, port_index, PORT_PLC);
		slot_id = xhci_find_slot_id_by_port(hcd, xhci, port_index + 1);
		if (slot_id)
			xhci_ring_device(xhci, slot_id);
	}

1273
	(void) readl(&xhci->op_regs->command);
1274

1275
	bus_state->next_statechange = jiffies + msecs_to_jiffies(5);
1276
	/* re-enable irqs */
1277
	temp = readl(&xhci->op_regs->command);
1278
	temp |= CMD_EIE;
1279
	writel(temp, &xhci->op_regs->command);
1280
	temp = readl(&xhci->op_regs->command);
1281 1282 1283 1284 1285

	spin_unlock_irqrestore(&xhci->lock, flags);
	return 0;
}

1286
#endif	/* CONFIG_PM */