pm34xx.c 20.8 KB
Newer Older
1 2 3 4 5 6 7
/*
 * OMAP3 Power Management Routines
 *
 * Copyright (C) 2006-2008 Nokia Corporation
 * Tony Lindgren <tony@atomide.com>
 * Jouni Hogander
 *
8 9 10
 * Copyright (C) 2007 Texas Instruments, Inc.
 * Rajendra Nayak <rnayak@ti.com>
 *
11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 * Copyright (C) 2005 Texas Instruments, Inc.
 * Richard Woodruff <r-woodruff2@ti.com>
 *
 * Based on pm.c for omap1
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/pm.h>
#include <linux/suspend.h>
#include <linux/interrupt.h>
#include <linux/module.h>
#include <linux/list.h>
#include <linux/err.h>
#include <linux/gpio.h>
28
#include <linux/clk.h>
29
#include <linux/delay.h>
30
#include <linux/slab.h>
31
#include <trace/events/power.h>
32

33
#include <asm/suspend.h>
34
#include <asm/system_misc.h>
35

36
#include <plat/sram.h>
37
#include "clockdomain.h"
38
#include "powerdomain.h"
R
Rajendra Nayak 已提交
39
#include <plat/sdrc.h>
40 41
#include <plat/prcm.h>
#include <plat/gpmc.h>
42
#include <plat/dma.h>
43

44
#include "common.h"
45
#include "cm2xxx_3xxx.h"
46 47 48
#include "cm-regbits-34xx.h"
#include "prm-regbits-34xx.h"

49
#include "prm2xxx_3xxx.h"
50
#include "pm.h"
51
#include "sdrc.h"
52
#include "control.h"
53

54 55 56
/* pm34xx errata defined in pm.h */
u16 pm34xx_errata;

57 58 59
struct power_state {
	struct powerdomain *pwrdm;
	u32 next_state;
60
#ifdef CONFIG_SUSPEND
61
	u32 saved_state;
62
#endif
63 64 65 66 67
	struct list_head node;
};

static LIST_HEAD(pwrst_list);

68
static int (*_omap_save_secure_sram)(u32 *addr);
69
void (*omap3_do_wfi_sram)(void);
70

71 72
static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
static struct powerdomain *core_pwrdm, *per_pwrdm;
73

74 75
static void omap3_core_save_context(void)
{
76
	omap3_ctrl_save_padconf();
77 78 79

	/*
	 * Force write last pad into memory, as this can fail in some
80
	 * cases according to errata 1.157, 1.185
81 82 83 84
	 */
	omap_ctrl_writel(omap_ctrl_readl(OMAP343X_PADCONF_ETK_D14),
		OMAP343X_CONTROL_MEM_WKUP + 0x2a0);

85 86 87 88 89 90
	/* Save the Interrupt controller context */
	omap_intc_save_context();
	/* Save the GPMC context */
	omap3_gpmc_save_context();
	/* Save the system control module context, padconf already save above*/
	omap3_control_save_context();
91
	omap_dma_global_context_save();
92 93 94 95 96 97 98 99 100 101
}

static void omap3_core_restore_context(void)
{
	/* Restore the control module context, padconf restored by h/w */
	omap3_control_restore_context();
	/* Restore the GPMC context */
	omap3_gpmc_restore_context();
	/* Restore the interrupt controller context */
	omap_intc_restore_context();
102
	omap_dma_global_context_restore();
103 104
}

105 106 107 108 109 110
/*
 * FIXME: This function should be called before entering off-mode after
 * OMAP3 secure services have been accessed. Currently it is only called
 * once during boot sequence, but this works as we are not using secure
 * services.
 */
111
static void omap3_save_secure_ram_context(void)
112 113
{
	u32 ret;
114
	int mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
115 116 117 118 119 120 121 122 123 124

	if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
		/*
		 * MPU next state must be set to POWER_ON temporarily,
		 * otherwise the WFI executed inside the ROM code
		 * will hang the system.
		 */
		pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
		ret = _omap_save_secure_sram((u32 *)
				__pa(omap3_secure_ram_storage));
125
		pwrdm_set_next_pwrst(mpu_pwrdm, mpu_next_state);
126 127
		/* Following is for error tracking, it should not happen */
		if (ret) {
128
			pr_err("save_secure_sram() returns %08x\n", ret);
129 130 131 132 133 134
			while (1)
				;
		}
	}
}

135 136 137 138 139 140 141 142 143 144
/*
 * PRCM Interrupt Handler Helper Function
 *
 * The purpose of this function is to clear any wake-up events latched
 * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
 * may occur whilst attempting to clear a PM_WKST_x register and thus
 * set another bit in this register. A while loop is used to ensure
 * that any peripheral wake-up events occurring while attempting to
 * clear the PM_WKST_x are detected and cleared.
 */
145
static int prcm_clear_mod_irqs(s16 module, u8 regs, u32 ignore_bits)
146
{
147
	u32 wkst, fclk, iclk, clken;
148 149 150
	u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
	u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
	u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
151 152
	u16 grpsel_off = (regs == 3) ?
		OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
153
	int c = 0;
154

155 156
	wkst = omap2_prm_read_mod_reg(module, wkst_off);
	wkst &= omap2_prm_read_mod_reg(module, grpsel_off);
157
	wkst &= ~ignore_bits;
158
	if (wkst) {
159 160
		iclk = omap2_cm_read_mod_reg(module, iclk_off);
		fclk = omap2_cm_read_mod_reg(module, fclk_off);
161
		while (wkst) {
162
			clken = wkst;
163
			omap2_cm_set_mod_reg_bits(clken, module, iclk_off);
164 165 166 167 168 169
			/*
			 * For USBHOST, we don't know whether HOST1 or
			 * HOST2 woke us up, so enable both f-clocks
			 */
			if (module == OMAP3430ES2_USBHOST_MOD)
				clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
170 171 172
			omap2_cm_set_mod_reg_bits(clken, module, fclk_off);
			omap2_prm_write_mod_reg(wkst, module, wkst_off);
			wkst = omap2_prm_read_mod_reg(module, wkst_off);
173
			wkst &= ~ignore_bits;
174
			c++;
175
		}
176 177
		omap2_cm_write_mod_reg(iclk, module, iclk_off);
		omap2_cm_write_mod_reg(fclk, module, fclk_off);
178
	}
179 180 181 182

	return c;
}

183
static irqreturn_t _prcm_int_handle_io(int irq, void *unused)
184 185 186
{
	int c;

187 188
	c = prcm_clear_mod_irqs(WKUP_MOD, 1,
		~(OMAP3430_ST_IO_MASK | OMAP3430_ST_IO_CHAIN_MASK));
189

190
	return c ? IRQ_HANDLED : IRQ_NONE;
191
}
192

193
static irqreturn_t _prcm_int_handle_wakeup(int irq, void *unused)
194
{
195
	int c;
196

197 198 199 200 201 202 203 204 205 206 207 208 209
	/*
	 * Clear all except ST_IO and ST_IO_CHAIN for wkup module,
	 * these are handled in a separate handler to avoid acking
	 * IO events before parsing in mux code
	 */
	c = prcm_clear_mod_irqs(WKUP_MOD, 1,
		OMAP3430_ST_IO_MASK | OMAP3430_ST_IO_CHAIN_MASK);
	c += prcm_clear_mod_irqs(CORE_MOD, 1, 0);
	c += prcm_clear_mod_irqs(OMAP3430_PER_MOD, 1, 0);
	if (omap_rev() > OMAP3430_REV_ES1_0) {
		c += prcm_clear_mod_irqs(CORE_MOD, 3, 0);
		c += prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1, 0);
	}
210

211
	return c ? IRQ_HANDLED : IRQ_NONE;
212 213
}

214 215 216 217 218 219 220 221 222 223 224 225 226 227 228
static void omap34xx_save_context(u32 *save)
{
	u32 val;

	/* Read Auxiliary Control Register */
	asm("mrc p15, 0, %0, c1, c0, 1" : "=r" (val));
	*save++ = 1;
	*save++ = val;

	/* Read L2 AUX ctrl register */
	asm("mrc p15, 1, %0, c9, c0, 2" : "=r" (val));
	*save++ = 1;
	*save++ = val;
}

229
static int omap34xx_do_sram_idle(unsigned long save_state)
230
{
231
	omap34xx_cpu_suspend(save_state);
232
	return 0;
233 234
}

235
void omap_sram_idle(void)
236 237 238 239 240 241 242
{
	/* Variable to tell what needs to be saved and restored
	 * in omap_sram_idle*/
	/* save_state = 0 => Nothing to save and restored */
	/* save_state = 1 => Only L1 and logic lost */
	/* save_state = 2 => Only L2 lost */
	/* save_state = 3 => L1, L2 and logic lost */
243 244 245 246
	int save_state = 0;
	int mpu_next_state = PWRDM_POWER_ON;
	int per_next_state = PWRDM_POWER_ON;
	int core_next_state = PWRDM_POWER_ON;
247
	int per_going_off;
248
	int core_prev_state;
249
	u32 sdrc_pwr = 0;
250 251 252

	mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
	switch (mpu_next_state) {
253
	case PWRDM_POWER_ON:
254 255 256 257
	case PWRDM_POWER_RET:
		/* No need to save context */
		save_state = 0;
		break;
R
Rajendra Nayak 已提交
258 259 260
	case PWRDM_POWER_OFF:
		save_state = 3;
		break;
261 262
	default:
		/* Invalid state */
263
		pr_err("Invalid mpu state in sram_idle\n");
264 265
		return;
	}
266

267 268
	/* NEON control */
	if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
269
		pwrdm_set_next_pwrst(neon_pwrdm, mpu_next_state);
270

271
	/* Enable IO-PAD and IO-CHAIN wakeups */
272
	per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
273
	core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
274

275 276 277 278
	if (mpu_next_state < PWRDM_POWER_ON) {
		pwrdm_pre_transition(mpu_pwrdm);
		pwrdm_pre_transition(neon_pwrdm);
	}
279

280
	/* PER */
281
	if (per_next_state < PWRDM_POWER_ON) {
282
		pwrdm_pre_transition(per_pwrdm);
283 284
		per_going_off = (per_next_state == PWRDM_POWER_OFF) ? 1 : 0;
		omap2_gpio_prepare_for_idle(per_going_off);
285 286 287
	}

	/* CORE */
288
	if (core_next_state < PWRDM_POWER_ON) {
289
		pwrdm_pre_transition(core_pwrdm);
290 291
		if (core_next_state == PWRDM_POWER_OFF) {
			omap3_core_save_context();
292
			omap3_cm_save_context();
293
		}
294
	}
295

296
	omap3_intc_prepare_idle();
297

298
	/*
299 300 301 302 303 304 305 306
	 * On EMU/HS devices ROM code restores a SRDC value
	 * from scratchpad which has automatic self refresh on timeout
	 * of AUTO_CNT = 1 enabled. This takes care of erratum ID i443.
	 * Hence store/restore the SDRC_POWER register here.
	 */
	if (cpu_is_omap3430() && omap_rev() >= OMAP3430_REV_ES3_0 &&
	    (omap_type() == OMAP2_DEVICE_TYPE_EMU ||
	     omap_type() == OMAP2_DEVICE_TYPE_SEC) &&
307
	    core_next_state == PWRDM_POWER_OFF)
308 309
		sdrc_pwr = sdrc_read_reg(SDRC_POWER);

R
Rajendra Nayak 已提交
310
	/*
311 312 313
	 * omap3_arm_context is the location where some ARM context
	 * get saved. The rest is placed on the stack, and restored
	 * from there before resuming.
R
Rajendra Nayak 已提交
314
	 */
315 316
	if (save_state)
		omap34xx_save_context(omap3_arm_context);
317
	if (save_state == 1 || save_state == 3)
318
		cpu_suspend(save_state, omap34xx_do_sram_idle);
319 320
	else
		omap34xx_do_sram_idle(save_state);
321

322
	/* Restore normal SDRC POWER settings */
323 324 325
	if (cpu_is_omap3430() && omap_rev() >= OMAP3430_REV_ES3_0 &&
	    (omap_type() == OMAP2_DEVICE_TYPE_EMU ||
	     omap_type() == OMAP2_DEVICE_TYPE_SEC) &&
326 327 328
	    core_next_state == PWRDM_POWER_OFF)
		sdrc_write_reg(sdrc_pwr, SDRC_POWER);

329
	/* CORE */
330
	if (core_next_state < PWRDM_POWER_ON) {
331 332 333
		core_prev_state = pwrdm_read_prev_pwrst(core_pwrdm);
		if (core_prev_state == PWRDM_POWER_OFF) {
			omap3_core_restore_context();
334
			omap3_cm_restore_context();
335
			omap3_sram_restore_context();
336
			omap2_sms_restore_context();
337
		}
338
		if (core_next_state == PWRDM_POWER_OFF)
339
			omap2_prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF_MASK,
340 341
					       OMAP3430_GR_MOD,
					       OMAP3_PRM_VOLTCTRL_OFFSET);
342
		pwrdm_post_transition(core_pwrdm);
343
	}
344
	omap3_intc_resume_idle();
345 346

	/* PER */
347
	if (per_next_state < PWRDM_POWER_ON) {
348
		omap2_gpio_resume_after_idle();
349
		pwrdm_post_transition(per_pwrdm);
350
	}
351

352 353 354 355
	if (mpu_next_state < PWRDM_POWER_ON) {
		pwrdm_post_transition(mpu_pwrdm);
		pwrdm_post_transition(neon_pwrdm);
	}
356 357 358 359 360 361
}

static void omap3_pm_idle(void)
{
	local_fiq_disable();

362
	if (omap_irq_pending())
363 364
		goto out;

365 366 367
	trace_power_start(POWER_CSTATE, 1, smp_processor_id());
	trace_cpu_idle(1, smp_processor_id());

368 369
	omap_sram_idle();

370 371 372
	trace_power_end(smp_processor_id());
	trace_cpu_idle(PWR_EVENT_EXIT, smp_processor_id());

373 374 375 376
out:
	local_fiq_enable();
}

377
#ifdef CONFIG_SUSPEND
378 379 380 381 382 383 384 385 386 387
static int omap3_pm_suspend(void)
{
	struct power_state *pwrst;
	int state, ret = 0;

	/* Read current next_pwrsts */
	list_for_each_entry(pwrst, &pwrst_list, node)
		pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
	/* Set ones wanted by suspend */
	list_for_each_entry(pwrst, &pwrst_list, node) {
388
		if (omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
389 390 391 392 393
			goto restore;
		if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
			goto restore;
	}

394 395
	omap3_intc_suspend();

396 397 398 399 400 401 402
	omap_sram_idle();

restore:
	/* Restore next_pwrsts */
	list_for_each_entry(pwrst, &pwrst_list, node) {
		state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
		if (state > pwrst->next_state) {
403 404
			pr_info("Powerdomain (%s) didn't enter "
				"target state %d\n",
405 406 407
			       pwrst->pwrdm->name, pwrst->next_state);
			ret = -1;
		}
408
		omap_set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
409 410
	}
	if (ret)
411
		pr_err("Could not enter target state in pm_suspend\n");
412
	else
413
		pr_info("Successfully put all powerdomains to target state\n");
414 415 416 417

	return ret;
}

418
#endif /* CONFIG_SUSPEND */
419

420 421 422 423 424 425 426 427 428 429 430 431 432 433

/**
 * omap3_iva_idle(): ensure IVA is in idle so it can be put into
 *                   retention
 *
 * In cases where IVA2 is activated by bootcode, it may prevent
 * full-chip retention or off-mode because it is not idle.  This
 * function forces the IVA2 into idle state so it can go
 * into retention/off and thus allow full-chip retention/off.
 *
 **/
static void __init omap3_iva_idle(void)
{
	/* ensure IVA2 clock is disabled */
434
	omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
435 436

	/* if no clock activity, nothing else to do */
437
	if (!(omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
438 439 440 441
	      OMAP3430_CLKACTIVITY_IVA2_MASK))
		return;

	/* Reset IVA2 */
442
	omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
443 444
			  OMAP3430_RST2_IVA2_MASK |
			  OMAP3430_RST3_IVA2_MASK,
445
			  OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
446 447

	/* Enable IVA2 clock */
448
	omap2_cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
449 450 451 452 453 454 455
			 OMAP3430_IVA2_MOD, CM_FCLKEN);

	/* Set IVA2 boot mode to 'idle' */
	omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
			 OMAP343X_CONTROL_IVA2_BOOTMOD);

	/* Un-reset IVA2 */
456
	omap2_prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
457 458

	/* Disable IVA2 clock */
459
	omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
460 461

	/* Reset IVA2 */
462
	omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
463 464
			  OMAP3430_RST2_IVA2_MASK |
			  OMAP3430_RST3_IVA2_MASK,
465
			  OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
466 467
}

468
static void __init omap3_d2d_idle(void)
469
{
470 471 472 473 474 475 476 477 478 479 480 481 482 483 484
	u16 mask, padconf;

	/* In a stand alone OMAP3430 where there is not a stacked
	 * modem for the D2D Idle Ack and D2D MStandby must be pulled
	 * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
	 * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
	mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
	padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
	padconf |= mask;
	omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);

	padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
	padconf |= mask;
	omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);

485
	/* reset modem */
486
	omap2_prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON_MASK |
487
			  OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST_MASK,
488
			  CORE_MOD, OMAP2_RM_RSTCTRL);
489
	omap2_prm_write_mod_reg(0, CORE_MOD, OMAP2_RM_RSTCTRL);
490
}
491

492 493
static void __init prcm_setup_regs(void)
{
494 495 496 497 498
	u32 omap3630_en_uart4_mask = cpu_is_omap3630() ?
					OMAP3630_EN_UART4_MASK : 0;
	u32 omap3630_grpsel_uart4_mask = cpu_is_omap3630() ?
					OMAP3630_GRPSEL_UART4_MASK : 0;

499
	/* XXX This should be handled by hwmod code or SCM init code */
500
	omap_ctrl_writel(OMAP3430_AUTOIDLE_MASK, OMAP2_CONTROL_SYSCONFIG);
501

502 503 504 505 506
	/*
	 * Enable control of expternal oscillator through
	 * sys_clkreq. In the long run clock framework should
	 * take care of this.
	 */
507
	omap2_prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
508 509 510 511 512
			     1 << OMAP_AUTOEXTCLKMODE_SHIFT,
			     OMAP3430_GR_MOD,
			     OMAP3_PRM_CLKSRC_CTRL_OFFSET);

	/* setup wakup source */
513
	omap2_prm_write_mod_reg(OMAP3430_EN_IO_MASK | OMAP3430_EN_GPIO1_MASK |
514
			  OMAP3430_EN_GPT1_MASK | OMAP3430_EN_GPT12_MASK,
515 516
			  WKUP_MOD, PM_WKEN);
	/* No need to write EN_IO, that is always enabled */
517
	omap2_prm_write_mod_reg(OMAP3430_GRPSEL_GPIO1_MASK |
518 519
			  OMAP3430_GRPSEL_GPT1_MASK |
			  OMAP3430_GRPSEL_GPT12_MASK,
520
			  WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
521

522
	/* Enable PM_WKEN to support DSS LPR */
523
	omap2_prm_write_mod_reg(OMAP3430_PM_WKEN_DSS_EN_DSS_MASK,
524 525
				OMAP3430_DSS_MOD, PM_WKEN);

526
	/* Enable wakeups in PER */
527
	omap2_prm_write_mod_reg(omap3630_en_uart4_mask |
528
			  OMAP3430_EN_GPIO2_MASK | OMAP3430_EN_GPIO3_MASK |
529 530 531 532
			  OMAP3430_EN_GPIO4_MASK | OMAP3430_EN_GPIO5_MASK |
			  OMAP3430_EN_GPIO6_MASK | OMAP3430_EN_UART3_MASK |
			  OMAP3430_EN_MCBSP2_MASK | OMAP3430_EN_MCBSP3_MASK |
			  OMAP3430_EN_MCBSP4_MASK,
533
			  OMAP3430_PER_MOD, PM_WKEN);
534
	/* and allow them to wake up MPU */
535
	omap2_prm_write_mod_reg(omap3630_grpsel_uart4_mask |
536
			  OMAP3430_GRPSEL_GPIO2_MASK |
537 538 539 540 541 542 543 544
			  OMAP3430_GRPSEL_GPIO3_MASK |
			  OMAP3430_GRPSEL_GPIO4_MASK |
			  OMAP3430_GRPSEL_GPIO5_MASK |
			  OMAP3430_GRPSEL_GPIO6_MASK |
			  OMAP3430_GRPSEL_UART3_MASK |
			  OMAP3430_GRPSEL_MCBSP2_MASK |
			  OMAP3430_GRPSEL_MCBSP3_MASK |
			  OMAP3430_GRPSEL_MCBSP4_MASK,
545 546
			  OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);

547
	/* Don't attach IVA interrupts */
548 549 550 551 552 553 554
	if (omap3_has_iva()) {
		omap2_prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
		omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
		omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
		omap2_prm_write_mod_reg(0, OMAP3430_PER_MOD,
					OMAP3430_PM_IVAGRPSEL);
	}
555

556
	/* Clear any pending 'reset' flags */
557 558 559 560 561 562 563
	omap2_prm_write_mod_reg(0xffffffff, MPU_MOD, OMAP2_RM_RSTST);
	omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP2_RM_RSTST);
	omap2_prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, OMAP2_RM_RSTST);
	omap2_prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, OMAP2_RM_RSTST);
	omap2_prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, OMAP2_RM_RSTST);
	omap2_prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, OMAP2_RM_RSTST);
	omap2_prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, OMAP2_RM_RSTST);
564

565
	/* Clear any pending PRCM interrupts */
566
	omap2_prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
567

568 569 570
	if (omap3_has_iva())
		omap3_iva_idle();

571
	omap3_d2d_idle();
572 573
}

574 575 576 577 578 579 580 581 582 583 584
void omap3_pm_off_mode_enable(int enable)
{
	struct power_state *pwrst;
	u32 state;

	if (enable)
		state = PWRDM_POWER_OFF;
	else
		state = PWRDM_POWER_RET;

	list_for_each_entry(pwrst, &pwrst_list, node) {
585 586 587 588
		if (IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583) &&
				pwrst->pwrdm == core_pwrdm &&
				state == PWRDM_POWER_OFF) {
			pwrst->next_state = PWRDM_POWER_RET;
589
			pr_warn("%s: Core OFF disabled due to errata i583\n",
590 591 592 593 594
				__func__);
		} else {
			pwrst->next_state = state;
		}
		omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
595 596 597
	}
}

598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621
int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
{
	struct power_state *pwrst;

	list_for_each_entry(pwrst, &pwrst_list, node) {
		if (pwrst->pwrdm == pwrdm)
			return pwrst->next_state;
	}
	return -EINVAL;
}

int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
{
	struct power_state *pwrst;

	list_for_each_entry(pwrst, &pwrst_list, node) {
		if (pwrst->pwrdm == pwrdm) {
			pwrst->next_state = state;
			return 0;
		}
	}
	return -EINVAL;
}

622
static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
623 624 625 626 627 628
{
	struct power_state *pwrst;

	if (!pwrdm->pwrsts)
		return 0;

629
	pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
630 631 632 633 634 635 636 637 638
	if (!pwrst)
		return -ENOMEM;
	pwrst->pwrdm = pwrdm;
	pwrst->next_state = PWRDM_POWER_RET;
	list_add(&pwrst->node, &pwrst_list);

	if (pwrdm_has_hdwr_sar(pwrdm))
		pwrdm_enable_hdwr_sar(pwrdm);

639
	return omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
640 641
}

642 643 644 645 646 647 648
/*
 * Push functions to SRAM
 *
 * The minimum set of functions is pushed to SRAM for execution:
 * - omap3_do_wfi for erratum i581 WA,
 * - save_secure_ram_context for security extensions.
 */
649 650
void omap_push_sram_idle(void)
{
651 652
	omap3_do_wfi_sram = omap_sram_push(omap3_do_wfi, omap3_do_wfi_sz);

653 654 655
	if (omap_type() != OMAP2_DEVICE_TYPE_GP)
		_omap_save_secure_sram = omap_sram_push(save_secure_ram_context,
				save_secure_ram_context_sz);
656 657
}

658 659
static void __init pm_errata_configure(void)
{
660
	if (cpu_is_omap3630()) {
661
		pm34xx_errata |= PM_RTA_ERRATUM_i608;
662 663
		/* Enable the l2 cache toggling in sleep logic */
		enable_omap3630_toggle_l2_on_restore();
664 665
		if (omap_rev() < OMAP3630_REV_ES1_2)
			pm34xx_errata |= PM_SDRC_WAKEUP_ERRATUM_i583;
666
	}
667 668
}

669
int __init omap3_pm_init(void)
670 671
{
	struct power_state *pwrst, *tmp;
672
	struct clockdomain *neon_clkdm, *mpu_clkdm;
673 674
	int ret;

675 676 677
	if (!omap3_has_io_chain_ctrl())
		pr_warning("PM: no software I/O chain control; some wakeups may be lost\n");

678 679
	pm_errata_configure();

680 681 682 683
	/* XXX prcm_setup_regs needs to be before enabling hw
	 * supervised mode for powerdomains */
	prcm_setup_regs();

684 685 686 687 688 689 690 691 692 693 694 695
	ret = request_irq(omap_prcm_event_to_irq("wkup"),
		_prcm_int_handle_wakeup, IRQF_NO_SUSPEND, "pm_wkup", NULL);

	if (ret) {
		pr_err("pm: Failed to request pm_wkup irq\n");
		goto err1;
	}

	/* IO interrupt is shared with mux code */
	ret = request_irq(omap_prcm_event_to_irq("io"),
		_prcm_int_handle_io, IRQF_SHARED | IRQF_NO_SUSPEND, "pm_io",
		omap3_pm_init);
696
	enable_irq(omap_prcm_event_to_irq("io"));
697

698
	if (ret) {
699
		pr_err("pm: Failed to request pm_io irq\n");
700
		goto err2;
701 702
	}

703
	ret = pwrdm_for_each(pwrdms_setup, NULL);
704
	if (ret) {
705
		pr_err("Failed to setup powerdomains\n");
706
		goto err3;
707 708
	}

709
	(void) clkdm_for_each(omap_pm_clkdms_setup, NULL);
710 711 712

	mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
	if (mpu_pwrdm == NULL) {
713
		pr_err("Failed to get mpu_pwrdm\n");
714 715
		ret = -EINVAL;
		goto err3;
716 717
	}

718 719 720 721
	neon_pwrdm = pwrdm_lookup("neon_pwrdm");
	per_pwrdm = pwrdm_lookup("per_pwrdm");
	core_pwrdm = pwrdm_lookup("core_pwrdm");

722 723 724
	neon_clkdm = clkdm_lookup("neon_clkdm");
	mpu_clkdm = clkdm_lookup("mpu_clkdm");

725
#ifdef CONFIG_SUSPEND
726 727
	omap_pm_suspend = omap3_pm_suspend;
#endif
728

729
	arm_pm_idle = omap3_pm_idle;
730
	omap3_idle_init();
731

732 733 734 735 736 737 738 739
	/*
	 * RTA is disabled during initialization as per erratum i608
	 * it is safer to disable RTA by the bootloader, but we would like
	 * to be doubly sure here and prevent any mishaps.
	 */
	if (IS_PM34XX_ERRATUM(PM_RTA_ERRATUM_i608))
		omap3630_ctrl_disable_rta();

740
	clkdm_add_wkdep(neon_clkdm, mpu_clkdm);
741 742 743 744
	if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
		omap3_secure_ram_storage =
			kmalloc(0x803F, GFP_KERNEL);
		if (!omap3_secure_ram_storage)
745 746
			pr_err("Memory allocation failed when "
			       "allocating for secure sram context\n");
747 748 749 750 751

		local_irq_disable();
		local_fiq_disable();

		omap_dma_global_context_save();
752
		omap3_save_secure_ram_context();
753 754 755 756
		omap_dma_global_context_restore();

		local_irq_enable();
		local_fiq_enable();
757 758
	}

759
	omap3_save_scratchpad_contents();
760
	return ret;
761 762

err3:
763 764 765 766
	list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
		list_del(&pwrst->node);
		kfree(pwrst);
	}
767 768 769 770
	free_irq(omap_prcm_event_to_irq("io"), omap3_pm_init);
err2:
	free_irq(omap_prcm_event_to_irq("wkup"), NULL);
err1:
771 772
	return ret;
}