dss.c 27.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * linux/drivers/video/omap2/dss/dss.c
 *
 * Copyright (C) 2009 Nokia Corporation
 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
 *
 * Some code and ideas taken from drivers/video/omap/ driver
 * by Imre Deak.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "DSS"

#include <linux/kernel.h>
T
Tomi Valkeinen 已提交
26
#include <linux/module.h>
27
#include <linux/io.h>
28
#include <linux/export.h>
29 30 31 32
#include <linux/err.h>
#include <linux/delay.h>
#include <linux/seq_file.h>
#include <linux/clk.h>
33
#include <linux/pinctrl/consumer.h>
34
#include <linux/platform_device.h>
35
#include <linux/pm_runtime.h>
36
#include <linux/gfp.h>
37
#include <linux/sizes.h>
38 39
#include <linux/mfd/syscon.h>
#include <linux/regmap.h>
T
Tomi Valkeinen 已提交
40
#include <linux/of.h>
41
#include <linux/regulator/consumer.h>
T
Tomi Valkeinen 已提交
42
#include <linux/suspend.h>
T
Tomi Valkeinen 已提交
43
#include <linux/component.h>
44

45
#include <video/omapdss.h>
46

47
#include "dss.h"
48
#include "dss_features.h"
49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71

#define DSS_SZ_REGS			SZ_512

struct dss_reg {
	u16 idx;
};

#define DSS_REG(idx)			((const struct dss_reg) { idx })

#define DSS_REVISION			DSS_REG(0x0000)
#define DSS_SYSCONFIG			DSS_REG(0x0010)
#define DSS_SYSSTATUS			DSS_REG(0x0014)
#define DSS_CONTROL			DSS_REG(0x0040)
#define DSS_SDI_CONTROL			DSS_REG(0x0044)
#define DSS_PLL_CONTROL			DSS_REG(0x0048)
#define DSS_SDI_STATUS			DSS_REG(0x005C)

#define REG_GET(idx, start, end) \
	FLD_GET(dss_read_reg(idx), start, end)

#define REG_FLD_MOD(idx, val, start, end) \
	dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))

72 73 74
struct dss_features {
	u8 fck_div_max;
	u8 dss_fck_multiplier;
75
	const char *parent_clk_name;
T
Tomi Valkeinen 已提交
76
	const enum omap_display_type *ports;
77
	int num_ports;
78
	int (*dpi_select_source)(int port, enum omap_channel channel);
79 80
};

81
static struct {
82
	struct platform_device *pdev;
83
	void __iomem    *base;
84 85
	struct regmap	*syscon_pll_ctrl;
	u32		syscon_pll_ctrl_offset;
86

87
	struct clk	*parent_clk;
88
	struct clk	*dss_clk;
89
	unsigned long	dss_clk_rate;
90 91 92 93 94

	unsigned long	cache_req_pck;
	unsigned long	cache_prate;
	struct dispc_clock_info cache_dispc_cinfo;

95
	enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI];
96 97
	enum omap_dss_clk_source dispc_clk_source;
	enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
98

99
	bool		ctx_valid;
100
	u32		ctx[DSS_SZ_REGS / sizeof(u32)];
101 102

	const struct dss_features *feat;
103 104 105

	struct dss_pll	*video1_pll;
	struct dss_pll	*video2_pll;
106 107
} dss;

108
static const char * const dss_generic_clk_source_names[] = {
109 110 111
	[OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC]	= "DSI_PLL_HSDIV_DISPC",
	[OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI]	= "DSI_PLL_HSDIV_DSI",
	[OMAP_DSS_CLK_SRC_FCK]			= "DSS_FCK",
T
Tomi Valkeinen 已提交
112 113
	[OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC]	= "DSI_PLL2_HSDIV_DISPC",
	[OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI]	= "DSI_PLL2_HSDIV_DSI",
114 115
};

116 117 118 119 120 121 122 123
static bool dss_initialized;

bool omapdss_is_initialized(void)
{
	return dss_initialized;
}
EXPORT_SYMBOL(omapdss_is_initialized);

124 125 126 127 128 129 130 131 132 133 134 135 136 137 138
static inline void dss_write_reg(const struct dss_reg idx, u32 val)
{
	__raw_writel(val, dss.base + idx.idx);
}

static inline u32 dss_read_reg(const struct dss_reg idx)
{
	return __raw_readl(dss.base + idx.idx);
}

#define SR(reg) \
	dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
#define RR(reg) \
	dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])

139
static void dss_save_context(void)
140
{
141
	DSSDBG("dss_save_context\n");
142 143 144

	SR(CONTROL);

145 146 147 148 149
	if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
			OMAP_DISPLAY_TYPE_SDI) {
		SR(SDI_CONTROL);
		SR(PLL_CONTROL);
	}
150 151 152 153

	dss.ctx_valid = true;

	DSSDBG("context saved\n");
154 155
}

156
static void dss_restore_context(void)
157
{
158
	DSSDBG("dss_restore_context\n");
159

160 161 162
	if (!dss.ctx_valid)
		return;

163 164
	RR(CONTROL);

165 166 167 168 169
	if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
			OMAP_DISPLAY_TYPE_SDI) {
		RR(SDI_CONTROL);
		RR(PLL_CONTROL);
	}
170 171

	DSSDBG("context restored\n");
172 173 174 175 176
}

#undef SR
#undef RR

177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269
void dss_ctrl_pll_enable(enum dss_pll_id pll_id, bool enable)
{
	unsigned shift;
	unsigned val;

	if (!dss.syscon_pll_ctrl)
		return;

	val = !enable;

	switch (pll_id) {
	case DSS_PLL_VIDEO1:
		shift = 0;
		break;
	case DSS_PLL_VIDEO2:
		shift = 1;
		break;
	case DSS_PLL_HDMI:
		shift = 2;
		break;
	default:
		DSSERR("illegal DSS PLL ID %d\n", pll_id);
		return;
	}

	regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
		1 << shift, val << shift);
}

void dss_ctrl_pll_set_control_mux(enum dss_pll_id pll_id,
	enum omap_channel channel)
{
	unsigned shift, val;

	if (!dss.syscon_pll_ctrl)
		return;

	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD:
		shift = 3;

		switch (pll_id) {
		case DSS_PLL_VIDEO1:
			val = 0; break;
		case DSS_PLL_HDMI:
			val = 1; break;
		default:
			DSSERR("error in PLL mux config for LCD\n");
			return;
		}

		break;
	case OMAP_DSS_CHANNEL_LCD2:
		shift = 5;

		switch (pll_id) {
		case DSS_PLL_VIDEO1:
			val = 0; break;
		case DSS_PLL_VIDEO2:
			val = 1; break;
		case DSS_PLL_HDMI:
			val = 2; break;
		default:
			DSSERR("error in PLL mux config for LCD2\n");
			return;
		}

		break;
	case OMAP_DSS_CHANNEL_LCD3:
		shift = 7;

		switch (pll_id) {
		case DSS_PLL_VIDEO1:
			val = 1; break;
		case DSS_PLL_VIDEO2:
			val = 0; break;
		case DSS_PLL_HDMI:
			val = 2; break;
		default:
			DSSERR("error in PLL mux config for LCD3\n");
			return;
		}

		break;
	default:
		DSSERR("error in PLL mux config\n");
		return;
	}

	regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
		0x3 << shift, val << shift);
}

270
void dss_sdi_init(int datapairs)
271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356
{
	u32 l;

	BUG_ON(datapairs > 3 || datapairs < 1);

	l = dss_read_reg(DSS_SDI_CONTROL);
	l = FLD_MOD(l, 0xf, 19, 15);		/* SDI_PDIV */
	l = FLD_MOD(l, datapairs-1, 3, 2);	/* SDI_PRSEL */
	l = FLD_MOD(l, 2, 1, 0);		/* SDI_BWSEL */
	dss_write_reg(DSS_SDI_CONTROL, l);

	l = dss_read_reg(DSS_PLL_CONTROL);
	l = FLD_MOD(l, 0x7, 25, 22);	/* SDI_PLL_FREQSEL */
	l = FLD_MOD(l, 0xb, 16, 11);	/* SDI_PLL_REGN */
	l = FLD_MOD(l, 0xb4, 10, 1);	/* SDI_PLL_REGM */
	dss_write_reg(DSS_PLL_CONTROL, l);
}

int dss_sdi_enable(void)
{
	unsigned long timeout;

	dispc_pck_free_enable(1);

	/* Reset SDI PLL */
	REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
	udelay(1);	/* wait 2x PCLK */

	/* Lock SDI PLL */
	REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */

	/* Waiting for PLL lock request to complete */
	timeout = jiffies + msecs_to_jiffies(500);
	while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
		if (time_after_eq(jiffies, timeout)) {
			DSSERR("PLL lock request timed out\n");
			goto err1;
		}
	}

	/* Clearing PLL_GO bit */
	REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);

	/* Waiting for PLL to lock */
	timeout = jiffies + msecs_to_jiffies(500);
	while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
		if (time_after_eq(jiffies, timeout)) {
			DSSERR("PLL lock timed out\n");
			goto err1;
		}
	}

	dispc_lcd_enable_signal(1);

	/* Waiting for SDI reset to complete */
	timeout = jiffies + msecs_to_jiffies(500);
	while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
		if (time_after_eq(jiffies, timeout)) {
			DSSERR("SDI reset timed out\n");
			goto err2;
		}
	}

	return 0;

 err2:
	dispc_lcd_enable_signal(0);
 err1:
	/* Reset SDI PLL */
	REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */

	dispc_pck_free_enable(0);

	return -ETIMEDOUT;
}

void dss_sdi_disable(void)
{
	dispc_lcd_enable_signal(0);

	dispc_pck_free_enable(0);

	/* Reset SDI PLL */
	REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
}

357
const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
358
{
359
	return dss_generic_clk_source_names[clk_src];
360 361
}

362 363
void dss_dump_clocks(struct seq_file *s)
{
364 365
	const char *fclk_name, *fclk_real_name;
	unsigned long fclk_rate;
366

367 368
	if (dss_runtime_get())
		return;
369 370 371

	seq_printf(s, "- DSS -\n");

372 373
	fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
	fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
374
	fclk_rate = clk_get_rate(dss.dss_clk);
375

T
Tomi Valkeinen 已提交
376 377 378
	seq_printf(s, "%s (%s) = %lu\n",
			fclk_name, fclk_real_name,
			fclk_rate);
379

380
	dss_runtime_put();
381 382
}

383
static void dss_dump_regs(struct seq_file *s)
384 385 386
{
#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))

387 388
	if (dss_runtime_get())
		return;
389 390 391 392 393

	DUMPREG(DSS_REVISION);
	DUMPREG(DSS_SYSCONFIG);
	DUMPREG(DSS_SYSSTATUS);
	DUMPREG(DSS_CONTROL);
394 395 396 397 398 399 400

	if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
			OMAP_DISPLAY_TYPE_SDI) {
		DUMPREG(DSS_SDI_CONTROL);
		DUMPREG(DSS_PLL_CONTROL);
		DUMPREG(DSS_SDI_STATUS);
	}
401

402
	dss_runtime_put();
403 404 405
#undef DUMPREG
}

406
static void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
407 408
{
	int b;
409
	u8 start, end;
410

411
	switch (clk_src) {
412
	case OMAP_DSS_CLK_SRC_FCK:
413 414
		b = 0;
		break;
415
	case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
416 417
		b = 1;
		break;
418 419 420
	case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
		b = 2;
		break;
421 422
	default:
		BUG();
423
		return;
424
	}
425

426 427 428
	dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);

	REG_FLD_MOD(DSS_CONTROL, b, start, end);	/* DISPC_CLK_SWITCH */
429 430 431 432

	dss.dispc_clk_source = clk_src;
}

433 434
void dss_select_dsi_clk_source(int dsi_module,
		enum omap_dss_clk_source clk_src)
435
{
436
	int b, pos;
437

438
	switch (clk_src) {
439
	case OMAP_DSS_CLK_SRC_FCK:
440 441
		b = 0;
		break;
442
	case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
443
		BUG_ON(dsi_module != 0);
444 445
		b = 1;
		break;
446 447 448 449
	case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
		BUG_ON(dsi_module != 1);
		b = 1;
		break;
450 451
	default:
		BUG();
452
		return;
453
	}
454

455 456
	pos = dsi_module == 0 ? 1 : 10;
	REG_FLD_MOD(DSS_CONTROL, b, pos, pos);	/* DSIx_CLK_SWITCH */
457

458
	dss.dsi_clk_source[dsi_module] = clk_src;
459 460
}

461
void dss_select_lcd_clk_source(enum omap_channel channel,
462
		enum omap_dss_clk_source clk_src)
463 464 465
{
	int b, ix, pos;

466 467
	if (!dss_has_feature(FEAT_LCD_CLK_SRC)) {
		dss_select_dispc_clk_source(clk_src);
468
		return;
469
	}
470 471

	switch (clk_src) {
472
	case OMAP_DSS_CLK_SRC_FCK:
473 474
		b = 0;
		break;
475
	case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
476 477 478
		BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
		b = 1;
		break;
479
	case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
480 481
		BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2 &&
		       channel != OMAP_DSS_CHANNEL_LCD3);
482 483
		b = 1;
		break;
484 485
	default:
		BUG();
486
		return;
487 488
	}

489 490
	pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
	     (channel == OMAP_DSS_CHANNEL_LCD2 ? 12 : 19);
491 492
	REG_FLD_MOD(DSS_CONTROL, b, pos, pos);	/* LCDx_CLK_SWITCH */

493 494
	ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
	    (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
495 496 497
	dss.lcd_clk_source[ix] = clk_src;
}

498
enum omap_dss_clk_source dss_get_dispc_clk_source(void)
499
{
500
	return dss.dispc_clk_source;
501 502
}

503
enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module)
504
{
505
	return dss.dsi_clk_source[dsi_module];
506 507
}

508
enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
509
{
510
	if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
511 512
		int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
			(channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
513 514 515 516 517 518
		return dss.lcd_clk_source[ix];
	} else {
		/* LCD_CLK source is the same as DISPC_FCLK source for
		 * OMAP2 and OMAP3 */
		return dss.dispc_clk_source;
	}
519 520
}

521 522
bool dss_div_calc(unsigned long pck, unsigned long fck_min,
		dss_div_calc_func func, void *data)
523 524 525 526 527 528
{
	int fckd, fckd_start, fckd_stop;
	unsigned long fck;
	unsigned long fck_hw_max;
	unsigned long fckd_hw_max;
	unsigned long prate;
529
	unsigned m;
530

531 532
	fck_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);

533
	if (dss.parent_clk == NULL) {
534 535 536 537 538 539 540 541
		unsigned pckd;

		pckd = fck_hw_max / pck;

		fck = pck * pckd;

		fck = clk_round_rate(dss.dss_clk, fck);

542
		return func(fck, data);
543 544 545 546
	}

	fckd_hw_max = dss.feat->fck_div_max;

547
	m = dss.feat->dss_fck_multiplier;
548
	prate = clk_get_rate(dss.parent_clk);
549 550 551

	fck_min = fck_min ? fck_min : 1;

552 553
	fckd_start = min(prate * m / fck_min, fckd_hw_max);
	fckd_stop = max(DIV_ROUND_UP(prate * m, fck_hw_max), 1ul);
554 555

	for (fckd = fckd_start; fckd >= fckd_stop; --fckd) {
556
		fck = DIV_ROUND_UP(prate, fckd) * m;
557

558
		if (func(fck, data))
559 560 561 562 563 564
			return true;
	}

	return false;
}

565
int dss_set_fck_rate(unsigned long rate)
566
{
567
	int r;
568

569
	DSSDBG("set fck to %lu\n", rate);
570

571 572 573
	r = clk_set_rate(dss.dss_clk, rate);
	if (r)
		return r;
574

575 576
	dss.dss_clk_rate = clk_get_rate(dss.dss_clk);

577
	WARN_ONCE(dss.dss_clk_rate != rate,
578
			"clk rate mismatch: %lu != %lu", dss.dss_clk_rate,
579
			rate);
580 581 582 583

	return 0;
}

584 585 586 587 588
unsigned long dss_get_dispc_clk_rate(void)
{
	return dss.dss_clk_rate;
}

T
Tomi Valkeinen 已提交
589 590 591
static int dss_setup_default_clock(void)
{
	unsigned long max_dss_fck, prate;
592
	unsigned long fck;
T
Tomi Valkeinen 已提交
593 594 595 596 597
	unsigned fck_div;
	int r;

	max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);

598 599 600 601
	if (dss.parent_clk == NULL) {
		fck = clk_round_rate(dss.dss_clk, max_dss_fck);
	} else {
		prate = clk_get_rate(dss.parent_clk);
T
Tomi Valkeinen 已提交
602

603 604
		fck_div = DIV_ROUND_UP(prate * dss.feat->dss_fck_multiplier,
				max_dss_fck);
605
		fck = DIV_ROUND_UP(prate, fck_div) * dss.feat->dss_fck_multiplier;
606
	}
T
Tomi Valkeinen 已提交
607

608
	r = dss_set_fck_rate(fck);
T
Tomi Valkeinen 已提交
609 610 611 612 613 614
	if (r)
		return r;

	return 0;
}

615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634
void dss_set_venc_output(enum omap_dss_venc_type type)
{
	int l = 0;

	if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
		l = 0;
	else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
		l = 1;
	else
		BUG();

	/* venc out selection. 0 = comp, 1 = svideo */
	REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
}

void dss_set_dac_pwrdn_bgz(bool enable)
{
	REG_FLD_MOD(DSS_CONTROL, enable, 5, 5);	/* DAC Power-Down Control */
}

635
void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
636
{
637 638 639 640 641 642 643 644 645 646
	enum omap_display_type dp;
	dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);

	/* Complain about invalid selections */
	WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC));
	WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI));

	/* Select only if we have options */
	if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI))
		REG_FLD_MOD(DSS_CONTROL, src, 15, 15);	/* VENC_HDMI_SWITCH */
647 648
}

649 650 651 652 653 654 655 656
enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
{
	enum omap_display_type displays;

	displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
	if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
		return DSS_VENC_TV_CLK;

657 658 659
	if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0)
		return DSS_HDMI_M_PCLK;

660 661 662
	return REG_GET(DSS_CONTROL, 15, 15);
}

663
static int dss_dpi_select_source_omap2_omap3(int port, enum omap_channel channel)
664 665 666 667 668 669 670
{
	if (channel != OMAP_DSS_CHANNEL_LCD)
		return -EINVAL;

	return 0;
}

671
static int dss_dpi_select_source_omap4(int port, enum omap_channel channel)
672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690
{
	int val;

	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD2:
		val = 0;
		break;
	case OMAP_DSS_CHANNEL_DIGIT:
		val = 1;
		break;
	default:
		return -EINVAL;
	}

	REG_FLD_MOD(DSS_CONTROL, val, 17, 17);

	return 0;
}

691
static int dss_dpi_select_source_omap5(int port, enum omap_channel channel)
692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716
{
	int val;

	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD:
		val = 1;
		break;
	case OMAP_DSS_CHANNEL_LCD2:
		val = 2;
		break;
	case OMAP_DSS_CHANNEL_LCD3:
		val = 3;
		break;
	case OMAP_DSS_CHANNEL_DIGIT:
		val = 0;
		break;
	default:
		return -EINVAL;
	}

	REG_FLD_MOD(DSS_CONTROL, val, 17, 16);

	return 0;
}

717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736
static int dss_dpi_select_source_dra7xx(int port, enum omap_channel channel)
{
	switch (port) {
	case 0:
		return dss_dpi_select_source_omap5(port, channel);
	case 1:
		if (channel != OMAP_DSS_CHANNEL_LCD2)
			return -EINVAL;
		break;
	case 2:
		if (channel != OMAP_DSS_CHANNEL_LCD3)
			return -EINVAL;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

737
int dss_dpi_select_source(int port, enum omap_channel channel)
738
{
739
	return dss.feat->dpi_select_source(port, channel);
740 741
}

742 743
static int dss_get_clocks(void)
{
744
	struct clk *clk;
745

A
Archit Taneja 已提交
746
	clk = devm_clk_get(&dss.pdev->dev, "fck");
747 748
	if (IS_ERR(clk)) {
		DSSERR("can't get clock fck\n");
A
Archit Taneja 已提交
749
		return PTR_ERR(clk);
750
	}
751

752
	dss.dss_clk = clk;
753

754 755
	if (dss.feat->parent_clk_name) {
		clk = clk_get(NULL, dss.feat->parent_clk_name);
756
		if (IS_ERR(clk)) {
757
			DSSERR("Failed to get %s\n", dss.feat->parent_clk_name);
A
Archit Taneja 已提交
758
			return PTR_ERR(clk);
759 760 761
		}
	} else {
		clk = NULL;
762 763
	}

764
	dss.parent_clk = clk;
765

766 767 768 769 770
	return 0;
}

static void dss_put_clocks(void)
{
771 772
	if (dss.parent_clk)
		clk_put(dss.parent_clk);
773 774
}

775
int dss_runtime_get(void)
776
{
777
	int r;
778

779
	DSSDBG("dss_runtime_get\n");
780

781 782 783
	r = pm_runtime_get_sync(&dss.pdev->dev);
	WARN_ON(r < 0);
	return r < 0 ? r : 0;
784 785
}

786
void dss_runtime_put(void)
787
{
788
	int r;
789

790
	DSSDBG("dss_runtime_put\n");
791

792
	r = pm_runtime_put_sync(&dss.pdev->dev);
793
	WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
794 795 796
}

/* DEBUGFS */
797
#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
798 799 800 801 802 803 804 805 806 807
void dss_debug_dump_clocks(struct seq_file *s)
{
	dss_dump_clocks(s);
	dispc_dump_clocks(s);
#ifdef CONFIG_OMAP2_DSS_DSI
	dsi_dump_clocks(s);
#endif
}
#endif

808

T
Tomi Valkeinen 已提交
809
static const enum omap_display_type omap2plus_ports[] = {
810 811 812
	OMAP_DISPLAY_TYPE_DPI,
};

T
Tomi Valkeinen 已提交
813
static const enum omap_display_type omap34xx_ports[] = {
814 815 816 817
	OMAP_DISPLAY_TYPE_DPI,
	OMAP_DISPLAY_TYPE_SDI,
};

818 819 820 821 822 823
static const enum omap_display_type dra7xx_ports[] = {
	OMAP_DISPLAY_TYPE_DPI,
	OMAP_DISPLAY_TYPE_DPI,
	OMAP_DISPLAY_TYPE_DPI,
};

824
static const struct dss_features omap24xx_dss_feats = {
825 826 827 828 829
	/*
	 * fck div max is really 16, but the divider range has gaps. The range
	 * from 1 to 6 has no gaps, so let's use that as a max.
	 */
	.fck_div_max		=	6,
830
	.dss_fck_multiplier	=	2,
831
	.parent_clk_name	=	"core_ck",
832
	.dpi_select_source	=	&dss_dpi_select_source_omap2_omap3,
833 834
	.ports			=	omap2plus_ports,
	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
835 836
};

837
static const struct dss_features omap34xx_dss_feats = {
838 839
	.fck_div_max		=	16,
	.dss_fck_multiplier	=	2,
840
	.parent_clk_name	=	"dpll4_ck",
841
	.dpi_select_source	=	&dss_dpi_select_source_omap2_omap3,
842 843
	.ports			=	omap34xx_ports,
	.num_ports		=	ARRAY_SIZE(omap34xx_ports),
844 845
};

846
static const struct dss_features omap3630_dss_feats = {
847 848
	.fck_div_max		=	32,
	.dss_fck_multiplier	=	1,
849
	.parent_clk_name	=	"dpll4_ck",
850
	.dpi_select_source	=	&dss_dpi_select_source_omap2_omap3,
851 852
	.ports			=	omap2plus_ports,
	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
853 854
};

855
static const struct dss_features omap44xx_dss_feats = {
856 857
	.fck_div_max		=	32,
	.dss_fck_multiplier	=	1,
858
	.parent_clk_name	=	"dpll_per_x2_ck",
859
	.dpi_select_source	=	&dss_dpi_select_source_omap4,
860 861
	.ports			=	omap2plus_ports,
	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
862 863
};

864
static const struct dss_features omap54xx_dss_feats = {
865 866
	.fck_div_max		=	64,
	.dss_fck_multiplier	=	1,
867
	.parent_clk_name	=	"dpll_per_x2_ck",
868
	.dpi_select_source	=	&dss_dpi_select_source_omap5,
869 870
	.ports			=	omap2plus_ports,
	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
871 872
};

873
static const struct dss_features am43xx_dss_feats = {
874 875 876 877
	.fck_div_max		=	0,
	.dss_fck_multiplier	=	0,
	.parent_clk_name	=	NULL,
	.dpi_select_source	=	&dss_dpi_select_source_omap2_omap3,
878 879
	.ports			=	omap2plus_ports,
	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
880 881
};

882
static const struct dss_features dra7xx_dss_feats = {
883 884 885 886 887 888 889 890
	.fck_div_max		=	64,
	.dss_fck_multiplier	=	1,
	.parent_clk_name	=	"dpll_per_x2_ck",
	.dpi_select_source	=	&dss_dpi_select_source_dra7xx,
	.ports			=	dra7xx_ports,
	.num_ports		=	ARRAY_SIZE(dra7xx_ports),
};

891
static int dss_init_features(struct platform_device *pdev)
892 893 894 895
{
	const struct dss_features *src;
	struct dss_features *dst;

T
Tomi Valkeinen 已提交
896
	dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
897
	if (!dst) {
T
Tomi Valkeinen 已提交
898
		dev_err(&pdev->dev, "Failed to allocate local DSS Features\n");
899 900 901
		return -ENOMEM;
	}

902
	switch (omapdss_get_version()) {
T
Tomi Valkeinen 已提交
903
	case OMAPDSS_VER_OMAP24xx:
904
		src = &omap24xx_dss_feats;
T
Tomi Valkeinen 已提交
905 906 907 908 909
		break;

	case OMAPDSS_VER_OMAP34xx_ES1:
	case OMAPDSS_VER_OMAP34xx_ES3:
	case OMAPDSS_VER_AM35xx:
910
		src = &omap34xx_dss_feats;
T
Tomi Valkeinen 已提交
911 912 913
		break;

	case OMAPDSS_VER_OMAP3630:
914
		src = &omap3630_dss_feats;
T
Tomi Valkeinen 已提交
915 916 917 918 919
		break;

	case OMAPDSS_VER_OMAP4430_ES1:
	case OMAPDSS_VER_OMAP4430_ES2:
	case OMAPDSS_VER_OMAP4:
920
		src = &omap44xx_dss_feats;
T
Tomi Valkeinen 已提交
921 922 923
		break;

	case OMAPDSS_VER_OMAP5:
924
		src = &omap54xx_dss_feats;
T
Tomi Valkeinen 已提交
925 926
		break;

927 928 929 930
	case OMAPDSS_VER_AM43xx:
		src = &am43xx_dss_feats;
		break;

931 932 933 934
	case OMAPDSS_VER_DRA7xx:
		src = &dra7xx_dss_feats;
		break;

T
Tomi Valkeinen 已提交
935
	default:
936
		return -ENODEV;
T
Tomi Valkeinen 已提交
937
	}
938 939 940 941 942 943 944

	memcpy(dst, src, sizeof(*dst));
	dss.feat = dst;

	return 0;
}

945
static int dss_init_ports(struct platform_device *pdev)
T
Tomi Valkeinen 已提交
946 947 948 949 950 951 952 953 954
{
	struct device_node *parent = pdev->dev.of_node;
	struct device_node *port;
	int r;

	if (parent == NULL)
		return 0;

	port = omapdss_of_get_next_port(parent, NULL);
955
	if (!port)
T
Tomi Valkeinen 已提交
956 957
		return 0;

958 959 960
	if (dss.feat->num_ports == 0)
		return 0;

T
Tomi Valkeinen 已提交
961
	do {
962
		enum omap_display_type port_type;
T
Tomi Valkeinen 已提交
963 964 965 966 967 968
		u32 reg;

		r = of_property_read_u32(port, "reg", &reg);
		if (r)
			reg = 0;

969 970
		if (reg >= dss.feat->num_ports)
			continue;
T
Tomi Valkeinen 已提交
971

972
		port_type = dss.feat->ports[reg];
T
Tomi Valkeinen 已提交
973

974 975 976 977 978 979 980 981 982 983
		switch (port_type) {
		case OMAP_DISPLAY_TYPE_DPI:
			dpi_init_port(pdev, port);
			break;
		case OMAP_DISPLAY_TYPE_SDI:
			sdi_init_port(pdev, port);
			break;
		default:
			break;
		}
T
Tomi Valkeinen 已提交
984 985 986 987 988
	} while ((port = omapdss_of_get_next_port(parent, port)) != NULL);

	return 0;
}

989
static void dss_uninit_ports(struct platform_device *pdev)
T
Tomi Valkeinen 已提交
990
{
991 992 993 994 995 996 997 998 999 1000
	struct device_node *parent = pdev->dev.of_node;
	struct device_node *port;

	if (parent == NULL)
		return;

	port = omapdss_of_get_next_port(parent, NULL);
	if (!port)
		return;

1001 1002
	if (dss.feat->num_ports == 0)
		return;
T
Tomi Valkeinen 已提交
1003

1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028
	do {
		enum omap_display_type port_type;
		u32 reg;
		int r;

		r = of_property_read_u32(port, "reg", &reg);
		if (r)
			reg = 0;

		if (reg >= dss.feat->num_ports)
			continue;

		port_type = dss.feat->ports[reg];

		switch (port_type) {
		case OMAP_DISPLAY_TYPE_DPI:
			dpi_uninit_port(port);
			break;
		case OMAP_DISPLAY_TYPE_SDI:
			sdi_uninit_port(port);
			break;
		default:
			break;
		}
	} while ((port = omapdss_of_get_next_port(parent, port)) != NULL);
T
Tomi Valkeinen 已提交
1029 1030
}

1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091
static int dss_video_pll_probe(struct platform_device *pdev)
{
	struct device_node *np = pdev->dev.of_node;
	struct regulator *pll_regulator;
	int r;

	if (!np)
		return 0;

	if (of_property_read_bool(np, "syscon-pll-ctrl")) {
		dss.syscon_pll_ctrl = syscon_regmap_lookup_by_phandle(np,
			"syscon-pll-ctrl");
		if (IS_ERR(dss.syscon_pll_ctrl)) {
			dev_err(&pdev->dev,
				"failed to get syscon-pll-ctrl regmap\n");
			return PTR_ERR(dss.syscon_pll_ctrl);
		}

		if (of_property_read_u32_index(np, "syscon-pll-ctrl", 1,
				&dss.syscon_pll_ctrl_offset)) {
			dev_err(&pdev->dev,
				"failed to get syscon-pll-ctrl offset\n");
			return -EINVAL;
		}
	}

	pll_regulator = devm_regulator_get(&pdev->dev, "vdda_video");
	if (IS_ERR(pll_regulator)) {
		r = PTR_ERR(pll_regulator);

		switch (r) {
		case -ENOENT:
			pll_regulator = NULL;
			break;

		case -EPROBE_DEFER:
			return -EPROBE_DEFER;

		default:
			DSSERR("can't get DPLL VDDA regulator\n");
			return r;
		}
	}

	if (of_property_match_string(np, "reg-names", "pll1") >= 0) {
		dss.video1_pll = dss_video_pll_init(pdev, 0, pll_regulator);
		if (IS_ERR(dss.video1_pll))
			return PTR_ERR(dss.video1_pll);
	}

	if (of_property_match_string(np, "reg-names", "pll2") >= 0) {
		dss.video2_pll = dss_video_pll_init(pdev, 1, pll_regulator);
		if (IS_ERR(dss.video2_pll)) {
			dss_video_pll_uninit(dss.video1_pll);
			return PTR_ERR(dss.video2_pll);
		}
	}

	return 0;
}

1092
/* DSS HW IP initialisation */
T
Tomi Valkeinen 已提交
1093
static int dss_bind(struct device *dev)
1094
{
T
Tomi Valkeinen 已提交
1095
	struct platform_device *pdev = to_platform_device(dev);
1096 1097
	struct resource *dss_mem;
	u32 rev;
1098 1099 1100 1101
	int r;

	dss.pdev = pdev;

T
Tomi Valkeinen 已提交
1102
	r = dss_init_features(dss.pdev);
1103 1104 1105
	if (r)
		return r;

1106 1107 1108
	dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
	if (!dss_mem) {
		DSSERR("can't get IORESOURCE_MEM DSS\n");
1109
		return -EINVAL;
1110
	}
1111

J
Julia Lawall 已提交
1112 1113
	dss.base = devm_ioremap(&pdev->dev, dss_mem->start,
				resource_size(dss_mem));
1114 1115
	if (!dss.base) {
		DSSERR("can't ioremap DSS\n");
1116
		return -ENOMEM;
1117 1118
	}

1119 1120
	r = dss_get_clocks();
	if (r)
1121
		return r;
1122

T
Tomi Valkeinen 已提交
1123 1124 1125 1126
	r = dss_setup_default_clock();
	if (r)
		goto err_setup_clocks;

1127 1128 1129 1130
	r = dss_video_pll_probe(pdev);
	if (r)
		goto err_pll_init;

1131 1132 1133 1134
	r = dss_init_ports(pdev);
	if (r)
		goto err_init_ports;

1135
	pm_runtime_enable(&pdev->dev);
1136

1137 1138 1139
	r = dss_runtime_get();
	if (r)
		goto err_runtime_get;
1140

1141 1142
	dss.dss_clk_rate = clk_get_rate(dss.dss_clk);

1143 1144 1145
	/* Select DPLL */
	REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);

1146 1147
	dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);

1148 1149 1150 1151 1152 1153 1154 1155 1156 1157
#ifdef CONFIG_OMAP2_DSS_VENC
	REG_FLD_MOD(DSS_CONTROL, 1, 4, 4);	/* venc dac demen */
	REG_FLD_MOD(DSS_CONTROL, 1, 3, 3);	/* venc clock 4x enable */
	REG_FLD_MOD(DSS_CONTROL, 0, 2, 2);	/* venc clock mode = normal */
#endif
	dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
	dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
	dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
	dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
	dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
1158

1159 1160 1161 1162
	rev = dss_read_reg(DSS_REVISION);
	printk(KERN_INFO "OMAP DSS rev %d.%d\n",
			FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));

1163
	dss_runtime_put();
1164

T
Tomi Valkeinen 已提交
1165 1166 1167 1168
	r = component_bind_all(&pdev->dev, NULL);
	if (r)
		goto err_component;

1169 1170
	dss_debugfs_create_file("dss", dss_dump_regs);

T
Tomi Valkeinen 已提交
1171 1172
	pm_set_vt_switch(0);

1173 1174
	dss_initialized = true;

1175
	return 0;
1176

T
Tomi Valkeinen 已提交
1177
err_component:
1178 1179
err_runtime_get:
	pm_runtime_disable(&pdev->dev);
1180 1181
	dss_uninit_ports(pdev);
err_init_ports:
1182 1183 1184 1185 1186
	if (dss.video1_pll)
		dss_video_pll_uninit(dss.video1_pll);

	if (dss.video2_pll)
		dss_video_pll_uninit(dss.video2_pll);
1187
err_pll_init:
T
Tomi Valkeinen 已提交
1188
err_setup_clocks:
1189
	dss_put_clocks();
1190 1191 1192
	return r;
}

T
Tomi Valkeinen 已提交
1193
static void dss_unbind(struct device *dev)
1194
{
T
Tomi Valkeinen 已提交
1195 1196
	struct platform_device *pdev = to_platform_device(dev);

1197 1198
	dss_initialized = false;

T
Tomi Valkeinen 已提交
1199 1200
	component_unbind_all(&pdev->dev, NULL);

1201 1202 1203 1204 1205 1206
	if (dss.video1_pll)
		dss_video_pll_uninit(dss.video1_pll);

	if (dss.video2_pll)
		dss_video_pll_uninit(dss.video2_pll);

A
Archit Taneja 已提交
1207
	dss_uninit_ports(pdev);
T
Tomi Valkeinen 已提交
1208

1209
	pm_runtime_disable(&pdev->dev);
1210 1211

	dss_put_clocks();
T
Tomi Valkeinen 已提交
1212 1213 1214 1215 1216 1217
}

static const struct component_master_ops dss_component_ops = {
	.bind = dss_bind,
	.unbind = dss_unbind,
};
1218

T
Tomi Valkeinen 已提交
1219 1220 1221 1222 1223 1224 1225 1226 1227 1228
static int dss_component_compare(struct device *dev, void *data)
{
	struct device *child = data;
	return dev == child;
}

static int dss_add_child_component(struct device *dev, void *data)
{
	struct component_match **match = data;

1229 1230 1231 1232 1233 1234 1235 1236 1237
	/*
	 * HACK
	 * We don't have a working driver for rfbi, so skip it here always.
	 * Otherwise dss will never get probed successfully, as it will wait
	 * for rfbi to get probed.
	 */
	if (strstr(dev_name(dev), "rfbi"))
		return 0;

T
Tomi Valkeinen 已提交
1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260
	component_match_add(dev->parent, match, dss_component_compare, dev);

	return 0;
}

static int dss_probe(struct platform_device *pdev)
{
	struct component_match *match = NULL;
	int r;

	/* add all the child devices as components */
	device_for_each_child(&pdev->dev, &match, dss_add_child_component);

	r = component_master_add_with_match(&pdev->dev, &dss_component_ops, match);
	if (r)
		return r;

	return 0;
}

static int dss_remove(struct platform_device *pdev)
{
	component_master_del(&pdev->dev, &dss_component_ops);
1261 1262 1263
	return 0;
}

1264 1265 1266
static int dss_runtime_suspend(struct device *dev)
{
	dss_save_context();
1267
	dss_set_min_bus_tput(dev, 0);
D
Dave Gerlach 已提交
1268 1269 1270

	pinctrl_pm_select_sleep_state(dev);

1271 1272 1273 1274 1275
	return 0;
}

static int dss_runtime_resume(struct device *dev)
{
1276
	int r;
D
Dave Gerlach 已提交
1277 1278 1279

	pinctrl_pm_select_default_state(dev);

1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290
	/*
	 * Set an arbitrarily high tput request to ensure OPP100.
	 * What we should really do is to make a request to stay in OPP100,
	 * without any tput requirements, but that is not currently possible
	 * via the PM layer.
	 */

	r = dss_set_min_bus_tput(dev, 1000000000);
	if (r)
		return r;

1291
	dss_restore_context();
1292 1293 1294 1295 1296 1297 1298 1299
	return 0;
}

static const struct dev_pm_ops dss_pm_ops = {
	.runtime_suspend = dss_runtime_suspend,
	.runtime_resume = dss_runtime_resume,
};

T
Tomi Valkeinen 已提交
1300 1301 1302 1303
static const struct of_device_id dss_of_match[] = {
	{ .compatible = "ti,omap2-dss", },
	{ .compatible = "ti,omap3-dss", },
	{ .compatible = "ti,omap4-dss", },
1304
	{ .compatible = "ti,omap5-dss", },
1305
	{ .compatible = "ti,dra7-dss", },
T
Tomi Valkeinen 已提交
1306 1307 1308 1309 1310
	{},
};

MODULE_DEVICE_TABLE(of, dss_of_match);

1311
static struct platform_driver omap_dsshw_driver = {
T
Tomi Valkeinen 已提交
1312 1313
	.probe		= dss_probe,
	.remove		= dss_remove,
1314 1315
	.driver         = {
		.name   = "omapdss_dss",
1316
		.pm	= &dss_pm_ops,
T
Tomi Valkeinen 已提交
1317
		.of_match_table = dss_of_match,
T
Tomi Valkeinen 已提交
1318
		.suppress_bind_attrs = true,
1319 1320 1321
	},
};

T
Tomi Valkeinen 已提交
1322
int __init dss_init_platform_driver(void)
1323
{
T
Tomi Valkeinen 已提交
1324
	return platform_driver_register(&omap_dsshw_driver);
1325 1326 1327 1328
}

void dss_uninit_platform_driver(void)
{
1329
	platform_driver_unregister(&omap_dsshw_driver);
1330
}