viamode.c 33.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
 * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.

 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public
 * License as published by the Free Software Foundation;
 * either version 2, or (at your option) any later version.

 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
 * the implied warranty of MERCHANTABILITY or FITNESS FOR
 * A PARTICULAR PURPOSE.See the GNU General Public License
 * for more details.

 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc.,
 * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
 */

22
#include <linux/via-core.h>
23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191
#include "global.h"

struct io_reg CN400_ModeXregs[] = { {VIASR, SR10, 0xFF, 0x01},
{VIASR, SR15, 0x02, 0x02},
{VIASR, SR16, 0xBF, 0x08},
{VIASR, SR17, 0xFF, 0x1F},
{VIASR, SR18, 0xFF, 0x4E},
{VIASR, SR1A, 0xFB, 0x08},
{VIASR, SR1E, 0x0F, 0x01},
{VIASR, SR2A, 0xFF, 0x00},
{VIACR, CR0A, 0xFF, 0x1E},	/* Cursor Start                        */
{VIACR, CR0B, 0xFF, 0x00},	/* Cursor End                          */
{VIACR, CR0E, 0xFF, 0x00},	/* Cursor Location High                */
{VIACR, CR0F, 0xFF, 0x00},	/* Cursor Localtion Low                */
{VIACR, CR32, 0xFF, 0x00},
{VIACR, CR33, 0xFF, 0x00},
{VIACR, CR35, 0xFF, 0x00},
{VIACR, CR36, 0x08, 0x00},
{VIACR, CR69, 0xFF, 0x00},
{VIACR, CR6A, 0xFF, 0x40},
{VIACR, CR6B, 0xFF, 0x00},
{VIACR, CR6C, 0xFF, 0x00},
{VIACR, CR88, 0xFF, 0x40},	/* LCD Panel Type                      */
{VIACR, CR89, 0xFF, 0x00},	/* LCD Timing Control 0                */
{VIACR, CR8A, 0xFF, 0x88},	/* LCD Timing Control 1                */
{VIACR, CR8B, 0xFF, 0x69},	/* LCD Power Sequence Control 0        */
{VIACR, CR8C, 0xFF, 0x57},	/* LCD Power Sequence Control 1        */
{VIACR, CR8D, 0xFF, 0x00},	/* LCD Power Sequence Control 2        */
{VIACR, CR8E, 0xFF, 0x7B},	/* LCD Power Sequence Control 3        */
{VIACR, CR8F, 0xFF, 0x03},	/* LCD Power Sequence Control 4        */
{VIACR, CR90, 0xFF, 0x30},	/* LCD Power Sequence Control 5        */
{VIACR, CR91, 0xFF, 0xA0},	/* 24/12 bit LVDS Data off             */
{VIACR, CR96, 0xFF, 0x00},
{VIACR, CR97, 0xFF, 0x00},
{VIACR, CR99, 0xFF, 0x00},
{VIACR, CR9B, 0xFF, 0x00}
};

/* Video Mode Table for VT3314 chipset*/
/* Common Setting for Video Mode */
struct io_reg CN700_ModeXregs[] = { {VIASR, SR10, 0xFF, 0x01},
{VIASR, SR15, 0x02, 0x02},
{VIASR, SR16, 0xBF, 0x08},
{VIASR, SR17, 0xFF, 0x1F},
{VIASR, SR18, 0xFF, 0x4E},
{VIASR, SR1A, 0xFB, 0x82},
{VIASR, SR1B, 0xFF, 0xF0},
{VIASR, SR1F, 0xFF, 0x00},
{VIASR, SR1E, 0xFF, 0x01},
{VIASR, SR22, 0xFF, 0x1F},
{VIASR, SR2A, 0x0F, 0x00},
{VIASR, SR2E, 0xFF, 0xFF},
{VIASR, SR3F, 0xFF, 0xFF},
{VIASR, SR40, 0xF7, 0x00},
{VIASR, CR30, 0xFF, 0x04},
{VIACR, CR32, 0xFF, 0x00},
{VIACR, CR33, 0x7F, 0x00},
{VIACR, CR35, 0xFF, 0x00},
{VIACR, CR36, 0xFF, 0x31},
{VIACR, CR41, 0xFF, 0x80},
{VIACR, CR42, 0xFF, 0x00},
{VIACR, CR55, 0x80, 0x00},
{VIACR, CR5D, 0x80, 0x00},	/*Horizontal Retrace Start bit[11] should be 0*/
{VIACR, CR68, 0xFF, 0x67},	/* Default FIFO For IGA2 */
{VIACR, CR69, 0xFF, 0x00},
{VIACR, CR6A, 0xFD, 0x40},
{VIACR, CR6B, 0xFF, 0x00},
{VIACR, CR6C, 0xFF, 0x00},
{VIACR, CR77, 0xFF, 0x00},	/* LCD scaling Factor */
{VIACR, CR78, 0xFF, 0x00},	/* LCD scaling Factor */
{VIACR, CR79, 0xFF, 0x00},	/* LCD scaling Factor */
{VIACR, CR9F, 0x03, 0x00},	/* LCD scaling Factor */
{VIACR, CR88, 0xFF, 0x40},	/* LCD Panel Type */
{VIACR, CR89, 0xFF, 0x00},	/* LCD Timing Control 0 */
{VIACR, CR8A, 0xFF, 0x88},	/* LCD Timing Control 1 */
{VIACR, CR8B, 0xFF, 0x5D},	/* LCD Power Sequence Control 0 */
{VIACR, CR8C, 0xFF, 0x2B},	/* LCD Power Sequence Control 1 */
{VIACR, CR8D, 0xFF, 0x6F},	/* LCD Power Sequence Control 2 */
{VIACR, CR8E, 0xFF, 0x2B},	/* LCD Power Sequence Control 3 */
{VIACR, CR8F, 0xFF, 0x01},	/* LCD Power Sequence Control 4 */
{VIACR, CR90, 0xFF, 0x01},	/* LCD Power Sequence Control 5 */
{VIACR, CR91, 0xFF, 0xA0},	/* 24/12 bit LVDS Data off */
{VIACR, CR96, 0xFF, 0x00},
{VIACR, CR97, 0xFF, 0x00},
{VIACR, CR99, 0xFF, 0x00},
{VIACR, CR9B, 0xFF, 0x00},
{VIACR, CR9D, 0xFF, 0x80},
{VIACR, CR9E, 0xFF, 0x80}
};

struct io_reg KM400_ModeXregs[] = {
	{VIASR, SR10, 0xFF, 0x01},	/* Unlock Register                 */
	{VIASR, SR16, 0xFF, 0x08},	/* Display FIFO threshold Control  */
	{VIASR, SR17, 0xFF, 0x1F},	/* Display FIFO Control            */
	{VIASR, SR18, 0xFF, 0x4E},	/* GFX PREQ threshold              */
	{VIASR, SR1A, 0xFF, 0x0a},	/* GFX PREQ threshold              */
	{VIASR, SR1F, 0xFF, 0x00},	/* Memory Control 0                */
	{VIASR, SR1B, 0xFF, 0xF0},	/* Power Management Control 0      */
	{VIASR, SR1E, 0xFF, 0x01},	/* Power Management Control        */
	{VIASR, SR20, 0xFF, 0x00},	/* Sequencer Arbiter Control 0     */
	{VIASR, SR21, 0xFF, 0x00},	/* Sequencer Arbiter Control 1     */
	{VIASR, SR22, 0xFF, 0x1F},	/* Display Arbiter Control 1       */
	{VIASR, SR2A, 0xFF, 0x00},	/* Power Management Control 5      */
	{VIASR, SR2D, 0xFF, 0xFF},	/* Power Management Control 1      */
	{VIASR, SR2E, 0xFF, 0xFF},	/* Power Management Control 2      */
	{VIACR, CR0A, 0xFF, 0x1E},	/* Cursor Start                    */
	{VIACR, CR0B, 0xFF, 0x00},	/* Cursor End                      */
	{VIACR, CR0E, 0xFF, 0x00},	/* Cursor Location High            */
	{VIACR, CR0F, 0xFF, 0x00},	/* Cursor Localtion Low            */
	{VIACR, CR33, 0xFF, 0x00},
	{VIACR, CR55, 0x80, 0x00},
	{VIACR, CR5D, 0x80, 0x00},
	{VIACR, CR36, 0xFF, 0x01},	/* Power Mangement 3                  */
	{VIACR, CR68, 0xFF, 0x67},	/* Default FIFO For IGA2              */
	{VIACR, CR6A, 0x20, 0x20},	/* Extended FIFO On                   */
	{VIACR, CR88, 0xFF, 0x40},	/* LCD Panel Type                     */
	{VIACR, CR89, 0xFF, 0x00},	/* LCD Timing Control 0               */
	{VIACR, CR8A, 0xFF, 0x88},	/* LCD Timing Control 1               */
	{VIACR, CR8B, 0xFF, 0x2D},	/* LCD Power Sequence Control 0       */
	{VIACR, CR8C, 0xFF, 0x2D},	/* LCD Power Sequence Control 1       */
	{VIACR, CR8D, 0xFF, 0xC8},	/* LCD Power Sequence Control 2       */
	{VIACR, CR8E, 0xFF, 0x36},	/* LCD Power Sequence Control 3       */
	{VIACR, CR8F, 0xFF, 0x00},	/* LCD Power Sequence Control 4       */
	{VIACR, CR90, 0xFF, 0x10},	/* LCD Power Sequence Control 5       */
	{VIACR, CR91, 0xFF, 0xA0},	/* 24/12 bit LVDS Data off            */
	{VIACR, CR96, 0xFF, 0x03},	/* DVP0        ; DVP0 Clock Skew */
	{VIACR, CR97, 0xFF, 0x03},	/* DFP high    ; DFPH Clock Skew */
	{VIACR, CR99, 0xFF, 0x03},	/* DFP low           ; DFPL Clock Skew*/
	{VIACR, CR9B, 0xFF, 0x07}	/* DVI on DVP1       ; DVP1 Clock Skew*/
};

/* For VT3324: Common Setting for Video Mode */
struct io_reg CX700_ModeXregs[] = { {VIASR, SR10, 0xFF, 0x01},
{VIASR, SR15, 0x02, 0x02},
{VIASR, SR16, 0xBF, 0x08},
{VIASR, SR17, 0xFF, 0x1F},
{VIASR, SR18, 0xFF, 0x4E},
{VIASR, SR1A, 0xFB, 0x08},
{VIASR, SR1B, 0xFF, 0xF0},
{VIASR, SR1E, 0xFF, 0x01},
{VIASR, SR2A, 0xFF, 0x00},
{VIASR, SR2D, 0xFF, 0xFF},	/* VCK and LCK PLL power on.           */
{VIACR, CR0A, 0xFF, 0x1E},	/* Cursor Start                        */
{VIACR, CR0B, 0xFF, 0x00},	/* Cursor End                          */
{VIACR, CR0E, 0xFF, 0x00},	/* Cursor Location High                */
{VIACR, CR0F, 0xFF, 0x00},	/* Cursor Localtion Low                */
{VIACR, CR32, 0xFF, 0x00},
{VIACR, CR33, 0xFF, 0x00},
{VIACR, CR35, 0xFF, 0x00},
{VIACR, CR36, 0x08, 0x00},
{VIACR, CR47, 0xC8, 0x00},	/* Clear VCK Plus. */
{VIACR, CR69, 0xFF, 0x00},
{VIACR, CR6A, 0xFF, 0x40},
{VIACR, CR6B, 0xFF, 0x00},
{VIACR, CR6C, 0xFF, 0x00},
{VIACR, CR88, 0xFF, 0x40},	/* LCD Panel Type                      */
{VIACR, CR89, 0xFF, 0x00},	/* LCD Timing Control 0                */
{VIACR, CR8A, 0xFF, 0x88},	/* LCD Timing Control 1                */
{VIACR, CRD4, 0xFF, 0x81},	/* Second power sequence control       */
{VIACR, CR8B, 0xFF, 0x5D},	/* LCD Power Sequence Control 0        */
{VIACR, CR8C, 0xFF, 0x2B},	/* LCD Power Sequence Control 1        */
{VIACR, CR8D, 0xFF, 0x6F},	/* LCD Power Sequence Control 2        */
{VIACR, CR8E, 0xFF, 0x2B},	/* LCD Power Sequence Control 3        */
{VIACR, CR8F, 0xFF, 0x01},	/* LCD Power Sequence Control 4        */
{VIACR, CR90, 0xFF, 0x01},	/* LCD Power Sequence Control 5        */
{VIACR, CR91, 0xFF, 0x80},	/* 24/12 bit LVDS Data off             */
{VIACR, CR96, 0xFF, 0x00},
{VIACR, CR97, 0xFF, 0x00},
{VIACR, CR99, 0xFF, 0x00},
192
{VIACR, CR9B, 0xFF, 0x00}
193 194
};

195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234
struct io_reg VX855_ModeXregs[] = {
{VIASR, SR10, 0xFF, 0x01},
{VIASR, SR15, 0x02, 0x02},
{VIASR, SR16, 0xBF, 0x08},
{VIASR, SR17, 0xFF, 0x1F},
{VIASR, SR18, 0xFF, 0x4E},
{VIASR, SR1A, 0xFB, 0x08},
{VIASR, SR1B, 0xFF, 0xF0},
{VIASR, SR1E, 0x07, 0x01},
{VIASR, SR2A, 0xF0, 0x00},
{VIASR, SR58, 0xFF, 0x00},
{VIASR, SR59, 0xFF, 0x00},
{VIASR, SR2D, 0xFF, 0xFF},	/* VCK and LCK PLL power on.           */
{VIACR, CR09, 0xFF, 0x00},	/* Initial CR09=0*/
{VIACR, CR11, 0x8F, 0x00},	/* IGA1 initial  Vertical end       */
{VIACR, CR17, 0x7F, 0x00}, 	/* IGA1 CRT Mode control init   */
{VIACR, CR0A, 0xFF, 0x1E},	/* Cursor Start                        */
{VIACR, CR0B, 0xFF, 0x00},	/* Cursor End                          */
{VIACR, CR0E, 0xFF, 0x00},	/* Cursor Location High                */
{VIACR, CR0F, 0xFF, 0x00},	/* Cursor Localtion Low                */
{VIACR, CR32, 0xFF, 0x00},
{VIACR, CR33, 0x7F, 0x00},
{VIACR, CR35, 0xFF, 0x00},
{VIACR, CR36, 0x08, 0x00},
{VIACR, CR69, 0xFF, 0x00},
{VIACR, CR6A, 0xFD, 0x60},
{VIACR, CR6B, 0xFF, 0x00},
{VIACR, CR6C, 0xFF, 0x00},
{VIACR, CR88, 0xFF, 0x40},          /* LCD Panel Type                      */
{VIACR, CR89, 0xFF, 0x00},          /* LCD Timing Control 0                */
{VIACR, CR8A, 0xFF, 0x88},          /* LCD Timing Control 1                */
{VIACR, CRD4, 0xFF, 0x81},          /* Second power sequence control       */
{VIACR, CR91, 0xFF, 0x80},          /* 24/12 bit LVDS Data off             */
{VIACR, CR96, 0xFF, 0x00},
{VIACR, CR97, 0xFF, 0x00},
{VIACR, CR99, 0xFF, 0x00},
{VIACR, CR9B, 0xFF, 0x00},
{VIACR, CRD2, 0xFF, 0xFF}           /* TMDS/LVDS control register.         */
};

235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265
/* Video Mode Table */
/* Common Setting for Video Mode */
struct io_reg CLE266_ModeXregs[] = { {VIASR, SR1E, 0xF0, 0x00},
{VIASR, SR2A, 0x0F, 0x00},
{VIASR, SR15, 0x02, 0x02},
{VIASR, SR16, 0xBF, 0x08},
{VIASR, SR17, 0xFF, 0x1F},
{VIASR, SR18, 0xFF, 0x4E},
{VIASR, SR1A, 0xFB, 0x08},

{VIACR, CR32, 0xFF, 0x00},
{VIACR, CR35, 0xFF, 0x00},
{VIACR, CR36, 0x08, 0x00},
{VIACR, CR6A, 0xFF, 0x80},
{VIACR, CR6A, 0xFF, 0xC0},

{VIACR, CR55, 0x80, 0x00},
{VIACR, CR5D, 0x80, 0x00},

{VIAGR, GR20, 0xFF, 0x00},
{VIAGR, GR21, 0xFF, 0x00},
{VIAGR, GR22, 0xFF, 0x00},

};

/* Mode:1024X768 */
struct io_reg PM1024x768[] = { {VIASR, 0x16, 0xBF, 0x0C},
{VIASR, 0x18, 0xFF, 0x4C}
};

struct patch_table res_patch_table[] = {
266
	{ARRAY_SIZE(PM1024x768), PM1024x768}
267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294
};

/* struct VPITTable {
	unsigned char  Misc;
	unsigned char  SR[StdSR];
	unsigned char  CR[StdCR];
	unsigned char  GR[StdGR];
	unsigned char  AR[StdAR];
 };*/

struct VPITTable VPIT = {
	/* Msic */
	0xC7,
	/* Sequencer */
	{0x01, 0x0F, 0x00, 0x0E},
	/* Graphic Controller */
	{0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x05, 0x0F, 0xFF},
	/* Attribute Controller */
	{0x00, 0x01, 0x02, 0x03, 0x04, 0x05, 0x06, 0x07,
	 0x08, 0x09, 0x0A, 0x0B, 0x0C, 0x0D, 0x0E, 0x0F,
	 0x01, 0x00, 0x0F, 0x00}
};

/********************/
/* Mode Table       */
/********************/

/* 480x640 */
295
static struct crt_mode_table CRTM480x640[] = {
296
	/* r_rate,              hsp,             vsp   */
297
	/* HT,  HA,  HBS, HBE, HSS, HSE, VT,  VA,  VBS, VBE, VSS, VSE */
298
	{REFRESH_60, M480X640_R60_HSP, M480X640_R60_VSP,
299 300 301 302
	 {624, 480, 480, 144, 504, 48, 663, 640, 640, 23, 641, 3} }	/* GTF*/
};

/* 640x480*/
303
static struct crt_mode_table CRTM640x480[] = {
304
	/*r_rate,hsp,vsp */
305
	/*HT,  HA,  HBS, HBE, HSS, HSE, VT,  VA,  VBS, VBE, VSS, VSE */
306
	{REFRESH_60, M640X480_R60_HSP, M640X480_R60_VSP,
307
	 {800, 640, 648, 144, 656, 96, 525, 480, 480, 45, 490, 2} },
308
	{REFRESH_75, M640X480_R75_HSP, M640X480_R75_VSP,
309
	 {840, 640, 640, 200, 656, 64, 500, 480, 480, 20, 481, 3} },
310
	{REFRESH_85, M640X480_R85_HSP, M640X480_R85_VSP,
311
	 {832, 640, 640, 192, 696, 56, 509, 480, 480, 29, 481, 3} },
312
	{REFRESH_100, M640X480_R100_HSP, M640X480_R100_VSP,
313
	 {848, 640, 640, 208, 680, 64, 509, 480, 480, 29, 481, 3} }, /*GTF*/
314 315
	{REFRESH_120, M640X480_R120_HSP, M640X480_R120_VSP,
	 {848, 640, 640, 208, 680, 64, 515, 480, 480, 35, 481, 3} } /*GTF*/
316 317 318
};

/*720x480 (GTF)*/
319
static struct crt_mode_table CRTM720x480[] = {
320
	/*r_rate,hsp,vsp      */
321
	/*HT, HA,  HBS, HBE, HSS, HSE, VT,  VA,  VBS, VBE, VSS, VSE */
322
	{REFRESH_60, M720X480_R60_HSP, M720X480_R60_VSP,
323 324 325 326 327
	 {896, 720, 720, 176, 736, 72, 497, 480, 480, 17, 481, 3} }

};

/*720x576 (GTF)*/
328
static struct crt_mode_table CRTM720x576[] = {
329
	/*r_rate,hsp,vsp */
330
	/*HT,  HA,  HBS, HBE, HSS, HSE, VT,  VA,  VBS, VBE, VSS, VSE */
331
	{REFRESH_60, M720X576_R60_HSP, M720X576_R60_VSP,
332 333 334 335
	 {912, 720, 720, 192, 744, 72, 597, 576, 576, 21, 577, 3} }
};

/* 800x480 (CVT) */
336
static struct crt_mode_table CRTM800x480[] = {
337
	/* r_rate,              hsp,             vsp   */
338
	/* HT,  HA,  HBS, HBE, HSS, HSE, VT,  VA,  VBS, VBE, VSS, VSE */
339
	{REFRESH_60, M800X480_R60_HSP, M800X480_R60_VSP,
340 341 342 343
	 {992, 800, 800, 192, 824, 72, 500, 480, 480, 20, 483, 7} }
};

/* 800x600*/
344
static struct crt_mode_table CRTM800x600[] = {
345
	/*r_rate,hsp,vsp     */
346
	/*HT,   HA,  HBS, HBE, HSS, HSE, VT,  VA,  VBS, VBE, VSS, VSE */
347
	{REFRESH_60, M800X600_R60_HSP, M800X600_R60_VSP,
348
	 {1056, 800, 800, 256, 840, 128, 628, 600, 600, 28, 601, 4} },
349
	{REFRESH_75, M800X600_R75_HSP, M800X600_R75_VSP,
350
	 {1056, 800, 800, 256, 816, 80, 625, 600, 600, 25, 601, 3} },
351
	{REFRESH_85, M800X600_R85_HSP, M800X600_R85_VSP,
352
	 {1048, 800, 800, 248, 832, 64, 631, 600, 600, 31, 601, 3} },
353
	{REFRESH_100, M800X600_R100_HSP, M800X600_R100_VSP,
354
	 {1072, 800, 800, 272, 848, 88, 636, 600, 600, 36, 601, 3} },
355 356
	{REFRESH_120, M800X600_R120_HSP, M800X600_R120_VSP,
	 {1088, 800, 800, 288, 856, 88, 643, 600, 600, 43, 601, 3} }
357 358 359
};

/* 848x480 (CVT) */
360
static struct crt_mode_table CRTM848x480[] = {
361
	/* r_rate,              hsp,             vsp   */
362
	/* HT,  HA,  HBS, HBE, HSS, HSE, VT,  VA,  VBS, VBE, VSS, VSE */
363
	{REFRESH_60, M848X480_R60_HSP, M848X480_R60_VSP,
364 365 366 367
	 {1056, 848, 848, 208, 872, 80, 500, 480, 480, 20, 483, 5} }
};

/*856x480 (GTF) convert to 852x480*/
368
static struct crt_mode_table CRTM852x480[] = {
369
	/*r_rate,hsp,vsp     */
370
	/*HT,   HA,  HBS, HBE, HSS, HSE, VT,  VA,  VBS, VBE, VSS, VSE */
371
	{REFRESH_60, M852X480_R60_HSP, M852X480_R60_VSP,
372 373 374 375
	{1064, 856, 856, 208, 872, 88, 497, 480, 480, 17, 481, 3} }
};

/*1024x512 (GTF)*/
376
static struct crt_mode_table CRTM1024x512[] = {
377
	/*r_rate,hsp,vsp     */
378
	/*HT,   HA,  HBS, HBE, HSS, HSE, VT,  VA,  VBS, VBE, VSS, VSE */
379
	{REFRESH_60, M1024X512_R60_HSP, M1024X512_R60_VSP,
380 381 382 383 384
	 {1296, 1024, 1024, 272, 1056, 104, 531, 512, 512, 19, 513, 3} }

};

/* 1024x600*/
385
static struct crt_mode_table CRTM1024x600[] = {
386
	/*r_rate,hsp,vsp */
387
	/*HT,  HA,   HBS,  HBE, HSS,  HSE, VT,  VA,  VBS, VBE, VSS, VSE */
388
	{REFRESH_60, M1024X600_R60_HSP, M1024X600_R60_VSP,
389 390 391 392
	 {1312, 1024, 1024, 288, 1064, 104, 622, 600, 600, 22, 601, 3} },
};

/* 1024x768*/
393
static struct crt_mode_table CRTM1024x768[] = {
394
	/*r_rate,hsp,vsp */
395
	/*HT,  HA,   HBS,  HBE, HSS,  HSE, VT,  VA,  VBS, VBE, VSS, VSE */
396
	{REFRESH_60, M1024X768_R60_HSP, M1024X768_R60_VSP,
397
	{1344, 1024, 1024, 320, 1048, 136, 806, 768, 768, 38, 771, 6} },
398
	{REFRESH_75, M1024X768_R75_HSP, M1024X768_R75_VSP,
399
	{1312, 1024, 1024, 288, 1040, 96, 800, 768, 768, 32, 769, 3} },
400
	{REFRESH_85, M1024X768_R85_HSP, M1024X768_R85_VSP,
401
	{1376, 1024, 1024, 352, 1072, 96, 808, 768, 768, 40, 769, 3} },
402
	{REFRESH_100, M1024X768_R100_HSP, M1024X768_R100_VSP,
403 404 405 406
	{1392, 1024, 1024, 368, 1096, 112, 814, 768, 768, 46, 769, 3} }
};

/* 1152x864*/
407
static struct crt_mode_table CRTM1152x864[] = {
408
	/*r_rate,hsp,vsp      */
409
	/*HT,  HA,   HBS,  HBE, HSS,  HSE, VT,  VA,  VBS, VBE, VSS, VSE */
410
	{REFRESH_75, M1152X864_R75_HSP, M1152X864_R75_VSP,
411 412 413 414 415
	 {1600, 1152, 1152, 448, 1216, 128, 900, 864, 864, 36, 865, 3} }

};

/* 1280x720 (HDMI 720P)*/
416
static struct crt_mode_table CRTM1280x720[] = {
417
	/*r_rate,hsp,vsp */
418
	/*HT,  HA,   HBS,  HBE, HSS,  HSE, VT,  VA,  VBS, VBE, VSS, VSE      */
419
	{REFRESH_60, M1280X720_R60_HSP, M1280X720_R60_VSP,
420
	 {1648, 1280, 1280, 368, 1392, 40, 750, 720, 720, 30, 725, 5} },
421
	{REFRESH_50, M1280X720_R50_HSP, M1280X720_R50_VSP,
422 423 424 425
	 {1632, 1280, 1280, 352, 1328, 128, 741, 720, 720, 21, 721, 3} }
};

/*1280x768 (GTF)*/
426
static struct crt_mode_table CRTM1280x768[] = {
427
	/*r_rate,hsp,vsp     */
428
	/*HT,  HA,   HBS,  HBE, HSS,  HSE, VT,  VA,  VBS, VBE, VSS, VSE */
429
	{REFRESH_60, M1280X768_R60_HSP, M1280X768_R60_VSP,
430
	 {1680, 1280, 1280, 400, 1344, 136, 795, 768, 768, 27, 769, 3} },
431
	{REFRESH_50, M1280X768_R50_HSP, M1280X768_R50_VSP,
432 433 434 435
	 {1648, 1280, 1280, 368, 1336, 128, 791, 768, 768, 23, 769, 3} }
};

/* 1280x800 (CVT) */
436
static struct crt_mode_table CRTM1280x800[] = {
437
	/* r_rate,              hsp,             vsp   */
438
	/* HT,  HA,  HBS, HBE, HSS, HSE, VT,  VA,  VBS, VBE, VSS, VSE */
439
	{REFRESH_60, M1280X800_R60_HSP, M1280X800_R60_VSP,
440 441 442 443
	 {1680, 1280, 1280, 400, 1352, 128, 831, 800, 800, 31, 803, 6} }
};

/*1280x960*/
444
static struct crt_mode_table CRTM1280x960[] = {
445
	/*r_rate,hsp,vsp */
446
	/*HT,  HA,   HBS,  HBE, HSS,  HSE, VT,  VA,  VBS, VBE, VSS, VSE */
447
	{REFRESH_60, M1280X960_R60_HSP, M1280X960_R60_VSP,
448 449 450 451
	 {1800, 1280, 1280, 520, 1376, 112, 1000, 960, 960, 40, 961, 3} }
};

/* 1280x1024*/
452
static struct crt_mode_table CRTM1280x1024[] = {
453
	/*r_rate,hsp,vsp */
454
	/*HT,  HA,   HBS,  HBE, HSS,  HSE, VT,  VA,  VBS, VBE, VSS, VSE */
455
	{REFRESH_60, M1280X1024_R60_HSP, M1280X1024_R60_VSP,
456 457
	 {1688, 1280, 1280, 408, 1328, 112, 1066, 1024, 1024, 42, 1025,
	  3} },
458
	{REFRESH_75, M1280X1024_R75_HSP, M1280X1024_R75_VSP,
459 460
	 {1688, 1280, 1280, 408, 1296, 144, 1066, 1024, 1024, 42, 1025,
	  3} },
461
	{REFRESH_85, M1280X1024_R85_HSP, M1280X1024_R85_VSP,
462 463 464 465
	 {1728, 1280, 1280, 448, 1344, 160, 1072, 1024, 1024, 48, 1025, 3} }
};

/* 1368x768 (GTF) */
466
static struct crt_mode_table CRTM1368x768[] = {
467
	/* r_rate,  hsp, vsp */
468
	/* HT,  HA,  HBS, HBE, HSS, HSE, VT,  VA,  VBS, VBE, VSS, VSE */
469
	{REFRESH_60, M1368X768_R60_HSP, M1368X768_R60_VSP,
470 471 472 473
	 {1800, 1368, 1368, 432, 1440, 144, 795, 768, 768, 27, 769, 3} }
};

/*1440x1050 (GTF)*/
474
static struct crt_mode_table CRTM1440x1050[] = {
475
	/*r_rate,hsp,vsp      */
476
	/*HT,  HA,   HBS,  HBE, HSS,  HSE, VT,  VA,  VBS, VBE, VSS, VSE */
477
	{REFRESH_60, M1440X1050_R60_HSP, M1440X1050_R60_VSP,
478 479 480 481
	 {1936, 1440, 1440, 496, 1536, 152, 1077, 1040, 1040, 37, 1041, 3} }
};

/* 1600x1200*/
482
static struct crt_mode_table CRTM1600x1200[] = {
483
	/*r_rate,hsp,vsp */
484
	/*HT,  HA,   HBS,  HBE, HSS,  HSE, VT,  VA,  VBS, VBE, VSS, VSE */
485
	{REFRESH_60, M1600X1200_R60_HSP, M1600X1200_R60_VSP,
486 487
	 {2160, 1600, 1600, 560, 1664, 192, 1250, 1200, 1200, 50, 1201,
	  3} },
488
	{REFRESH_75, M1600X1200_R75_HSP, M1600X1200_R75_VSP,
489 490 491 492 493
	 {2160, 1600, 1600, 560, 1664, 192, 1250, 1200, 1200, 50, 1201, 3} }

};

/* 1680x1050 (CVT) */
494
static struct crt_mode_table CRTM1680x1050[] = {
495
	/* r_rate,              hsp,             vsp  */
496
	/* HT,  HA,  HBS, HBE, HSS, HSE,    VT,  VA,  VBS, VBE,  VSS, VSE */
497
	{REFRESH_60, M1680x1050_R60_HSP, M1680x1050_R60_VSP,
498 499
	 {2240, 1680, 1680, 560, 1784, 176, 1089, 1050, 1050, 39, 1053,
	  6} },
500
	{REFRESH_75, M1680x1050_R75_HSP, M1680x1050_R75_VSP,
501 502 503 504
	 {2272, 1680, 1680, 592, 1800, 176, 1099, 1050, 1050, 49, 1053, 6} }
};

/* 1680x1050 (CVT Reduce Blanking) */
505
static struct crt_mode_table CRTM1680x1050_RB[] = {
506
	/* r_rate,              hsp,             vsp   */
507
	/* HT,  HA,  HBS, HBE, HSS, HSE,    VT,  VA,  VBS, VBE,  VSS, VSE */
508
	{REFRESH_60, M1680x1050_RB_R60_HSP, M1680x1050_RB_R60_VSP,
509 510 511 512
	 {1840, 1680, 1680, 160, 1728, 32, 1080, 1050, 1050, 30, 1053, 6} }
};

/* 1920x1080 (CVT)*/
513
static struct crt_mode_table CRTM1920x1080[] = {
514
	/*r_rate,hsp,vsp */
515
	/*HT,  HA,   HBS,  HBE, HSS,  HSE, VT,  VA,  VBS, VBE, VSS, VSE */
516
	{REFRESH_60, M1920X1080_R60_HSP, M1920X1080_R60_VSP,
517 518 519 520
	 {2576, 1920, 1920, 656, 2048, 200, 1120, 1080, 1080, 40, 1083, 5} }
};

/* 1920x1080 (CVT with Reduce Blanking) */
521
static struct crt_mode_table CRTM1920x1080_RB[] = {
522
	/* r_rate,              hsp,             vsp   */
523
	/* HT,  HA,  HBS, HBE, HSS, HSE, VT,  VA,  VBS, VBE, VSS, VSE */
524
	{REFRESH_60, M1920X1080_RB_R60_HSP, M1920X1080_RB_R60_VSP,
525 526 527 528
	 {2080, 1920, 1920, 160, 1968, 32, 1111, 1080, 1080, 31, 1083, 5} }
};

/* 1920x1440*/
529
static struct crt_mode_table CRTM1920x1440[] = {
530
	/*r_rate,hsp,vsp */
531
	/*HT,  HA,   HBS,  HBE, HSS,  HSE, VT,  VA,  VBS, VBE, VSS, VSE */
532
	{REFRESH_60, M1920X1440_R60_HSP, M1920X1440_R60_VSP,
533 534
	 {2600, 1920, 1920, 680, 2048, 208, 1500, 1440, 1440, 60, 1441,
	  3} },
535
	{REFRESH_75, M1920X1440_R75_HSP, M1920X1440_R75_VSP,
536 537 538 539
	 {2640, 1920, 1920, 720, 2064, 224, 1500, 1440, 1440, 60, 1441, 3} }
};

/* 1400x1050 (CVT) */
540
static struct crt_mode_table CRTM1400x1050[] = {
541
	/* r_rate,              hsp,             vsp   */
542
	/* HT,  HA,  HBS, HBE,  HSS, HSE,   VT,  VA,  VBS, VBE,  VSS, VSE */
543
	{REFRESH_60, M1400X1050_R60_HSP, M1400X1050_R60_VSP,
544 545
	 {1864, 1400, 1400, 464, 1488, 144, 1089, 1050, 1050, 39, 1053,
	  4} },
546
	{REFRESH_75, M1400X1050_R75_HSP, M1400X1050_R75_VSP,
547 548 549 550
	 {1896, 1400, 1400, 496, 1504, 144, 1099, 1050, 1050, 49, 1053, 4} }
};

/* 1400x1050 (CVT Reduce Blanking) */
551
static struct crt_mode_table CRTM1400x1050_RB[] = {
552
	/* r_rate,              hsp,             vsp   */
553
	/* HT,  HA,  HBS, HBE,  HSS, HSE,   VT,  VA,  VBS, VBE,  VSS, VSE */
554
	{REFRESH_60, M1400X1050_RB_R60_HSP, M1400X1050_RB_R60_VSP,
555 556 557 558
	 {1560, 1400, 1400, 160, 1448, 32, 1080, 1050, 1050, 30, 1053, 4} }
};

/* 960x600 (CVT) */
559
static struct crt_mode_table CRTM960x600[] = {
560
	/* r_rate,          hsp,             vsp   */
561
	/* HT,  HA,  HBS, HBE, HSS, HSE, VT,  VA,  VBS, VBE, VSS, VSE */
562
	{REFRESH_60, M960X600_R60_HSP, M960X600_R60_VSP,
563 564 565 566
	 {1216, 960, 960, 256, 992, 96, 624, 600, 600, 24, 603, 6} }
};

/* 1000x600 (GTF) */
567
static struct crt_mode_table CRTM1000x600[] = {
568
	/* r_rate,              hsp,             vsp   */
569
	/* HT,  HA,  HBS, HBE, HSS, HSE, VT,  VA,  VBS, VBE, VSS, VSE */
570
	{REFRESH_60, M1000X600_R60_HSP, M1000X600_R60_VSP,
571 572 573 574
	 {1288, 1000, 1000, 288, 1040, 104, 622, 600, 600, 22, 601, 3} }
};

/* 1024x576 (GTF) */
575
static struct crt_mode_table CRTM1024x576[] = {
576
	/* r_rate,              hsp,             vsp   */
577
	/* HT,  HA,  HBS, HBE, HSS, HSE, VT,  VA,  VBS, VBE, VSS, VSE */
578
	{REFRESH_60, M1024X576_R60_HSP, M1024X576_R60_VSP,
579 580 581 582
	 {1312, 1024, 1024, 288, 1064, 104, 597, 576, 576, 21, 577, 3} }
};

/* 1088x612 (CVT) */
583
static struct crt_mode_table CRTM1088x612[] = {
584
	/* r_rate,              hsp,             vsp   */
585
	/* HT,  HA,  HBS, HBE, HSS, HSE, VT,  VA,  VBS, VBE, VSS, VSE */
586
	{REFRESH_60, M1088X612_R60_HSP, M1088X612_R60_VSP,
587 588 589 590
	 {1392, 1088, 1088, 304, 1136, 104, 636, 612, 612, 24, 615, 5} }
};

/* 1152x720 (CVT) */
591
static struct crt_mode_table CRTM1152x720[] = {
592
	/* r_rate,              hsp,             vsp   */
593
	/* HT,  HA,  HBS, HBE, HSS, HSE, VT,  VA,  VBS, VBE, VSS, VSE */
594
	{REFRESH_60, M1152X720_R60_HSP, M1152X720_R60_VSP,
595 596 597 598
	 {1488, 1152, 1152, 336, 1208, 112, 748, 720, 720, 28, 723, 6} }
};

/* 1200x720 (GTF) */
599
static struct crt_mode_table CRTM1200x720[] = {
600
	/* r_rate,              hsp,             vsp   */
601
	/* HT,  HA,  HBS, HBE, HSS, HSE, VT,  VA,  VBS, VBE, VSS, VSE */
602
	{REFRESH_60, M1200X720_R60_HSP, M1200X720_R60_VSP,
603 604 605
	 {1568, 1200, 1200, 368, 1256, 128, 746, 720, 720, 26, 721, 3} }
};

606
/* 1200x900 (DCON) */
607
static struct crt_mode_table DCON1200x900[] = {
608 609
	/* r_rate,               hsp,               vsp   */
	{REFRESH_60, M1200X900_R60_HSP, M1200X900_R60_VSP,
610 611 612 613 614 615
	/* The correct htotal is 1240, but this doesn't raster on VX855. */
	/* Via suggested changing to a multiple of 16, hence 1264.       */
	/*  HT,   HA,  HBS, HBE,  HSS, HSE,  VT,  VA, VBS, VBE, VSS, VSE */
	 {1264, 1200, 1200,  64, 1211,  32, 912, 900, 900,  12, 901, 10} }
};

616
/* 1280x600 (GTF) */
617
static struct crt_mode_table CRTM1280x600[] = {
618
	/* r_rate,              hsp,             vsp   */
619
	/* HT,  HA,  HBS, HBE,  HSS, HSE, VT,  VA,  VBS, VBE,  VSS, VSE */
620
	{REFRESH_60, M1280x600_R60_HSP, M1280x600_R60_VSP,
621 622 623 624
	 {1648, 1280, 1280, 368, 1336, 128, 622, 600, 600, 22, 601, 3} }
};

/* 1360x768 (CVT) */
625
static struct crt_mode_table CRTM1360x768[] = {
626
	/* r_rate,              hsp,             vsp   */
627
	/* HT,  HA,  HBS, HBE, HSS, HSE, VT,  VA,  VBS, VBE, VSS, VSE */
628
	{REFRESH_60, M1360X768_R60_HSP, M1360X768_R60_VSP,
629 630 631 632
	 {1776, 1360, 1360, 416, 1432, 136, 798, 768, 768, 30, 771, 5} }
};

/* 1360x768 (CVT Reduce Blanking) */
633
static struct crt_mode_table CRTM1360x768_RB[] = {
634
	/* r_rate,              hsp,             vsp   */
635
	/* HT,  HA,  HBS, HBE, HSS, HSE, VT,  VA,  VBS, VBE, VSS, VSE */
636
	{REFRESH_60, M1360X768_RB_R60_HSP, M1360X768_RB_R60_VSP,
637 638 639 640
	 {1520, 1360, 1360, 160, 1408, 32, 790, 768, 768, 22, 771, 5} }
};

/* 1366x768 (GTF) */
641
static struct crt_mode_table CRTM1366x768[] = {
642
	/* r_rate,          hsp,             vsp   */
643
	/* HT,  HA,  HBS, HBE, HSS, HSE, VT,  VA,  VBS, VBE, VSS, VSE */
644
	{REFRESH_60, M1368X768_R60_HSP, M1368X768_R60_VSP,
645
	 {1800, 1368, 1368, 432, 1440, 144, 795, 768, 768, 27, 769, 3} },
646
	{REFRESH_50, M1368X768_R50_HSP, M1368X768_R50_VSP,
647 648 649 650
	 {1768, 1368, 1368, 400, 1424, 144, 791, 768, 768, 23, 769, 3} }
};

/* 1440x900 (CVT) */
651
static struct crt_mode_table CRTM1440x900[] = {
652
	/* r_rate,              hsp,             vsp   */
653
	/* HT,  HA,  HBS, HBE, HSS, HSE, VT,  VA,  VBS, VBE, VSS, VSE */
654
	{REFRESH_60, M1440X900_R60_HSP, M1440X900_R60_VSP,
655
	 {1904, 1440, 1440, 464, 1520, 152, 934, 900, 900, 34, 903, 6} },
656
	{REFRESH_75, M1440X900_R75_HSP, M1440X900_R75_VSP,
657 658 659 660
	 {1936, 1440, 1440, 496, 1536, 152, 942, 900, 900, 42, 903, 6} }
};

/* 1440x900 (CVT Reduce Blanking) */
661
static struct crt_mode_table CRTM1440x900_RB[] = {
662
	/* r_rate,              hsp,             vsp   */
663
	/* HT,  HA,  HBS, HBE, HSS, HSE, VT,  VA,  VBS, VBE, VSS, VSE */
664
	{REFRESH_60, M1440X900_RB_R60_HSP, M1440X900_RB_R60_VSP,
665 666 667 668
	 {1600, 1440, 1440, 160, 1488, 32, 926, 900, 900, 26, 903, 6} }
};

/* 1600x900 (CVT) */
669
static struct crt_mode_table CRTM1600x900[] = {
670
	/* r_rate,          hsp,             vsp   */
671
	/* HT,  HA,  HBS, HBE, HSS, HSE, VT,  VA,  VBS, VBE, VSS, VSE */
672
	{REFRESH_60, M1600X900_R60_HSP, M1600X900_R60_VSP,
673 674 675 676
	 {2112, 1600, 1600, 512, 1688, 168, 934, 900, 900, 34, 903, 5} }
};

/* 1600x900 (CVT Reduce Blanking) */
677
static struct crt_mode_table CRTM1600x900_RB[] = {
678
	/* r_rate,           hsp,        vsp   */
679
	/* HT,  HA,  HBS, HBE, HSS, HSE, VT,  VA,  VBS, VBE, VSS, VSE */
680
	{REFRESH_60, M1600X900_RB_R60_HSP, M1600X900_RB_R60_VSP,
681 682 683 684
	 {1760, 1600, 1600, 160, 1648, 32, 926, 900, 900, 26, 903, 5} }
};

/* 1600x1024 (GTF) */
685
static struct crt_mode_table CRTM1600x1024[] = {
686
	/* r_rate,          hsp,             vsp   */
687
	/* HT,  HA,  HBS, HBE,  HSS, HSE,   VT,  VA,  VBS, VBE,  VSS, VSE */
688
	{REFRESH_60, M1600X1024_R60_HSP, M1600X1024_R60_VSP,
689 690 691 692
	 {2144, 1600, 1600, 544, 1704, 168, 1060, 1024, 1024, 36, 1025, 3} }
};

/* 1792x1344 (DMT) */
693
static struct crt_mode_table CRTM1792x1344[] = {
694
	/* r_rate,              hsp,             vsp   */
695
	/* HT,  HA,  HBS, HBE,  HSS, HSE,   VT,  VA,  VBS, VBE,  VSS, VSE */
696
	{REFRESH_60, M1792x1344_R60_HSP, M1792x1344_R60_VSP,
697 698 699 700
	 {2448, 1792, 1792, 656, 1920, 200, 1394, 1344, 1344, 50, 1345, 3} }
};

/* 1856x1392 (DMT) */
701
static struct crt_mode_table CRTM1856x1392[] = {
702
	/* r_rate,              hsp,             vsp   */
703
	/* HT,  HA,  HBS, HBE,  HSS, HSE,   VT,  VA,  VBS, VBE,  VSS, VSE */
704
	{REFRESH_60, M1856x1392_R60_HSP, M1856x1392_R60_VSP,
705 706 707 708
	 {2528, 1856, 1856, 672, 1952, 224, 1439, 1392, 1392, 47, 1393, 3} }
};

/* 1920x1200 (CVT) */
709
static struct crt_mode_table CRTM1920x1200[] = {
710
	/* r_rate,              hsp,             vsp   */
711
	/* HT,  HA,  HBS, HBE, HSS, HSE, VT,  VA,  VBS, VBE, VSS, VSE */
712
	{REFRESH_60, M1920X1200_R60_HSP, M1920X1200_R60_VSP,
713 714 715 716
	 {2592, 1920, 1920, 672, 2056, 200, 1245, 1200, 1200, 45, 1203, 6} }
};

/* 1920x1200 (CVT with Reduce Blanking) */
717
static struct crt_mode_table CRTM1920x1200_RB[] = {
718
	/* r_rate,              hsp,             vsp   */
719
	/* HT,  HA,  HBS, HBE, HSS, HSE, VT,  VA,  VBS, VBE, VSS, VSE */
720
	{REFRESH_60, M1920X1200_RB_R60_HSP, M1920X1200_RB_R60_VSP,
721 722 723 724
	 {2080, 1920, 1920, 160, 1968, 32, 1235, 1200, 1200, 35, 1203, 6} }
};

/* 2048x1536 (CVT) */
725
static struct crt_mode_table CRTM2048x1536[] = {
726
	/* r_rate,              hsp,             vsp   */
727
	/* HT,  HA,  HBS, HBE,  HSS, HSE,   VT,  VA,  VBS, VBE,  VSS, VSE */
728
	{REFRESH_60, M2048x1536_R60_HSP, M2048x1536_R60_VSP,
729 730 731
	 {2800, 2048, 2048, 752, 2200, 224, 1592, 1536, 1536, 56, 1539, 4} }
};

732
static struct VideoModeTable viafb_modes[] = {
733
	/* Display : 480x640 (GTF) */
734
	{CRTM480x640, ARRAY_SIZE(CRTM480x640)},
735 736

	/* Display : 640x480 */
737
	{CRTM640x480, ARRAY_SIZE(CRTM640x480)},
738 739

	/* Display : 720x480 (GTF) */
740
	{CRTM720x480, ARRAY_SIZE(CRTM720x480)},
741 742

	/* Display : 720x576 (GTF) */
743
	{CRTM720x576, ARRAY_SIZE(CRTM720x576)},
744 745

	/* Display : 800x600 */
746
	{CRTM800x600, ARRAY_SIZE(CRTM800x600)},
747 748

	/* Display : 800x480 (CVT) */
749
	{CRTM800x480, ARRAY_SIZE(CRTM800x480)},
750 751

	/* Display : 848x480 (CVT) */
752
	{CRTM848x480, ARRAY_SIZE(CRTM848x480)},
753 754

	/* Display : 852x480 (GTF) */
755
	{CRTM852x480, ARRAY_SIZE(CRTM852x480)},
756 757

	/* Display : 1024x512 (GTF) */
758
	{CRTM1024x512, ARRAY_SIZE(CRTM1024x512)},
759 760

	/* Display : 1024x600 */
761
	{CRTM1024x600, ARRAY_SIZE(CRTM1024x600)},
762 763

	/* Display : 1024x768 */
764
	{CRTM1024x768, ARRAY_SIZE(CRTM1024x768)},
765 766

	/* Display : 1152x864 */
767
	{CRTM1152x864, ARRAY_SIZE(CRTM1152x864)},
768 769

	/* Display : 1280x768 (GTF) */
770
	{CRTM1280x768, ARRAY_SIZE(CRTM1280x768)},
771 772

	/* Display : 960x600 (CVT) */
773
	{CRTM960x600, ARRAY_SIZE(CRTM960x600)},
774 775

	/* Display : 1000x600 (GTF) */
776
	{CRTM1000x600, ARRAY_SIZE(CRTM1000x600)},
777 778

	/* Display : 1024x576 (GTF) */
779
	{CRTM1024x576, ARRAY_SIZE(CRTM1024x576)},
780 781

	/* Display : 1088x612 (GTF) */
782
	{CRTM1088x612, ARRAY_SIZE(CRTM1088x612)},
783 784

	/* Display : 1152x720 (CVT) */
785
	{CRTM1152x720, ARRAY_SIZE(CRTM1152x720)},
786 787

	/* Display : 1200x720 (GTF) */
788
	{CRTM1200x720, ARRAY_SIZE(CRTM1200x720)},
789

790 791 792
	/* Display : 1200x900 (DCON) */
	{DCON1200x900, ARRAY_SIZE(DCON1200x900)},

793
	/* Display : 1280x600 (GTF) */
794
	{CRTM1280x600, ARRAY_SIZE(CRTM1280x600)},
795 796

	/* Display : 1280x800 (CVT) */
797
	{CRTM1280x800, ARRAY_SIZE(CRTM1280x800)},
798 799

	/* Display : 1280x960 */
800
	{CRTM1280x960, ARRAY_SIZE(CRTM1280x960)},
801 802

	/* Display : 1280x1024 */
803
	{CRTM1280x1024, ARRAY_SIZE(CRTM1280x1024)},
804 805

	/* Display : 1360x768 (CVT) */
806
	{CRTM1360x768, ARRAY_SIZE(CRTM1360x768)},
807 808

	/* Display : 1366x768 */
809
	{CRTM1366x768, ARRAY_SIZE(CRTM1366x768)},
810 811

	/* Display : 1368x768 (GTF) */
812
	{CRTM1368x768, ARRAY_SIZE(CRTM1368x768)},
813 814

	/* Display : 1440x900 (CVT) */
815
	{CRTM1440x900, ARRAY_SIZE(CRTM1440x900)},
816 817

	/* Display : 1440x1050 (GTF) */
818
	{CRTM1440x1050, ARRAY_SIZE(CRTM1440x1050)},
819 820

	/* Display : 1600x900 (CVT) */
821
	{CRTM1600x900, ARRAY_SIZE(CRTM1600x900)},
822 823

	/* Display : 1600x1024 (GTF) */
824
	{CRTM1600x1024, ARRAY_SIZE(CRTM1600x1024)},
825 826

	/* Display : 1600x1200 */
827
	{CRTM1600x1200, ARRAY_SIZE(CRTM1600x1200)},
828 829

	/* Display : 1680x1050 (CVT) */
830
	{CRTM1680x1050, ARRAY_SIZE(CRTM1680x1050)},
831 832

	/* Display : 1792x1344 (DMT) */
833
	{CRTM1792x1344, ARRAY_SIZE(CRTM1792x1344)},
834 835

	/* Display : 1856x1392 (DMT) */
836
	{CRTM1856x1392, ARRAY_SIZE(CRTM1856x1392)},
837 838

	/* Display : 1920x1440 */
839
	{CRTM1920x1440, ARRAY_SIZE(CRTM1920x1440)},
840 841

	/* Display : 2048x1536 */
842
	{CRTM2048x1536, ARRAY_SIZE(CRTM2048x1536)},
843 844

	/* Display : 1280x720 */
845
	{CRTM1280x720, ARRAY_SIZE(CRTM1280x720)},
846 847

	/* Display : 1920x1080 (CVT) */
848
	{CRTM1920x1080, ARRAY_SIZE(CRTM1920x1080)},
849 850

	/* Display : 1920x1200 (CVT) */
851
	{CRTM1920x1200, ARRAY_SIZE(CRTM1920x1200)},
852 853

	/* Display : 1400x1050 (CVT) */
854
	{CRTM1400x1050, ARRAY_SIZE(CRTM1400x1050)}
855
};
856

857
static struct VideoModeTable viafb_rb_modes[] = {
858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879
	/* Display : 1360x768 (CVT Reduce Blanking) */
	{CRTM1360x768_RB, ARRAY_SIZE(CRTM1360x768_RB)},

	/* Display : 1440x900 (CVT Reduce Blanking) */
	{CRTM1440x900_RB, ARRAY_SIZE(CRTM1440x900_RB)},

	/* Display : 1400x1050 (CVT Reduce Blanking) */
	{CRTM1400x1050_RB, ARRAY_SIZE(CRTM1400x1050_RB)},

	/* Display : 1600x900 (CVT Reduce Blanking) */
	{CRTM1600x900_RB, ARRAY_SIZE(CRTM1600x900_RB)},

	/* Display : 1680x1050 (CVT Reduce Blanking) */
	{CRTM1680x1050_RB, ARRAY_SIZE(CRTM1680x1050_RB)},

	/* Display : 1920x1080 (CVT Reduce Blanking) */
	{CRTM1920x1080_RB, ARRAY_SIZE(CRTM1920x1080_RB)},

	/* Display : 1920x1200 (CVT Reduce Blanking) */
	{CRTM1920x1200_RB, ARRAY_SIZE(CRTM1920x1200_RB)}
};

880
struct crt_mode_table CEAM1280x720[] = {
881
	{REFRESH_60, M1280X720_CEA_R60_HSP, M1280X720_CEA_R60_VSP,
882 883 884 885
	 /* HT,    HA,   HBS,  HBE,  HSS, HSE,  VT,   VA,  VBS, VBE, VSS, VSE */
	 {1650, 1280, 1280, 370, 1390, 40, 750, 720, 720, 30, 725, 5} }
};
struct crt_mode_table CEAM1920x1080[] = {
886
	{REFRESH_60, M1920X1080_CEA_R60_HSP, M1920X1080_CEA_R60_VSP,
887 888 889 890 891
	 /* HT,    HA,   HBS,  HBE,  HSS, HSE,  VT,  VA, VBS, VBE,  VSS, VSE */
	 {2200, 1920, 1920, 300, 2008, 44, 1125, 1080, 1080, 45, 1084, 5} }
};
struct VideoModeTable CEA_HDMI_Modes[] = {
	/* Display : 1280x720 */
892 893
	{CEAM1280x720, ARRAY_SIZE(CEAM1280x720)},
	{CEAM1920x1080, ARRAY_SIZE(CEAM1920x1080)}
894
};
895 896 897 898 899 900

int NUM_TOTAL_CEA_MODES = ARRAY_SIZE(CEA_HDMI_Modes);
int NUM_TOTAL_CN400_ModeXregs = ARRAY_SIZE(CN400_ModeXregs);
int NUM_TOTAL_CN700_ModeXregs = ARRAY_SIZE(CN700_ModeXregs);
int NUM_TOTAL_KM400_ModeXregs = ARRAY_SIZE(KM400_ModeXregs);
int NUM_TOTAL_CX700_ModeXregs = ARRAY_SIZE(CX700_ModeXregs);
901
int NUM_TOTAL_VX855_ModeXregs = ARRAY_SIZE(VX855_ModeXregs);
902 903
int NUM_TOTAL_CLE266_ModeXregs = ARRAY_SIZE(CLE266_ModeXregs);
int NUM_TOTAL_PATCH_MODE = ARRAY_SIZE(res_patch_table);
904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928


struct VideoModeTable *viafb_get_mode(int hres, int vres)
{
	u32 i;
	for (i = 0; i < ARRAY_SIZE(viafb_modes); i++)
		if (viafb_modes[i].mode_array &&
			viafb_modes[i].crtc[0].crtc.hor_addr == hres &&
			viafb_modes[i].crtc[0].crtc.ver_addr == vres)
			return &viafb_modes[i];

	return NULL;
}

struct VideoModeTable *viafb_get_rb_mode(int hres, int vres)
{
	u32 i;
	for (i = 0; i < ARRAY_SIZE(viafb_rb_modes); i++)
		if (viafb_rb_modes[i].mode_array &&
			viafb_rb_modes[i].crtc[0].crtc.hor_addr == hres &&
			viafb_rb_modes[i].crtc[0].crtc.ver_addr == vres)
			return &viafb_rb_modes[i];

	return NULL;
}