pm34xx.c 24.6 KB
Newer Older
1 2 3 4 5 6 7
/*
 * OMAP3 Power Management Routines
 *
 * Copyright (C) 2006-2008 Nokia Corporation
 * Tony Lindgren <tony@atomide.com>
 * Jouni Hogander
 *
8 9 10
 * Copyright (C) 2007 Texas Instruments, Inc.
 * Rajendra Nayak <rnayak@ti.com>
 *
11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 * Copyright (C) 2005 Texas Instruments, Inc.
 * Richard Woodruff <r-woodruff2@ti.com>
 *
 * Based on pm.c for omap1
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/pm.h>
#include <linux/suspend.h>
#include <linux/interrupt.h>
#include <linux/module.h>
#include <linux/list.h>
#include <linux/err.h>
#include <linux/gpio.h>
28
#include <linux/clk.h>
29
#include <linux/delay.h>
30
#include <linux/slab.h>
31
#include <linux/console.h>
32
#include <trace/events/power.h>
33

34 35
#include <asm/suspend.h>

36
#include <plat/sram.h>
37
#include "clockdomain.h"
38
#include "powerdomain.h"
39
#include <plat/serial.h>
R
Rajendra Nayak 已提交
40
#include <plat/sdrc.h>
41 42
#include <plat/prcm.h>
#include <plat/gpmc.h>
43
#include <plat/dma.h>
44

45
#include "cm2xxx_3xxx.h"
46 47 48
#include "cm-regbits-34xx.h"
#include "prm-regbits-34xx.h"

49
#include "prm2xxx_3xxx.h"
50
#include "pm.h"
51
#include "sdrc.h"
52
#include "control.h"
53

54 55 56 57
#ifdef CONFIG_SUSPEND
static suspend_state_t suspend_state = PM_SUSPEND_ON;
static inline bool is_suspending(void)
{
58
	return (suspend_state != PM_SUSPEND_ON) && console_suspend_enabled;
59 60 61 62 63 64 65 66
}
#else
static inline bool is_suspending(void)
{
	return false;
}
#endif

67 68 69
/* pm34xx errata defined in pm.h */
u16 pm34xx_errata;

70 71 72
struct power_state {
	struct powerdomain *pwrdm;
	u32 next_state;
73
#ifdef CONFIG_SUSPEND
74
	u32 saved_state;
75
#endif
76 77 78 79 80
	struct list_head node;
};

static LIST_HEAD(pwrst_list);

81
static int (*_omap_save_secure_sram)(u32 *addr);
82
void (*omap3_do_wfi_sram)(void);
83

84 85
static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
static struct powerdomain *core_pwrdm, *per_pwrdm;
86
static struct powerdomain *cam_pwrdm;
87

88 89 90 91 92 93 94 95 96 97
static inline void omap3_per_save_context(void)
{
	omap_gpio_save_context();
}

static inline void omap3_per_restore_context(void)
{
	omap_gpio_restore_context();
}

98 99 100 101
static void omap3_enable_io_chain(void)
{
	int timeout = 0;

102 103 104 105 106 107 108 109 110 111 112
	omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
				   PM_WKEN);
	/* Do a readback to assure write has been done */
	omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN);

	while (!(omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN) &
		 OMAP3430_ST_IO_CHAIN_MASK)) {
		timeout++;
		if (timeout > 1000) {
			pr_err("Wake up daisy chain activation failed.\n");
			return;
113
		}
114 115
		omap2_prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN_MASK,
					   WKUP_MOD, PM_WKEN);
116 117 118 119 120
	}
}

static void omap3_disable_io_chain(void)
{
121 122
	omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
				     PM_WKEN);
123 124
}

125 126
static void omap3_core_save_context(void)
{
127
	omap3_ctrl_save_padconf();
128 129 130

	/*
	 * Force write last pad into memory, as this can fail in some
131
	 * cases according to errata 1.157, 1.185
132 133 134 135
	 */
	omap_ctrl_writel(omap_ctrl_readl(OMAP343X_PADCONF_ETK_D14),
		OMAP343X_CONTROL_MEM_WKUP + 0x2a0);

136 137 138 139 140 141
	/* Save the Interrupt controller context */
	omap_intc_save_context();
	/* Save the GPMC context */
	omap3_gpmc_save_context();
	/* Save the system control module context, padconf already save above*/
	omap3_control_save_context();
142
	omap_dma_global_context_save();
143 144 145 146 147 148 149 150 151 152
}

static void omap3_core_restore_context(void)
{
	/* Restore the control module context, padconf restored by h/w */
	omap3_control_restore_context();
	/* Restore the GPMC context */
	omap3_gpmc_restore_context();
	/* Restore the interrupt controller context */
	omap_intc_restore_context();
153
	omap_dma_global_context_restore();
154 155
}

156 157 158 159 160 161
/*
 * FIXME: This function should be called before entering off-mode after
 * OMAP3 secure services have been accessed. Currently it is only called
 * once during boot sequence, but this works as we are not using secure
 * services.
 */
162
static void omap3_save_secure_ram_context(void)
163 164
{
	u32 ret;
165
	int mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
166 167 168 169 170 171 172 173 174 175

	if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
		/*
		 * MPU next state must be set to POWER_ON temporarily,
		 * otherwise the WFI executed inside the ROM code
		 * will hang the system.
		 */
		pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
		ret = _omap_save_secure_sram((u32 *)
				__pa(omap3_secure_ram_storage));
176
		pwrdm_set_next_pwrst(mpu_pwrdm, mpu_next_state);
177 178 179 180 181 182 183 184 185 186
		/* Following is for error tracking, it should not happen */
		if (ret) {
			printk(KERN_ERR "save_secure_sram() returns %08x\n",
				ret);
			while (1)
				;
		}
	}
}

187 188 189 190 191 192 193 194 195 196
/*
 * PRCM Interrupt Handler Helper Function
 *
 * The purpose of this function is to clear any wake-up events latched
 * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
 * may occur whilst attempting to clear a PM_WKST_x register and thus
 * set another bit in this register. A while loop is used to ensure
 * that any peripheral wake-up events occurring while attempting to
 * clear the PM_WKST_x are detected and cleared.
 */
197
static int prcm_clear_mod_irqs(s16 module, u8 regs, u32 ignore_bits)
198
{
199
	u32 wkst, fclk, iclk, clken;
200 201 202
	u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
	u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
	u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
203 204
	u16 grpsel_off = (regs == 3) ?
		OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
205
	int c = 0;
206

207 208
	wkst = omap2_prm_read_mod_reg(module, wkst_off);
	wkst &= omap2_prm_read_mod_reg(module, grpsel_off);
209
	wkst &= ~ignore_bits;
210
	if (wkst) {
211 212
		iclk = omap2_cm_read_mod_reg(module, iclk_off);
		fclk = omap2_cm_read_mod_reg(module, fclk_off);
213
		while (wkst) {
214
			clken = wkst;
215
			omap2_cm_set_mod_reg_bits(clken, module, iclk_off);
216 217 218 219 220 221
			/*
			 * For USBHOST, we don't know whether HOST1 or
			 * HOST2 woke us up, so enable both f-clocks
			 */
			if (module == OMAP3430ES2_USBHOST_MOD)
				clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
222 223 224
			omap2_cm_set_mod_reg_bits(clken, module, fclk_off);
			omap2_prm_write_mod_reg(wkst, module, wkst_off);
			wkst = omap2_prm_read_mod_reg(module, wkst_off);
225
			wkst &= ~ignore_bits;
226
			c++;
227
		}
228 229
		omap2_cm_write_mod_reg(iclk, module, iclk_off);
		omap2_cm_write_mod_reg(fclk, module, fclk_off);
230
	}
231 232 233 234

	return c;
}

235
static irqreturn_t _prcm_int_handle_io(int irq, void *unused)
236 237 238
{
	int c;

239 240
	c = prcm_clear_mod_irqs(WKUP_MOD, 1,
		~(OMAP3430_ST_IO_MASK | OMAP3430_ST_IO_CHAIN_MASK));
241

242
	return c ? IRQ_HANDLED : IRQ_NONE;
243
}
244

245
static irqreturn_t _prcm_int_handle_wakeup(int irq, void *unused)
246
{
247
	int c;
248

249 250 251 252 253 254 255 256 257 258 259 260 261
	/*
	 * Clear all except ST_IO and ST_IO_CHAIN for wkup module,
	 * these are handled in a separate handler to avoid acking
	 * IO events before parsing in mux code
	 */
	c = prcm_clear_mod_irqs(WKUP_MOD, 1,
		OMAP3430_ST_IO_MASK | OMAP3430_ST_IO_CHAIN_MASK);
	c += prcm_clear_mod_irqs(CORE_MOD, 1, 0);
	c += prcm_clear_mod_irqs(OMAP3430_PER_MOD, 1, 0);
	if (omap_rev() > OMAP3430_REV_ES1_0) {
		c += prcm_clear_mod_irqs(CORE_MOD, 3, 0);
		c += prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1, 0);
	}
262

263
	return c ? IRQ_HANDLED : IRQ_NONE;
264 265
}

266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
static void omap34xx_save_context(u32 *save)
{
	u32 val;

	/* Read Auxiliary Control Register */
	asm("mrc p15, 0, %0, c1, c0, 1" : "=r" (val));
	*save++ = 1;
	*save++ = val;

	/* Read L2 AUX ctrl register */
	asm("mrc p15, 1, %0, c9, c0, 2" : "=r" (val));
	*save++ = 1;
	*save++ = val;
}

281
static int omap34xx_do_sram_idle(unsigned long save_state)
282
{
283
	omap34xx_cpu_suspend(save_state);
284
	return 0;
285 286
}

287
void omap_sram_idle(void)
288 289 290 291 292 293 294
{
	/* Variable to tell what needs to be saved and restored
	 * in omap_sram_idle*/
	/* save_state = 0 => Nothing to save and restored */
	/* save_state = 1 => Only L1 and logic lost */
	/* save_state = 2 => Only L2 lost */
	/* save_state = 3 => L1, L2 and logic lost */
295 296 297 298
	int save_state = 0;
	int mpu_next_state = PWRDM_POWER_ON;
	int per_next_state = PWRDM_POWER_ON;
	int core_next_state = PWRDM_POWER_ON;
299
	int per_going_off;
300
	int core_prev_state, per_prev_state;
301
	u32 sdrc_pwr = 0;
302

303 304 305 306 307
	pwrdm_clear_all_prev_pwrst(mpu_pwrdm);
	pwrdm_clear_all_prev_pwrst(neon_pwrdm);
	pwrdm_clear_all_prev_pwrst(core_pwrdm);
	pwrdm_clear_all_prev_pwrst(per_pwrdm);

308 309
	mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
	switch (mpu_next_state) {
310
	case PWRDM_POWER_ON:
311 312 313 314
	case PWRDM_POWER_RET:
		/* No need to save context */
		save_state = 0;
		break;
R
Rajendra Nayak 已提交
315 316 317
	case PWRDM_POWER_OFF:
		save_state = 3;
		break;
318 319 320 321 322
	default:
		/* Invalid state */
		printk(KERN_ERR "Invalid mpu state in sram_idle\n");
		return;
	}
323

324 325
	/* NEON control */
	if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
326
		pwrdm_set_next_pwrst(neon_pwrdm, mpu_next_state);
327

328
	/* Enable IO-PAD and IO-CHAIN wakeups */
329
	per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
330
	core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
331 332 333
	if (omap3_has_io_wakeup() &&
	    (per_next_state < PWRDM_POWER_ON ||
	     core_next_state < PWRDM_POWER_ON)) {
334
		omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD, PM_WKEN);
335 336
		if (omap3_has_io_chain_ctrl())
			omap3_enable_io_chain();
337 338
	}

339
	/* Block console output in case it is on one of the OMAP UARTs */
340 341 342
	if (!is_suspending())
		if (per_next_state < PWRDM_POWER_ON ||
		    core_next_state < PWRDM_POWER_ON)
343
			if (!console_trylock())
344
				goto console_still_active;
345

346 347
	pwrdm_pre_transition();

348
	/* PER */
349
	if (per_next_state < PWRDM_POWER_ON) {
350
		per_going_off = (per_next_state == PWRDM_POWER_OFF) ? 1 : 0;
351
		omap_uart_prepare_idle(2);
352
		omap_uart_prepare_idle(3);
353
		omap2_gpio_prepare_for_idle(per_going_off);
354
		if (per_next_state == PWRDM_POWER_OFF)
355
				omap3_per_save_context();
356 357 358
	}

	/* CORE */
359 360 361
	if (core_next_state < PWRDM_POWER_ON) {
		omap_uart_prepare_idle(0);
		omap_uart_prepare_idle(1);
362 363
		if (core_next_state == PWRDM_POWER_OFF) {
			omap3_core_save_context();
364
			omap3_cm_save_context();
365
		}
366
	}
367

368
	omap3_intc_prepare_idle();
369

370
	/*
371 372 373 374 375 376 377 378
	 * On EMU/HS devices ROM code restores a SRDC value
	 * from scratchpad which has automatic self refresh on timeout
	 * of AUTO_CNT = 1 enabled. This takes care of erratum ID i443.
	 * Hence store/restore the SDRC_POWER register here.
	 */
	if (cpu_is_omap3430() && omap_rev() >= OMAP3430_REV_ES3_0 &&
	    (omap_type() == OMAP2_DEVICE_TYPE_EMU ||
	     omap_type() == OMAP2_DEVICE_TYPE_SEC) &&
379
	    core_next_state == PWRDM_POWER_OFF)
380 381
		sdrc_pwr = sdrc_read_reg(SDRC_POWER);

R
Rajendra Nayak 已提交
382
	/*
383 384 385
	 * omap3_arm_context is the location where some ARM context
	 * get saved. The rest is placed on the stack, and restored
	 * from there before resuming.
R
Rajendra Nayak 已提交
386
	 */
387 388
	if (save_state)
		omap34xx_save_context(omap3_arm_context);
389
	if (save_state == 1 || save_state == 3)
390
		cpu_suspend(save_state, omap34xx_do_sram_idle);
391 392
	else
		omap34xx_do_sram_idle(save_state);
393

394
	/* Restore normal SDRC POWER settings */
395 396 397
	if (cpu_is_omap3430() && omap_rev() >= OMAP3430_REV_ES3_0 &&
	    (omap_type() == OMAP2_DEVICE_TYPE_EMU ||
	     omap_type() == OMAP2_DEVICE_TYPE_SEC) &&
398 399 400
	    core_next_state == PWRDM_POWER_OFF)
		sdrc_write_reg(sdrc_pwr, SDRC_POWER);

401
	/* CORE */
402
	if (core_next_state < PWRDM_POWER_ON) {
403 404 405
		core_prev_state = pwrdm_read_prev_pwrst(core_pwrdm);
		if (core_prev_state == PWRDM_POWER_OFF) {
			omap3_core_restore_context();
406
			omap3_cm_restore_context();
407
			omap3_sram_restore_context();
408
			omap2_sms_restore_context();
409
		}
410 411 412
		omap_uart_resume_idle(0);
		omap_uart_resume_idle(1);
		if (core_next_state == PWRDM_POWER_OFF)
413
			omap2_prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF_MASK,
414 415 416
					       OMAP3430_GR_MOD,
					       OMAP3_PRM_VOLTCTRL_OFFSET);
	}
417
	omap3_intc_resume_idle();
418

419 420
	pwrdm_post_transition();

421 422 423
	/* PER */
	if (per_next_state < PWRDM_POWER_ON) {
		per_prev_state = pwrdm_read_prev_pwrst(per_pwrdm);
424 425
		omap2_gpio_resume_after_idle();
		if (per_prev_state == PWRDM_POWER_OFF)
426
			omap3_per_restore_context();
427
		omap_uart_resume_idle(2);
428
		omap_uart_resume_idle(3);
429
	}
430

431
	if (!is_suspending())
432
		console_unlock();
433 434

console_still_active:
435
	/* Disable IO-PAD and IO-CHAIN wakeup */
436 437 438
	if (omap3_has_io_wakeup() &&
	    (per_next_state < PWRDM_POWER_ON ||
	     core_next_state < PWRDM_POWER_ON)) {
439 440
		omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD,
					     PM_WKEN);
441 442
		if (omap3_has_io_chain_ctrl())
			omap3_disable_io_chain();
443
	}
444

445
	clkdm_allow_idle(mpu_pwrdm->pwrdm_clkdms[0]);
446 447
}

448
int omap3_can_sleep(void)
449
{
450 451
	if (!omap_uart_can_sleep())
		return 0;
452 453 454 455 456 457 458 459 460 461 462
	return 1;
}

static void omap3_pm_idle(void)
{
	local_irq_disable();
	local_fiq_disable();

	if (!omap3_can_sleep())
		goto out;

463
	if (omap_irq_pending() || need_resched())
464 465
		goto out;

466 467 468
	trace_power_start(POWER_CSTATE, 1, smp_processor_id());
	trace_cpu_idle(1, smp_processor_id());

469 470
	omap_sram_idle();

471 472 473
	trace_power_end(smp_processor_id());
	trace_cpu_idle(PWR_EVENT_EXIT, smp_processor_id());

474 475 476 477 478
out:
	local_fiq_enable();
	local_irq_enable();
}

479
#ifdef CONFIG_SUSPEND
480 481 482 483 484 485 486 487 488 489
static int omap3_pm_suspend(void)
{
	struct power_state *pwrst;
	int state, ret = 0;

	/* Read current next_pwrsts */
	list_for_each_entry(pwrst, &pwrst_list, node)
		pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
	/* Set ones wanted by suspend */
	list_for_each_entry(pwrst, &pwrst_list, node) {
490
		if (omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
491 492 493 494 495
			goto restore;
		if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
			goto restore;
	}

496
	omap_uart_prepare_suspend();
497 498
	omap3_intc_suspend();

499 500 501 502 503 504 505 506 507 508 509 510
	omap_sram_idle();

restore:
	/* Restore next_pwrsts */
	list_for_each_entry(pwrst, &pwrst_list, node) {
		state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
		if (state > pwrst->next_state) {
			printk(KERN_INFO "Powerdomain (%s) didn't enter "
			       "target state %d\n",
			       pwrst->pwrdm->name, pwrst->next_state);
			ret = -1;
		}
511
		omap_set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
512 513 514 515 516 517 518 519 520 521
	}
	if (ret)
		printk(KERN_ERR "Could not enter target state in pm_suspend\n");
	else
		printk(KERN_INFO "Successfully put all powerdomains "
		       "to target state\n");

	return ret;
}

522
static int omap3_pm_enter(suspend_state_t unused)
523 524 525
{
	int ret = 0;

526
	switch (suspend_state) {
527 528 529 530 531 532 533 534 535 536 537
	case PM_SUSPEND_STANDBY:
	case PM_SUSPEND_MEM:
		ret = omap3_pm_suspend();
		break;
	default:
		ret = -EINVAL;
	}

	return ret;
}

538 539 540
/* Hooks to enable / disable UART interrupts during suspend */
static int omap3_pm_begin(suspend_state_t state)
{
541
	disable_hlt();
542 543
	suspend_state = state;
	omap_uart_enable_irqs(0);
544
	omap_prcm_irq_prepare();
545 546 547 548 549 550 551
	return 0;
}

static void omap3_pm_end(void)
{
	suspend_state = PM_SUSPEND_ON;
	omap_uart_enable_irqs(1);
552
	enable_hlt();
553 554 555
	return;
}

556 557 558 559 560
static void omap3_pm_finish(void)
{
	omap_prcm_irq_complete();
}

561
static const struct platform_suspend_ops omap_pm_ops = {
562 563
	.begin		= omap3_pm_begin,
	.end		= omap3_pm_end,
564
	.enter		= omap3_pm_enter,
565
	.finish		= omap3_pm_finish,
566 567
	.valid		= suspend_valid_only_mem,
};
568
#endif /* CONFIG_SUSPEND */
569

570 571 572 573 574 575 576 577 578 579 580 581 582 583

/**
 * omap3_iva_idle(): ensure IVA is in idle so it can be put into
 *                   retention
 *
 * In cases where IVA2 is activated by bootcode, it may prevent
 * full-chip retention or off-mode because it is not idle.  This
 * function forces the IVA2 into idle state so it can go
 * into retention/off and thus allow full-chip retention/off.
 *
 **/
static void __init omap3_iva_idle(void)
{
	/* ensure IVA2 clock is disabled */
584
	omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
585 586

	/* if no clock activity, nothing else to do */
587
	if (!(omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
588 589 590 591
	      OMAP3430_CLKACTIVITY_IVA2_MASK))
		return;

	/* Reset IVA2 */
592
	omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
593 594
			  OMAP3430_RST2_IVA2_MASK |
			  OMAP3430_RST3_IVA2_MASK,
595
			  OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
596 597

	/* Enable IVA2 clock */
598
	omap2_cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
599 600 601 602 603 604 605
			 OMAP3430_IVA2_MOD, CM_FCLKEN);

	/* Set IVA2 boot mode to 'idle' */
	omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
			 OMAP343X_CONTROL_IVA2_BOOTMOD);

	/* Un-reset IVA2 */
606
	omap2_prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
607 608

	/* Disable IVA2 clock */
609
	omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
610 611

	/* Reset IVA2 */
612
	omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
613 614
			  OMAP3430_RST2_IVA2_MASK |
			  OMAP3430_RST3_IVA2_MASK,
615
			  OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
616 617
}

618
static void __init omap3_d2d_idle(void)
619
{
620 621 622 623 624 625 626 627 628 629 630 631 632 633 634
	u16 mask, padconf;

	/* In a stand alone OMAP3430 where there is not a stacked
	 * modem for the D2D Idle Ack and D2D MStandby must be pulled
	 * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
	 * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
	mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
	padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
	padconf |= mask;
	omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);

	padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
	padconf |= mask;
	omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);

635
	/* reset modem */
636
	omap2_prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON_MASK |
637
			  OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST_MASK,
638
			  CORE_MOD, OMAP2_RM_RSTCTRL);
639
	omap2_prm_write_mod_reg(0, CORE_MOD, OMAP2_RM_RSTCTRL);
640
}
641

642 643
static void __init prcm_setup_regs(void)
{
644 645 646 647 648
	u32 omap3630_en_uart4_mask = cpu_is_omap3630() ?
					OMAP3630_EN_UART4_MASK : 0;
	u32 omap3630_grpsel_uart4_mask = cpu_is_omap3630() ?
					OMAP3630_GRPSEL_UART4_MASK : 0;

649
	/* XXX This should be handled by hwmod code or SCM init code */
650
	omap_ctrl_writel(OMAP3430_AUTOIDLE_MASK, OMAP2_CONTROL_SYSCONFIG);
651

652 653 654 655 656
	/*
	 * Enable control of expternal oscillator through
	 * sys_clkreq. In the long run clock framework should
	 * take care of this.
	 */
657
	omap2_prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
658 659 660 661 662
			     1 << OMAP_AUTOEXTCLKMODE_SHIFT,
			     OMAP3430_GR_MOD,
			     OMAP3_PRM_CLKSRC_CTRL_OFFSET);

	/* setup wakup source */
663
	omap2_prm_write_mod_reg(OMAP3430_EN_IO_MASK | OMAP3430_EN_GPIO1_MASK |
664
			  OMAP3430_EN_GPT1_MASK | OMAP3430_EN_GPT12_MASK,
665 666
			  WKUP_MOD, PM_WKEN);
	/* No need to write EN_IO, that is always enabled */
667
	omap2_prm_write_mod_reg(OMAP3430_GRPSEL_GPIO1_MASK |
668 669
			  OMAP3430_GRPSEL_GPT1_MASK |
			  OMAP3430_GRPSEL_GPT12_MASK,
670
			  WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
671

672
	/* Enable PM_WKEN to support DSS LPR */
673
	omap2_prm_write_mod_reg(OMAP3430_PM_WKEN_DSS_EN_DSS_MASK,
674 675
				OMAP3430_DSS_MOD, PM_WKEN);

676
	/* Enable wakeups in PER */
677
	omap2_prm_write_mod_reg(omap3630_en_uart4_mask |
678
			  OMAP3430_EN_GPIO2_MASK | OMAP3430_EN_GPIO3_MASK |
679 680 681 682
			  OMAP3430_EN_GPIO4_MASK | OMAP3430_EN_GPIO5_MASK |
			  OMAP3430_EN_GPIO6_MASK | OMAP3430_EN_UART3_MASK |
			  OMAP3430_EN_MCBSP2_MASK | OMAP3430_EN_MCBSP3_MASK |
			  OMAP3430_EN_MCBSP4_MASK,
683
			  OMAP3430_PER_MOD, PM_WKEN);
684
	/* and allow them to wake up MPU */
685
	omap2_prm_write_mod_reg(omap3630_grpsel_uart4_mask |
686
			  OMAP3430_GRPSEL_GPIO2_MASK |
687 688 689 690 691 692 693 694
			  OMAP3430_GRPSEL_GPIO3_MASK |
			  OMAP3430_GRPSEL_GPIO4_MASK |
			  OMAP3430_GRPSEL_GPIO5_MASK |
			  OMAP3430_GRPSEL_GPIO6_MASK |
			  OMAP3430_GRPSEL_UART3_MASK |
			  OMAP3430_GRPSEL_MCBSP2_MASK |
			  OMAP3430_GRPSEL_MCBSP3_MASK |
			  OMAP3430_GRPSEL_MCBSP4_MASK,
695 696
			  OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);

697
	/* Don't attach IVA interrupts */
698 699 700 701
	omap2_prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
	omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
	omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
	omap2_prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
702

703
	/* Clear any pending 'reset' flags */
704 705 706 707 708 709 710
	omap2_prm_write_mod_reg(0xffffffff, MPU_MOD, OMAP2_RM_RSTST);
	omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP2_RM_RSTST);
	omap2_prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, OMAP2_RM_RSTST);
	omap2_prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, OMAP2_RM_RSTST);
	omap2_prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, OMAP2_RM_RSTST);
	omap2_prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, OMAP2_RM_RSTST);
	omap2_prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, OMAP2_RM_RSTST);
711

712
	/* Clear any pending PRCM interrupts */
713
	omap2_prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
714

715
	omap3_iva_idle();
716
	omap3_d2d_idle();
717 718
}

719 720 721 722 723 724 725 726 727 728 729
void omap3_pm_off_mode_enable(int enable)
{
	struct power_state *pwrst;
	u32 state;

	if (enable)
		state = PWRDM_POWER_OFF;
	else
		state = PWRDM_POWER_RET;

	list_for_each_entry(pwrst, &pwrst_list, node) {
730 731 732 733
		if (IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583) &&
				pwrst->pwrdm == core_pwrdm &&
				state == PWRDM_POWER_OFF) {
			pwrst->next_state = PWRDM_POWER_RET;
734
			pr_warn("%s: Core OFF disabled due to errata i583\n",
735 736 737 738 739
				__func__);
		} else {
			pwrst->next_state = state;
		}
		omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
740 741 742
	}
}

743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766
int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
{
	struct power_state *pwrst;

	list_for_each_entry(pwrst, &pwrst_list, node) {
		if (pwrst->pwrdm == pwrdm)
			return pwrst->next_state;
	}
	return -EINVAL;
}

int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
{
	struct power_state *pwrst;

	list_for_each_entry(pwrst, &pwrst_list, node) {
		if (pwrst->pwrdm == pwrdm) {
			pwrst->next_state = state;
			return 0;
		}
	}
	return -EINVAL;
}

767
static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
768 769 770 771 772 773
{
	struct power_state *pwrst;

	if (!pwrdm->pwrsts)
		return 0;

774
	pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
775 776 777 778 779 780 781 782 783
	if (!pwrst)
		return -ENOMEM;
	pwrst->pwrdm = pwrdm;
	pwrst->next_state = PWRDM_POWER_RET;
	list_add(&pwrst->node, &pwrst_list);

	if (pwrdm_has_hdwr_sar(pwrdm))
		pwrdm_enable_hdwr_sar(pwrdm);

784
	return omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
785 786 787 788 789 790 791
}

/*
 * Enable hw supervised mode for all clockdomains if it's
 * supported. Initiate sleep transition for other clockdomains, if
 * they are not used
 */
792
static int __init clkdms_setup(struct clockdomain *clkdm, void *unused)
793 794
{
	if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
795
		clkdm_allow_idle(clkdm);
796 797
	else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
		 atomic_read(&clkdm->usecount) == 0)
798
		clkdm_sleep(clkdm);
799 800 801
	return 0;
}

802 803 804 805 806 807 808
/*
 * Push functions to SRAM
 *
 * The minimum set of functions is pushed to SRAM for execution:
 * - omap3_do_wfi for erratum i581 WA,
 * - save_secure_ram_context for security extensions.
 */
809 810
void omap_push_sram_idle(void)
{
811 812
	omap3_do_wfi_sram = omap_sram_push(omap3_do_wfi, omap3_do_wfi_sz);

813 814 815
	if (omap_type() != OMAP2_DEVICE_TYPE_GP)
		_omap_save_secure_sram = omap_sram_push(save_secure_ram_context,
				save_secure_ram_context_sz);
816 817
}

818 819
static void __init pm_errata_configure(void)
{
820
	if (cpu_is_omap3630()) {
821
		pm34xx_errata |= PM_RTA_ERRATUM_i608;
822 823
		/* Enable the l2 cache toggling in sleep logic */
		enable_omap3630_toggle_l2_on_restore();
824 825
		if (omap_rev() < OMAP3630_REV_ES1_2)
			pm34xx_errata |= PM_SDRC_WAKEUP_ERRATUM_i583;
826
	}
827 828
}

829
static int __init omap3_pm_init(void)
830 831
{
	struct power_state *pwrst, *tmp;
832
	struct clockdomain *neon_clkdm, *per_clkdm, *mpu_clkdm, *core_clkdm;
833 834 835 836 837
	int ret;

	if (!cpu_is_omap34xx())
		return -ENODEV;

838 839 840
	if (!omap3_has_io_chain_ctrl())
		pr_warning("PM: no software I/O chain control; some wakeups may be lost\n");

841 842
	pm_errata_configure();

843 844 845 846
	/* XXX prcm_setup_regs needs to be before enabling hw
	 * supervised mode for powerdomains */
	prcm_setup_regs();

847 848 849 850 851 852 853 854 855 856 857 858 859
	ret = request_irq(omap_prcm_event_to_irq("wkup"),
		_prcm_int_handle_wakeup, IRQF_NO_SUSPEND, "pm_wkup", NULL);

	if (ret) {
		pr_err("pm: Failed to request pm_wkup irq\n");
		goto err1;
	}

	/* IO interrupt is shared with mux code */
	ret = request_irq(omap_prcm_event_to_irq("io"),
		_prcm_int_handle_io, IRQF_SHARED | IRQF_NO_SUSPEND, "pm_io",
		omap3_pm_init);

860
	if (ret) {
861
		pr_err("pm: Failed to request pm_io irq\n");
862 863 864
		goto err1;
	}

865
	ret = pwrdm_for_each(pwrdms_setup, NULL);
866 867 868 869 870
	if (ret) {
		printk(KERN_ERR "Failed to setup powerdomains\n");
		goto err2;
	}

871
	(void) clkdm_for_each(clkdms_setup, NULL);
872 873 874 875 876 877 878

	mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
	if (mpu_pwrdm == NULL) {
		printk(KERN_ERR "Failed to get mpu_pwrdm\n");
		goto err2;
	}

879 880 881
	neon_pwrdm = pwrdm_lookup("neon_pwrdm");
	per_pwrdm = pwrdm_lookup("per_pwrdm");
	core_pwrdm = pwrdm_lookup("core_pwrdm");
882
	cam_pwrdm = pwrdm_lookup("cam_pwrdm");
883

884 885 886 887 888
	neon_clkdm = clkdm_lookup("neon_clkdm");
	mpu_clkdm = clkdm_lookup("mpu_clkdm");
	per_clkdm = clkdm_lookup("per_clkdm");
	core_clkdm = clkdm_lookup("core_clkdm");

889
#ifdef CONFIG_SUSPEND
890
	suspend_set_ops(&omap_pm_ops);
891
#endif /* CONFIG_SUSPEND */
892 893

	pm_idle = omap3_pm_idle;
894
	omap3_idle_init();
895

896 897 898 899 900 901 902 903
	/*
	 * RTA is disabled during initialization as per erratum i608
	 * it is safer to disable RTA by the bootloader, but we would like
	 * to be doubly sure here and prevent any mishaps.
	 */
	if (IS_PM34XX_ERRATUM(PM_RTA_ERRATUM_i608))
		omap3630_ctrl_disable_rta();

904
	clkdm_add_wkdep(neon_clkdm, mpu_clkdm);
905 906 907 908 909 910
	if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
		omap3_secure_ram_storage =
			kmalloc(0x803F, GFP_KERNEL);
		if (!omap3_secure_ram_storage)
			printk(KERN_ERR "Memory allocation failed when"
					"allocating for secure sram context\n");
911 912 913 914 915

		local_irq_disable();
		local_fiq_disable();

		omap_dma_global_context_save();
916
		omap3_save_secure_ram_context();
917 918 919 920
		omap_dma_global_context_restore();

		local_irq_enable();
		local_fiq_enable();
921 922
	}

923
	omap3_save_scratchpad_contents();
924 925 926 927 928 929 930 931 932 933 934 935
err1:
	return ret;
err2:
	free_irq(INT_34XX_PRCM_MPU_IRQ, NULL);
	list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
		list_del(&pwrst->node);
		kfree(pwrst);
	}
	return ret;
}

late_initcall(omap3_pm_init);