pci.c 80.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * Copyright (c) 2005-2011 Atheros Communications Inc.
 * Copyright (c) 2011-2013 Qualcomm Atheros, Inc.
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/pci.h>
#include <linux/module.h>
#include <linux/interrupt.h>
#include <linux/spinlock.h>
22
#include <linux/bitops.h>
23 24 25 26 27 28 29 30 31 32 33 34 35

#include "core.h"
#include "debug.h"

#include "targaddrs.h"
#include "bmi.h"

#include "hif.h"
#include "htc.h"

#include "ce.h"
#include "pci.h"

36 37 38 39 40 41
enum ath10k_pci_irq_mode {
	ATH10K_PCI_IRQ_AUTO = 0,
	ATH10K_PCI_IRQ_LEGACY = 1,
	ATH10K_PCI_IRQ_MSI = 2,
};

42 43 44 45 46
enum ath10k_pci_reset_mode {
	ATH10K_PCI_RESET_AUTO = 0,
	ATH10K_PCI_RESET_WARM_ONLY = 1,
};

47
static unsigned int ath10k_pci_irq_mode = ATH10K_PCI_IRQ_AUTO;
48
static unsigned int ath10k_pci_reset_mode = ATH10K_PCI_RESET_AUTO;
49 50 51 52

module_param_named(irq_mode, ath10k_pci_irq_mode, uint, 0644);
MODULE_PARM_DESC(irq_mode, "0: auto, 1: legacy, 2: msi (default: 0)");

53 54 55
module_param_named(reset_mode, ath10k_pci_reset_mode, uint, 0644);
MODULE_PARM_DESC(reset_mode, "0: auto, 1: warm only (default: 0)");

56 57
/* how long wait to wait for target to initialise, in ms */
#define ATH10K_PCI_TARGET_WAIT 3000
58
#define ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS 3
59

60
static const struct pci_device_id ath10k_pci_id_table[] = {
61
	{ PCI_VDEVICE(ATHEROS, QCA988X_2_0_DEVICE_ID) }, /* PCI-E QCA988X V2 */
M
Michal Kazior 已提交
62
	{ PCI_VDEVICE(ATHEROS, QCA6164_2_1_DEVICE_ID) }, /* PCI-E QCA6164 V2.1 */
M
Michal Kazior 已提交
63
	{ PCI_VDEVICE(ATHEROS, QCA6174_2_1_DEVICE_ID) }, /* PCI-E QCA6174 V2.1 */
64
	{ PCI_VDEVICE(ATHEROS, QCA99X0_2_0_DEVICE_ID) }, /* PCI-E QCA99X0 V2 */
65
	{ PCI_VDEVICE(ATHEROS, QCA9377_1_0_DEVICE_ID) }, /* PCI-E QCA9377 V1 */
66 67 68
	{0}
};

69 70 71 72 73 74
static const struct ath10k_pci_supp_chip ath10k_pci_supp_chips[] = {
	/* QCA988X pre 2.0 chips are not supported because they need some nasty
	 * hacks. ath10k doesn't have them and these devices crash horribly
	 * because of that.
	 */
	{ QCA988X_2_0_DEVICE_ID, QCA988X_HW_2_0_CHIP_ID_REV },
M
Michal Kazior 已提交
75 76 77 78 79 80 81

	{ QCA6164_2_1_DEVICE_ID, QCA6174_HW_2_1_CHIP_ID_REV },
	{ QCA6164_2_1_DEVICE_ID, QCA6174_HW_2_2_CHIP_ID_REV },
	{ QCA6164_2_1_DEVICE_ID, QCA6174_HW_3_0_CHIP_ID_REV },
	{ QCA6164_2_1_DEVICE_ID, QCA6174_HW_3_1_CHIP_ID_REV },
	{ QCA6164_2_1_DEVICE_ID, QCA6174_HW_3_2_CHIP_ID_REV },

M
Michal Kazior 已提交
82 83 84 85 86
	{ QCA6174_2_1_DEVICE_ID, QCA6174_HW_2_1_CHIP_ID_REV },
	{ QCA6174_2_1_DEVICE_ID, QCA6174_HW_2_2_CHIP_ID_REV },
	{ QCA6174_2_1_DEVICE_ID, QCA6174_HW_3_0_CHIP_ID_REV },
	{ QCA6174_2_1_DEVICE_ID, QCA6174_HW_3_1_CHIP_ID_REV },
	{ QCA6174_2_1_DEVICE_ID, QCA6174_HW_3_2_CHIP_ID_REV },
M
Michal Kazior 已提交
87

88
	{ QCA99X0_2_0_DEVICE_ID, QCA99X0_HW_2_0_CHIP_ID_REV },
89 90

	{ QCA9377_1_0_DEVICE_ID, QCA9377_HW_1_0_CHIP_ID_REV },
91
	{ QCA9377_1_0_DEVICE_ID, QCA9377_HW_1_1_CHIP_ID_REV },
92 93
};

94
static void ath10k_pci_buffer_cleanup(struct ath10k *ar);
95
static int ath10k_pci_cold_reset(struct ath10k *ar);
96
static int ath10k_pci_safe_chip_reset(struct ath10k *ar);
M
Michal Kazior 已提交
97 98 99 100
static int ath10k_pci_init_irq(struct ath10k *ar);
static int ath10k_pci_deinit_irq(struct ath10k *ar);
static int ath10k_pci_request_irq(struct ath10k *ar);
static void ath10k_pci_free_irq(struct ath10k *ar);
101 102 103
static int ath10k_pci_bmi_wait(struct ath10k_ce_pipe *tx_pipe,
			       struct ath10k_ce_pipe *rx_pipe,
			       struct bmi_xfer *xfer);
104
static int ath10k_pci_qca99x0_chip_reset(struct ath10k *ar);
105
static void ath10k_pci_htc_tx_cb(struct ath10k_ce_pipe *ce_state);
106
static void ath10k_pci_htc_rx_cb(struct ath10k_ce_pipe *ce_state);
107 108
static void ath10k_pci_htt_tx_cb(struct ath10k_ce_pipe *ce_state);
static void ath10k_pci_htt_rx_cb(struct ath10k_ce_pipe *ce_state);
109
static void ath10k_pci_htt_htc_rx_cb(struct ath10k_ce_pipe *ce_state);
110
static void ath10k_pci_pktlog_rx_cb(struct ath10k_ce_pipe *ce_state);
111

112
static struct ce_attr host_ce_config_wlan[] = {
113 114 115 116 117 118
	/* CE0: host->target HTC control and raw streams */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 16,
		.src_sz_max = 256,
		.dest_nentries = 0,
119
		.send_cb = ath10k_pci_htc_tx_cb,
120 121 122 123 124 125
	},

	/* CE1: target->host HTT + HTC control */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
126
		.src_sz_max = 2048,
127
		.dest_nentries = 512,
128
		.recv_cb = ath10k_pci_htt_htc_rx_cb,
129 130 131 132 133 134 135
	},

	/* CE2: target->host WMI */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 2048,
136
		.dest_nentries = 128,
137
		.recv_cb = ath10k_pci_htc_rx_cb,
138 139 140 141 142 143 144 145
	},

	/* CE3: host->target WMI */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 32,
		.src_sz_max = 2048,
		.dest_nentries = 0,
146
		.send_cb = ath10k_pci_htc_tx_cb,
147 148 149 150 151 152 153 154
	},

	/* CE4: host->target HTT */
	{
		.flags = CE_ATTR_FLAGS | CE_ATTR_DIS_INTR,
		.src_nentries = CE_HTT_H2T_MSG_SRC_NENTRIES,
		.src_sz_max = 256,
		.dest_nentries = 0,
155
		.send_cb = ath10k_pci_htt_tx_cb,
156 157
	},

158
	/* CE5: target->host HTT (HIF->HTT) */
159 160 161
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
162 163 164
		.src_sz_max = 512,
		.dest_nentries = 512,
		.recv_cb = ath10k_pci_htt_rx_cb,
165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181
	},

	/* CE6: target autonomous hif_memcpy */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 0,
		.dest_nentries = 0,
	},

	/* CE7: ce_diag, the Diagnostic Window */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 2,
		.src_sz_max = DIAG_TRANSFER_LIMIT,
		.dest_nentries = 2,
	},
182 183 184 185 186 187 188

	/* CE8: target->host pktlog */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 2048,
		.dest_nentries = 128,
189
		.recv_cb = ath10k_pci_pktlog_rx_cb,
190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214
	},

	/* CE9 target autonomous qcache memcpy */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 0,
		.dest_nentries = 0,
	},

	/* CE10: target autonomous hif memcpy */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 0,
		.dest_nentries = 0,
	},

	/* CE11: target autonomous hif memcpy */
	{
		.flags = CE_ATTR_FLAGS,
		.src_nentries = 0,
		.src_sz_max = 0,
		.dest_nentries = 0,
	},
215 216 217
};

/* Target firmware's Copy Engine configuration. */
218
static struct ce_pipe_config target_ce_config_wlan[] = {
219 220
	/* CE0: host->target HTC control and raw streams */
	{
221 222 223 224 225 226
		.pipenum = __cpu_to_le32(0),
		.pipedir = __cpu_to_le32(PIPEDIR_OUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(256),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
227 228 229 230
	},

	/* CE1: target->host HTT + HTC control */
	{
231 232 233
		.pipenum = __cpu_to_le32(1),
		.pipedir = __cpu_to_le32(PIPEDIR_IN),
		.nentries = __cpu_to_le32(32),
234
		.nbytes_max = __cpu_to_le32(2048),
235 236
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
237 238 239 240
	},

	/* CE2: target->host WMI */
	{
241 242
		.pipenum = __cpu_to_le32(2),
		.pipedir = __cpu_to_le32(PIPEDIR_IN),
243
		.nentries = __cpu_to_le32(64),
244 245 246
		.nbytes_max = __cpu_to_le32(2048),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
247 248 249 250
	},

	/* CE3: host->target WMI */
	{
251 252 253 254 255 256
		.pipenum = __cpu_to_le32(3),
		.pipedir = __cpu_to_le32(PIPEDIR_OUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(2048),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
257 258 259 260
	},

	/* CE4: host->target HTT */
	{
261 262 263 264 265 266
		.pipenum = __cpu_to_le32(4),
		.pipedir = __cpu_to_le32(PIPEDIR_OUT),
		.nentries = __cpu_to_le32(256),
		.nbytes_max = __cpu_to_le32(256),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
267 268
	},

269
	/* NB: 50% of src nentries, since tx has 2 frags */
270

271
	/* CE5: target->host HTT (HIF->HTT) */
272
	{
273
		.pipenum = __cpu_to_le32(5),
274
		.pipedir = __cpu_to_le32(PIPEDIR_IN),
275
		.nentries = __cpu_to_le32(32),
276
		.nbytes_max = __cpu_to_le32(512),
277 278
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
279 280 281 282
	},

	/* CE6: Reserved for target autonomous hif_memcpy */
	{
283 284 285 286 287 288
		.pipenum = __cpu_to_le32(6),
		.pipedir = __cpu_to_le32(PIPEDIR_INOUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(4096),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS),
		.reserved = __cpu_to_le32(0),
289 290
	},

291
	/* CE7 used only by Host */
292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323
	{
		.pipenum = __cpu_to_le32(7),
		.pipedir = __cpu_to_le32(PIPEDIR_INOUT),
		.nentries = __cpu_to_le32(0),
		.nbytes_max = __cpu_to_le32(0),
		.flags = __cpu_to_le32(0),
		.reserved = __cpu_to_le32(0),
	},

	/* CE8 target->host packtlog */
	{
		.pipenum = __cpu_to_le32(8),
		.pipedir = __cpu_to_le32(PIPEDIR_IN),
		.nentries = __cpu_to_le32(64),
		.nbytes_max = __cpu_to_le32(2048),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS | CE_ATTR_DIS_INTR),
		.reserved = __cpu_to_le32(0),
	},

	/* CE9 target autonomous qcache memcpy */
	{
		.pipenum = __cpu_to_le32(9),
		.pipedir = __cpu_to_le32(PIPEDIR_INOUT),
		.nentries = __cpu_to_le32(32),
		.nbytes_max = __cpu_to_le32(2048),
		.flags = __cpu_to_le32(CE_ATTR_FLAGS | CE_ATTR_DIS_INTR),
		.reserved = __cpu_to_le32(0),
	},

	/* It not necessary to send target wlan configuration for CE10 & CE11
	 * as these CEs are not actively used in target.
	 */
324 325
};

M
Michal Kazior 已提交
326 327 328 329 330
/*
 * Map from service/endpoint to Copy Engine.
 * This table is derived from the CE_PCI TABLE, above.
 * It is passed to the Target at startup for use by firmware.
 */
331
static struct service_to_pipe target_service_to_ce_map_wlan[] = {
M
Michal Kazior 已提交
332
	{
333 334 335
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VO),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
336 337
	},
	{
338 339 340
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VO),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
341 342
	},
	{
343 344 345
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BK),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
346 347
	},
	{
348 349 350
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BK),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
351 352
	},
	{
353 354 355
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BE),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
356 357
	},
	{
358 359 360
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_BE),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
361 362
	},
	{
363 364 365
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VI),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
366 367
	},
	{
368 369 370
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_DATA_VI),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
371 372
	},
	{
373 374 375
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_CONTROL),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(3),
M
Michal Kazior 已提交
376 377
	},
	{
378 379 380
		__cpu_to_le32(ATH10K_HTC_SVC_ID_WMI_CONTROL),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(2),
M
Michal Kazior 已提交
381 382
	},
	{
383 384 385
		__cpu_to_le32(ATH10K_HTC_SVC_ID_RSVD_CTRL),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(0),
M
Michal Kazior 已提交
386 387
	},
	{
388 389 390
		__cpu_to_le32(ATH10K_HTC_SVC_ID_RSVD_CTRL),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(1),
M
Michal Kazior 已提交
391
	},
392 393 394 395
	{ /* not used */
		__cpu_to_le32(ATH10K_HTC_SVC_ID_TEST_RAW_STREAMS),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(0),
M
Michal Kazior 已提交
396
	},
397 398 399 400
	{ /* not used */
		__cpu_to_le32(ATH10K_HTC_SVC_ID_TEST_RAW_STREAMS),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
		__cpu_to_le32(1),
M
Michal Kazior 已提交
401 402
	},
	{
403 404 405
		__cpu_to_le32(ATH10K_HTC_SVC_ID_HTT_DATA_MSG),
		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */
		__cpu_to_le32(4),
M
Michal Kazior 已提交
406 407
	},
	{
408 409
		__cpu_to_le32(ATH10K_HTC_SVC_ID_HTT_DATA_MSG),
		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */
410
		__cpu_to_le32(5),
M
Michal Kazior 已提交
411 412 413 414
	},

	/* (Additions here) */

415 416 417 418
	{ /* must be last */
		__cpu_to_le32(0),
		__cpu_to_le32(0),
		__cpu_to_le32(0),
M
Michal Kazior 已提交
419 420 421
	},
};

422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465
static bool ath10k_pci_is_awake(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	u32 val = ioread32(ar_pci->mem + PCIE_LOCAL_BASE_ADDRESS +
			   RTC_STATE_ADDRESS);

	return RTC_STATE_V_GET(val) == RTC_STATE_V_ON;
}

static void __ath10k_pci_wake(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	lockdep_assert_held(&ar_pci->ps_lock);

	ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps wake reg refcount %lu awake %d\n",
		   ar_pci->ps_wake_refcount, ar_pci->ps_awake);

	iowrite32(PCIE_SOC_WAKE_V_MASK,
		  ar_pci->mem + PCIE_LOCAL_BASE_ADDRESS +
		  PCIE_SOC_WAKE_ADDRESS);
}

static void __ath10k_pci_sleep(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	lockdep_assert_held(&ar_pci->ps_lock);

	ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps sleep reg refcount %lu awake %d\n",
		   ar_pci->ps_wake_refcount, ar_pci->ps_awake);

	iowrite32(PCIE_SOC_WAKE_RESET,
		  ar_pci->mem + PCIE_LOCAL_BASE_ADDRESS +
		  PCIE_SOC_WAKE_ADDRESS);
	ar_pci->ps_awake = false;
}

static int ath10k_pci_wake_wait(struct ath10k *ar)
{
	int tot_delay = 0;
	int curr_delay = 5;

	while (tot_delay < PCIE_WAKE_TIMEOUT) {
466 467 468 469
		if (ath10k_pci_is_awake(ar)) {
			if (tot_delay > PCIE_WAKE_LATE_US)
				ath10k_warn(ar, "device wakeup took %d ms which is unusally long, otherwise it works normally.\n",
					    tot_delay / 1000);
470
			return 0;
471
		}
472 473 474 475 476 477 478 479 480 481 482

		udelay(curr_delay);
		tot_delay += curr_delay;

		if (curr_delay < 50)
			curr_delay += 5;
	}

	return -ETIMEDOUT;
}

483 484 485 486 487 488
static int ath10k_pci_force_wake(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;
	int ret = 0;

489 490 491
	if (ar_pci->pci_ps)
		return ret;

492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523
	spin_lock_irqsave(&ar_pci->ps_lock, flags);

	if (!ar_pci->ps_awake) {
		iowrite32(PCIE_SOC_WAKE_V_MASK,
			  ar_pci->mem + PCIE_LOCAL_BASE_ADDRESS +
			  PCIE_SOC_WAKE_ADDRESS);

		ret = ath10k_pci_wake_wait(ar);
		if (ret == 0)
			ar_pci->ps_awake = true;
	}

	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);

	return ret;
}

static void ath10k_pci_force_sleep(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;

	spin_lock_irqsave(&ar_pci->ps_lock, flags);

	iowrite32(PCIE_SOC_WAKE_RESET,
		  ar_pci->mem + PCIE_LOCAL_BASE_ADDRESS +
		  PCIE_SOC_WAKE_ADDRESS);
	ar_pci->ps_awake = false;

	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
}

524 525 526 527 528 529
static int ath10k_pci_wake(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;
	int ret = 0;

530 531 532
	if (ar_pci->pci_ps == 0)
		return ret;

533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563
	spin_lock_irqsave(&ar_pci->ps_lock, flags);

	ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps wake refcount %lu awake %d\n",
		   ar_pci->ps_wake_refcount, ar_pci->ps_awake);

	/* This function can be called very frequently. To avoid excessive
	 * CPU stalls for MMIO reads use a cache var to hold the device state.
	 */
	if (!ar_pci->ps_awake) {
		__ath10k_pci_wake(ar);

		ret = ath10k_pci_wake_wait(ar);
		if (ret == 0)
			ar_pci->ps_awake = true;
	}

	if (ret == 0) {
		ar_pci->ps_wake_refcount++;
		WARN_ON(ar_pci->ps_wake_refcount == 0);
	}

	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);

	return ret;
}

static void ath10k_pci_sleep(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;

564 565 566
	if (ar_pci->pci_ps == 0)
		return;

567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608
	spin_lock_irqsave(&ar_pci->ps_lock, flags);

	ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps sleep refcount %lu awake %d\n",
		   ar_pci->ps_wake_refcount, ar_pci->ps_awake);

	if (WARN_ON(ar_pci->ps_wake_refcount == 0))
		goto skip;

	ar_pci->ps_wake_refcount--;

	mod_timer(&ar_pci->ps_timer, jiffies +
		  msecs_to_jiffies(ATH10K_PCI_SLEEP_GRACE_PERIOD_MSEC));

skip:
	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
}

static void ath10k_pci_ps_timer(unsigned long ptr)
{
	struct ath10k *ar = (void *)ptr;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;

	spin_lock_irqsave(&ar_pci->ps_lock, flags);

	ath10k_dbg(ar, ATH10K_DBG_PCI_PS, "pci ps timer refcount %lu awake %d\n",
		   ar_pci->ps_wake_refcount, ar_pci->ps_awake);

	if (ar_pci->ps_wake_refcount > 0)
		goto skip;

	__ath10k_pci_sleep(ar);

skip:
	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
}

static void ath10k_pci_sleep_sync(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;

609 610 611 612 613
	if (ar_pci->pci_ps == 0) {
		ath10k_pci_force_sleep(ar);
		return;
	}

614 615 616 617 618 619 620 621
	del_timer_sync(&ar_pci->ps_timer);

	spin_lock_irqsave(&ar_pci->ps_lock, flags);
	WARN_ON(ar_pci->ps_wake_refcount > 0);
	__ath10k_pci_sleep(ar);
	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
}

622
static void ath10k_bus_pci_write32(struct ath10k *ar, u32 offset, u32 value)
623 624 625 626
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;

627 628 629 630 631 632
	if (unlikely(offset + sizeof(value) > ar_pci->mem_len)) {
		ath10k_warn(ar, "refusing to write mmio out of bounds at 0x%08x - 0x%08zx (max 0x%08zx)\n",
			    offset, offset + sizeof(value), ar_pci->mem_len);
		return;
	}

633 634 635 636 637 638 639 640 641 642 643
	ret = ath10k_pci_wake(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wake target for write32 of 0x%08x at 0x%08x: %d\n",
			    value, offset, ret);
		return;
	}

	iowrite32(value, ar_pci->mem + offset);
	ath10k_pci_sleep(ar);
}

644
static u32 ath10k_bus_pci_read32(struct ath10k *ar, u32 offset)
645 646 647 648 649
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	u32 val;
	int ret;

650 651 652 653 654 655
	if (unlikely(offset + sizeof(val) > ar_pci->mem_len)) {
		ath10k_warn(ar, "refusing to read mmio out of bounds at 0x%08x - 0x%08zx (max 0x%08zx)\n",
			    offset, offset + sizeof(val), ar_pci->mem_len);
		return 0;
	}

656 657 658 659 660 661 662 663 664 665 666 667 668
	ret = ath10k_pci_wake(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wake target for read32 at 0x%08x: %d\n",
			    offset, ret);
		return 0xffffffff;
	}

	val = ioread32(ar_pci->mem + offset);
	ath10k_pci_sleep(ar);

	return val;
}

669 670 671 672 673 674 675 676 677 678 679 680 681 682
inline void ath10k_pci_write32(struct ath10k *ar, u32 offset, u32 value)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	ar_pci->bus_ops->write32(ar, offset, value);
}

inline u32 ath10k_pci_read32(struct ath10k *ar, u32 offset)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	return ar_pci->bus_ops->read32(ar, offset);
}

683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702
u32 ath10k_pci_soc_read32(struct ath10k *ar, u32 addr)
{
	return ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS + addr);
}

void ath10k_pci_soc_write32(struct ath10k *ar, u32 addr, u32 val)
{
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + addr, val);
}

u32 ath10k_pci_reg_read32(struct ath10k *ar, u32 addr)
{
	return ath10k_pci_read32(ar, PCIE_LOCAL_BASE_ADDRESS + addr);
}

void ath10k_pci_reg_write32(struct ath10k *ar, u32 addr, u32 val)
{
	ath10k_pci_write32(ar, PCIE_LOCAL_BASE_ADDRESS + addr, val);
}

703
bool ath10k_pci_irq_pending(struct ath10k *ar)
704 705 706 707 708 709 710 711 712 713 714 715
{
	u32 cause;

	/* Check if the shared legacy irq is for us */
	cause = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				  PCIE_INTR_CAUSE_ADDRESS);
	if (cause & (PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL))
		return true;

	return false;
}

716
void ath10k_pci_disable_and_clear_legacy_irq(struct ath10k *ar)
717 718 719 720 721 722 723 724 725 726 727
{
	/* IMPORTANT: INTR_CLR register has to be set after
	 * INTR_ENABLE is set to 0, otherwise interrupt can not be
	 * really cleared. */
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
			   0);
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_CLR_ADDRESS,
			   PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);

	/* IMPORTANT: this extra read transaction is required to
	 * flush the posted write buffer. */
728 729
	(void)ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				PCIE_INTR_ENABLE_ADDRESS);
730 731
}

732
void ath10k_pci_enable_legacy_irq(struct ath10k *ar)
733 734 735 736 737 738 739
{
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS +
			   PCIE_INTR_ENABLE_ADDRESS,
			   PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);

	/* IMPORTANT: this extra read transaction is required to
	 * flush the posted write buffer. */
740 741
	(void)ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
				PCIE_INTR_ENABLE_ADDRESS);
742 743
}

744
static inline const char *ath10k_pci_get_irq_method(struct ath10k *ar)
745 746 747
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

748 749
	if (ar_pci->num_msi_intrs > 1)
		return "msi-x";
750 751

	if (ar_pci->num_msi_intrs == 1)
752
		return "msi";
753 754

	return "legacy";
755 756
}

757
static int __ath10k_pci_rx_post_buf(struct ath10k_pci_pipe *pipe)
758
{
759
	struct ath10k *ar = pipe->hif_ce_state;
760
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
761 762 763
	struct ath10k_ce_pipe *ce_pipe = pipe->ce_hdl;
	struct sk_buff *skb;
	dma_addr_t paddr;
764 765
	int ret;

766 767 768 769 770 771 772 773 774 775
	skb = dev_alloc_skb(pipe->buf_sz);
	if (!skb)
		return -ENOMEM;

	WARN_ONCE((unsigned long)skb->data & 3, "unaligned skb");

	paddr = dma_map_single(ar->dev, skb->data,
			       skb->len + skb_tailroom(skb),
			       DMA_FROM_DEVICE);
	if (unlikely(dma_mapping_error(ar->dev, paddr))) {
776
		ath10k_warn(ar, "failed to dma map pci rx buf\n");
777 778 779 780
		dev_kfree_skb_any(skb);
		return -EIO;
	}

781
	ATH10K_SKB_RXCB(skb)->paddr = paddr;
782

783
	spin_lock_bh(&ar_pci->ce_lock);
784
	ret = __ath10k_ce_rx_post_buf(ce_pipe, skb, paddr);
785
	spin_unlock_bh(&ar_pci->ce_lock);
786
	if (ret) {
787 788 789
		dma_unmap_single(ar->dev, paddr, skb->len + skb_tailroom(skb),
				 DMA_FROM_DEVICE);
		dev_kfree_skb_any(skb);
790 791 792 793 794 795
		return ret;
	}

	return 0;
}

796
static void ath10k_pci_rx_post_pipe(struct ath10k_pci_pipe *pipe)
797
{
798 799 800 801 802 803 804 805 806 807 808
	struct ath10k *ar = pipe->hif_ce_state;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct ath10k_ce_pipe *ce_pipe = pipe->ce_hdl;
	int ret, num;

	if (pipe->buf_sz == 0)
		return;

	if (!ce_pipe->dest_ring)
		return;

809
	spin_lock_bh(&ar_pci->ce_lock);
810
	num = __ath10k_ce_rx_num_free_bufs(ce_pipe);
811
	spin_unlock_bh(&ar_pci->ce_lock);
812 813 814
	while (num--) {
		ret = __ath10k_pci_rx_post_buf(pipe);
		if (ret) {
815 816
			if (ret == -ENOSPC)
				break;
817
			ath10k_warn(ar, "failed to post pci rx buf: %d\n", ret);
818 819 820 821 822 823 824
			mod_timer(&ar_pci->rx_post_retry, jiffies +
				  ATH10K_PCI_RX_POST_RETRY_MS);
			break;
		}
	}
}

825
void ath10k_pci_rx_post(struct ath10k *ar)
826 827 828 829 830
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

	for (i = 0; i < CE_COUNT; i++)
831
		ath10k_pci_rx_post_pipe(&ar_pci->pipe_info[i]);
832 833
}

834
void ath10k_pci_rx_replenish_retry(unsigned long ptr)
835 836 837 838
{
	struct ath10k *ar = (void *)ptr;

	ath10k_pci_rx_post(ar);
839 840
}

841 842 843 844 845 846 847
static u32 ath10k_pci_targ_cpu_to_ce_addr(struct ath10k *ar, u32 addr)
{
	u32 val = 0;

	switch (ar->hw_rev) {
	case ATH10K_HW_QCA988X:
	case ATH10K_HW_QCA6174:
848
	case ATH10K_HW_QCA9377:
849 850
		val = (ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
					  CORE_CTRL_ADDRESS) &
851
		       0x7ff) << 21;
852 853
		break;
	case ATH10K_HW_QCA99X0:
854
	case ATH10K_HW_QCA4019:
855 856 857 858 859 860 861 862
		val = ath10k_pci_read32(ar, PCIE_BAR_REG_ADDRESS);
		break;
	}

	val |= 0x100000 | (addr & 0xfffff);
	return val;
}

863 864 865 866 867 868 869 870 871 872 873 874 875 876
/*
 * Diagnostic read/write access is provided for startup/config/debug usage.
 * Caller must guarantee proper alignment, when applicable, and single user
 * at any moment.
 */
static int ath10k_pci_diag_read_mem(struct ath10k *ar, u32 address, void *data,
				    int nbytes)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret = 0;
	u32 buf;
	unsigned int completed_nbytes, orig_nbytes, remaining_bytes;
	unsigned int id;
	unsigned int flags;
877
	struct ath10k_ce_pipe *ce_diag;
878 879 880 881 882 883
	/* Host buffer address in CE space */
	u32 ce_data;
	dma_addr_t ce_data_base = 0;
	void *data_buf = NULL;
	int i;

K
Kalle Valo 已提交
884 885
	spin_lock_bh(&ar_pci->ce_lock);

886 887 888 889 890 891 892 893 894
	ce_diag = ar_pci->ce_diag;

	/*
	 * Allocate a temporary bounce buffer to hold caller's data
	 * to be DMA'ed from Target. This guarantees
	 *   1) 4-byte alignment
	 *   2) Buffer in DMA-able space
	 */
	orig_nbytes = nbytes;
895 896 897 898
	data_buf = (unsigned char *)dma_alloc_coherent(ar->dev,
						       orig_nbytes,
						       &ce_data_base,
						       GFP_ATOMIC);
899 900 901 902 903 904 905 906 907 908 909 910 911

	if (!data_buf) {
		ret = -ENOMEM;
		goto done;
	}
	memset(data_buf, 0, orig_nbytes);

	remaining_bytes = orig_nbytes;
	ce_data = ce_data_base;
	while (remaining_bytes) {
		nbytes = min_t(unsigned int, remaining_bytes,
			       DIAG_TRANSFER_LIMIT);

K
Kalle Valo 已提交
912
		ret = __ath10k_ce_rx_post_buf(ce_diag, NULL, ce_data);
913 914 915 916 917 918 919 920 921 922 923 924
		if (ret != 0)
			goto done;

		/* Request CE to send from Target(!) address to Host buffer */
		/*
		 * The address supplied by the caller is in the
		 * Target CPU virtual address space.
		 *
		 * In order to use this address with the diagnostic CE,
		 * convert it from Target CPU virtual address space
		 * to CE address space
		 */
925
		address = ath10k_pci_targ_cpu_to_ce_addr(ar, address);
926

K
Kalle Valo 已提交
927 928
		ret = ath10k_ce_send_nolock(ce_diag, NULL, (u32)address, nbytes, 0,
					    0);
929 930 931 932
		if (ret)
			goto done;

		i = 0;
933 934
		while (ath10k_ce_completed_send_next_nolock(ce_diag,
							    NULL) != 0) {
935 936 937 938 939 940 941 942
			mdelay(1);
			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		i = 0;
K
Kalle Valo 已提交
943 944 945
		while (ath10k_ce_completed_recv_next_nolock(ce_diag, NULL, &buf,
							    &completed_nbytes,
							    &id, &flags) != 0) {
946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969
			mdelay(1);

			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		if (nbytes != completed_nbytes) {
			ret = -EIO;
			goto done;
		}

		if (buf != ce_data) {
			ret = -EIO;
			goto done;
		}

		remaining_bytes -= nbytes;
		address += nbytes;
		ce_data += nbytes;
	}

done:
970 971 972
	if (ret == 0)
		memcpy(data, data_buf, orig_nbytes);
	else
973
		ath10k_warn(ar, "failed to read diag value at 0x%x: %d\n",
K
Kalle Valo 已提交
974
			    address, ret);
975 976

	if (data_buf)
977 978
		dma_free_coherent(ar->dev, orig_nbytes, data_buf,
				  ce_data_base);
979

K
Kalle Valo 已提交
980 981
	spin_unlock_bh(&ar_pci->ce_lock);

982 983 984
	return ret;
}

985 986
static int ath10k_pci_diag_read32(struct ath10k *ar, u32 address, u32 *value)
{
987 988 989 990 991 992 993
	__le32 val = 0;
	int ret;

	ret = ath10k_pci_diag_read_mem(ar, address, &val, sizeof(val));
	*value = __le32_to_cpu(val);

	return ret;
994 995 996 997 998 999 1000 1001 1002 1003 1004 1005
}

static int __ath10k_pci_diag_read_hi(struct ath10k *ar, void *dest,
				     u32 src, u32 len)
{
	u32 host_addr, addr;
	int ret;

	host_addr = host_interest_item_address(src);

	ret = ath10k_pci_diag_read32(ar, host_addr, &addr);
	if (ret != 0) {
1006
		ath10k_warn(ar, "failed to get memcpy hi address for firmware address %d: %d\n",
1007 1008 1009 1010 1011 1012
			    src, ret);
		return ret;
	}

	ret = ath10k_pci_diag_read_mem(ar, addr, dest, len);
	if (ret != 0) {
1013
		ath10k_warn(ar, "failed to memcpy firmware memory from %d (%d B): %d\n",
1014 1015 1016 1017 1018 1019 1020 1021
			    addr, len, ret);
		return ret;
	}

	return 0;
}

#define ath10k_pci_diag_read_hi(ar, dest, src, len)		\
1022
	__ath10k_pci_diag_read_hi(ar, dest, HI_ITEM(src), len)
1023

1024 1025
int ath10k_pci_diag_write_mem(struct ath10k *ar, u32 address,
			      const void *data, int nbytes)
1026 1027 1028 1029 1030 1031 1032
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret = 0;
	u32 buf;
	unsigned int completed_nbytes, orig_nbytes, remaining_bytes;
	unsigned int id;
	unsigned int flags;
1033
	struct ath10k_ce_pipe *ce_diag;
1034 1035 1036 1037 1038
	void *data_buf = NULL;
	u32 ce_data;	/* Host buffer address in CE space */
	dma_addr_t ce_data_base = 0;
	int i;

K
Kalle Valo 已提交
1039 1040
	spin_lock_bh(&ar_pci->ce_lock);

1041 1042 1043 1044 1045 1046 1047 1048 1049
	ce_diag = ar_pci->ce_diag;

	/*
	 * Allocate a temporary bounce buffer to hold caller's data
	 * to be DMA'ed to Target. This guarantees
	 *   1) 4-byte alignment
	 *   2) Buffer in DMA-able space
	 */
	orig_nbytes = nbytes;
1050 1051 1052 1053
	data_buf = (unsigned char *)dma_alloc_coherent(ar->dev,
						       orig_nbytes,
						       &ce_data_base,
						       GFP_ATOMIC);
1054 1055 1056 1057 1058 1059
	if (!data_buf) {
		ret = -ENOMEM;
		goto done;
	}

	/* Copy caller's data to allocated DMA buf */
1060
	memcpy(data_buf, data, orig_nbytes);
1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071

	/*
	 * The address supplied by the caller is in the
	 * Target CPU virtual address space.
	 *
	 * In order to use this address with the diagnostic CE,
	 * convert it from
	 *    Target CPU virtual address space
	 * to
	 *    CE address space
	 */
1072
	address = ath10k_pci_targ_cpu_to_ce_addr(ar, address);
1073 1074 1075 1076 1077 1078 1079 1080

	remaining_bytes = orig_nbytes;
	ce_data = ce_data_base;
	while (remaining_bytes) {
		/* FIXME: check cast */
		nbytes = min_t(int, remaining_bytes, DIAG_TRANSFER_LIMIT);

		/* Set up to receive directly into Target(!) address */
K
Kalle Valo 已提交
1081
		ret = __ath10k_ce_rx_post_buf(ce_diag, NULL, address);
1082 1083 1084 1085 1086 1087 1088
		if (ret != 0)
			goto done;

		/*
		 * Request CE to send caller-supplied data that
		 * was copied to bounce buffer to Target(!) address.
		 */
K
Kalle Valo 已提交
1089 1090
		ret = ath10k_ce_send_nolock(ce_diag, NULL, (u32)ce_data,
					    nbytes, 0, 0);
1091 1092 1093 1094
		if (ret != 0)
			goto done;

		i = 0;
1095 1096
		while (ath10k_ce_completed_send_next_nolock(ce_diag,
							    NULL) != 0) {
1097 1098 1099 1100 1101 1102 1103 1104 1105
			mdelay(1);

			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		i = 0;
K
Kalle Valo 已提交
1106 1107 1108
		while (ath10k_ce_completed_recv_next_nolock(ce_diag, NULL, &buf,
							    &completed_nbytes,
							    &id, &flags) != 0) {
1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133
			mdelay(1);

			if (i++ > DIAG_ACCESS_CE_TIMEOUT_MS) {
				ret = -EBUSY;
				goto done;
			}
		}

		if (nbytes != completed_nbytes) {
			ret = -EIO;
			goto done;
		}

		if (buf != address) {
			ret = -EIO;
			goto done;
		}

		remaining_bytes -= nbytes;
		address += nbytes;
		ce_data += nbytes;
	}

done:
	if (data_buf) {
1134 1135
		dma_free_coherent(ar->dev, orig_nbytes, data_buf,
				  ce_data_base);
1136 1137 1138
	}

	if (ret != 0)
1139
		ath10k_warn(ar, "failed to write diag value at 0x%x: %d\n",
K
Kalle Valo 已提交
1140
			    address, ret);
1141

K
Kalle Valo 已提交
1142 1143
	spin_unlock_bh(&ar_pci->ce_lock);

1144 1145 1146
	return ret;
}

1147 1148 1149 1150 1151 1152 1153
static int ath10k_pci_diag_write32(struct ath10k *ar, u32 address, u32 value)
{
	__le32 val = __cpu_to_le32(value);

	return ath10k_pci_diag_write_mem(ar, address, &val, sizeof(val));
}

1154
/* Called by lower (CE) layer when a send to Target completes. */
1155
static void ath10k_pci_htc_tx_cb(struct ath10k_ce_pipe *ce_state)
1156 1157
{
	struct ath10k *ar = ce_state->ar;
1158 1159
	struct sk_buff_head list;
	struct sk_buff *skb;
1160

1161
	__skb_queue_head_init(&list);
1162
	while (ath10k_ce_completed_send_next(ce_state, (void **)&skb) == 0) {
1163
		/* no need to call tx completion for NULL pointers */
1164
		if (skb == NULL)
1165 1166
			continue;

1167
		__skb_queue_tail(&list, skb);
1168
	}
1169 1170

	while ((skb = __skb_dequeue(&list)))
1171
		ath10k_htc_tx_completion_handler(ar, skb);
1172 1173
}

1174 1175 1176
static void ath10k_pci_process_rx_cb(struct ath10k_ce_pipe *ce_state,
				     void (*callback)(struct ath10k *ar,
						      struct sk_buff *skb))
1177 1178 1179
{
	struct ath10k *ar = ce_state->ar;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1180
	struct ath10k_pci_pipe *pipe_info =  &ar_pci->pipe_info[ce_state->id];
1181
	struct sk_buff *skb;
1182
	struct sk_buff_head list;
1183 1184
	void *transfer_context;
	u32 ce_data;
1185
	unsigned int nbytes, max_nbytes;
1186 1187
	unsigned int transfer_id;
	unsigned int flags;
1188

1189
	__skb_queue_head_init(&list);
1190 1191 1192
	while (ath10k_ce_completed_recv_next(ce_state, &transfer_context,
					     &ce_data, &nbytes, &transfer_id,
					     &flags) == 0) {
1193
		skb = transfer_context;
1194
		max_nbytes = skb->len + skb_tailroom(skb);
1195
		dma_unmap_single(ar->dev, ATH10K_SKB_RXCB(skb)->paddr,
1196 1197 1198
				 max_nbytes, DMA_FROM_DEVICE);

		if (unlikely(max_nbytes < nbytes)) {
1199
			ath10k_warn(ar, "rxed more than expected (nbytes %d, max %d)",
1200 1201 1202 1203
				    nbytes, max_nbytes);
			dev_kfree_skb_any(skb);
			continue;
		}
1204

1205
		skb_put(skb, nbytes);
1206 1207
		__skb_queue_tail(&list, skb);
	}
1208

1209
	while ((skb = __skb_dequeue(&list))) {
1210 1211 1212 1213 1214
		ath10k_dbg(ar, ATH10K_DBG_PCI, "pci rx ce pipe %d len %d\n",
			   ce_state->id, skb->len);
		ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci rx: ",
				skb->data, skb->len);

1215
		callback(ar, skb);
1216
	}
1217

1218
	ath10k_pci_rx_post_pipe(pipe_info);
1219 1220
}

1221 1222 1223 1224
/* Called by lower (CE) layer when data is received from the Target. */
static void ath10k_pci_htc_rx_cb(struct ath10k_ce_pipe *ce_state)
{
	ath10k_pci_process_rx_cb(ce_state, ath10k_htc_rx_completion_handler);
1225 1226 1227 1228 1229 1230 1231 1232 1233 1234
}

static void ath10k_pci_htt_htc_rx_cb(struct ath10k_ce_pipe *ce_state)
{
	/* CE4 polling needs to be done whenever CE pipe which transports
	 * HTT Rx (target->host) is processed.
	 */
	ath10k_ce_per_engine_service(ce_state->ar, 4);

	ath10k_pci_process_rx_cb(ce_state, ath10k_htc_rx_completion_handler);
1235 1236
}

1237 1238 1239 1240 1241 1242 1243 1244 1245
/* Called by lower (CE) layer when data is received from the Target.
 * Only 10.4 firmware uses separate CE to transfer pktlog data.
 */
static void ath10k_pci_pktlog_rx_cb(struct ath10k_ce_pipe *ce_state)
{
	ath10k_pci_process_rx_cb(ce_state,
				 ath10k_htt_rx_pktlog_completion_handler);
}

1246 1247 1248 1249 1250 1251
/* Called by lower (CE) layer when a send to HTT Target completes. */
static void ath10k_pci_htt_tx_cb(struct ath10k_ce_pipe *ce_state)
{
	struct ath10k *ar = ce_state->ar;
	struct sk_buff *skb;

1252
	while (ath10k_ce_completed_send_next(ce_state, (void **)&skb) == 0) {
1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279
		/* no need to call tx completion for NULL pointers */
		if (!skb)
			continue;

		dma_unmap_single(ar->dev, ATH10K_SKB_CB(skb)->paddr,
				 skb->len, DMA_TO_DEVICE);
		ath10k_htt_hif_tx_complete(ar, skb);
	}
}

static void ath10k_pci_htt_rx_deliver(struct ath10k *ar, struct sk_buff *skb)
{
	skb_pull(skb, sizeof(struct ath10k_htc_hdr));
	ath10k_htt_t2h_msg_handler(ar, skb);
}

/* Called by lower (CE) layer when HTT data is received from the Target. */
static void ath10k_pci_htt_rx_cb(struct ath10k_ce_pipe *ce_state)
{
	/* CE4 polling needs to be done whenever CE pipe which transports
	 * HTT Rx (target->host) is processed.
	 */
	ath10k_ce_per_engine_service(ce_state->ar, 4);

	ath10k_pci_process_rx_cb(ce_state, ath10k_pci_htt_rx_deliver);
}

1280 1281
int ath10k_pci_hif_tx_sg(struct ath10k *ar, u8 pipe_id,
			 struct ath10k_hif_sg_item *items, int n_items)
1282 1283
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1284 1285 1286
	struct ath10k_pci_pipe *pci_pipe = &ar_pci->pipe_info[pipe_id];
	struct ath10k_ce_pipe *ce_pipe = pci_pipe->ce_hdl;
	struct ath10k_ce_ring *src_ring = ce_pipe->src_ring;
1287 1288 1289
	unsigned int nentries_mask;
	unsigned int sw_index;
	unsigned int write_index;
1290
	int err, i = 0;
1291

1292
	spin_lock_bh(&ar_pci->ce_lock);
1293

1294 1295 1296 1297
	nentries_mask = src_ring->nentries_mask;
	sw_index = src_ring->sw_index;
	write_index = src_ring->write_index;

1298 1299 1300
	if (unlikely(CE_RING_DELTA(nentries_mask,
				   write_index, sw_index - 1) < n_items)) {
		err = -ENOBUFS;
1301
		goto err;
1302
	}
1303

1304
	for (i = 0; i < n_items - 1; i++) {
1305
		ath10k_dbg(ar, ATH10K_DBG_PCI,
1306 1307
			   "pci tx item %d paddr 0x%08x len %d n_items %d\n",
			   i, items[i].paddr, items[i].len, n_items);
1308
		ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci tx data: ",
1309
				items[i].vaddr, items[i].len);
1310

1311 1312 1313 1314 1315 1316 1317
		err = ath10k_ce_send_nolock(ce_pipe,
					    items[i].transfer_context,
					    items[i].paddr,
					    items[i].len,
					    items[i].transfer_id,
					    CE_SEND_FLAG_GATHER);
		if (err)
1318
			goto err;
1319 1320 1321 1322
	}

	/* `i` is equal to `n_items -1` after for() */

1323
	ath10k_dbg(ar, ATH10K_DBG_PCI,
1324 1325
		   "pci tx item %d paddr 0x%08x len %d n_items %d\n",
		   i, items[i].paddr, items[i].len, n_items);
1326
	ath10k_dbg_dump(ar, ATH10K_DBG_PCI_DUMP, NULL, "pci tx data: ",
1327 1328 1329 1330 1331 1332 1333 1334 1335
			items[i].vaddr, items[i].len);

	err = ath10k_ce_send_nolock(ce_pipe,
				    items[i].transfer_context,
				    items[i].paddr,
				    items[i].len,
				    items[i].transfer_id,
				    0);
	if (err)
1336 1337 1338 1339 1340 1341 1342 1343
		goto err;

	spin_unlock_bh(&ar_pci->ce_lock);
	return 0;

err:
	for (; i > 0; i--)
		__ath10k_ce_send_revert(ce_pipe);
1344 1345 1346

	spin_unlock_bh(&ar_pci->ce_lock);
	return err;
1347 1348
}

1349 1350
int ath10k_pci_hif_diag_read(struct ath10k *ar, u32 address, void *buf,
			     size_t buf_len)
K
Kalle Valo 已提交
1351 1352 1353 1354
{
	return ath10k_pci_diag_read_mem(ar, address, buf, buf_len);
}

1355
u16 ath10k_pci_hif_get_free_queue_number(struct ath10k *ar, u8 pipe)
1356 1357
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
K
Kalle Valo 已提交
1358

1359
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif get free queue number\n");
K
Kalle Valo 已提交
1360

M
Michal Kazior 已提交
1361
	return ath10k_ce_num_free_src_entries(ar_pci->pipe_info[pipe].ce_hdl);
1362 1363
}

1364 1365
static void ath10k_pci_dump_registers(struct ath10k *ar,
				      struct ath10k_fw_crash_data *crash_data)
1366
{
1367 1368
	__le32 reg_dump_values[REG_DUMP_COUNT_QCA988X] = {};
	int i, ret;
1369

1370
	lockdep_assert_held(&ar->data_lock);
1371

1372 1373
	ret = ath10k_pci_diag_read_hi(ar, &reg_dump_values[0],
				      hi_failure_state,
1374
				      REG_DUMP_COUNT_QCA988X * sizeof(__le32));
1375
	if (ret) {
1376
		ath10k_err(ar, "failed to read firmware dump area: %d\n", ret);
1377 1378 1379 1380 1381
		return;
	}

	BUILD_BUG_ON(REG_DUMP_COUNT_QCA988X % 4);

1382
	ath10k_err(ar, "firmware register dump:\n");
1383
	for (i = 0; i < REG_DUMP_COUNT_QCA988X; i += 4)
1384
		ath10k_err(ar, "[%02d]: 0x%08X 0x%08X 0x%08X 0x%08X\n",
1385
			   i,
1386 1387 1388 1389
			   __le32_to_cpu(reg_dump_values[i]),
			   __le32_to_cpu(reg_dump_values[i + 1]),
			   __le32_to_cpu(reg_dump_values[i + 2]),
			   __le32_to_cpu(reg_dump_values[i + 3]));
1390

M
Michal Kazior 已提交
1391 1392 1393
	if (!crash_data)
		return;

1394
	for (i = 0; i < REG_DUMP_COUNT_QCA988X; i++)
1395
		crash_data->registers[i] = reg_dump_values[i];
1396 1397
}

1398
static void ath10k_pci_fw_crashed_dump(struct ath10k *ar)
1399 1400 1401 1402 1403 1404
{
	struct ath10k_fw_crash_data *crash_data;
	char uuid[50];

	spin_lock_bh(&ar->data_lock);

B
Ben Greear 已提交
1405 1406
	ar->stats.fw_crash_counter++;

1407 1408 1409 1410 1411 1412 1413
	crash_data = ath10k_debug_get_new_fw_crash_data(ar);

	if (crash_data)
		scnprintf(uuid, sizeof(uuid), "%pUl", &crash_data->uuid);
	else
		scnprintf(uuid, sizeof(uuid), "n/a");

1414
	ath10k_err(ar, "firmware crashed! (uuid %s)\n", uuid);
1415
	ath10k_print_driver_info(ar);
1416 1417 1418
	ath10k_pci_dump_registers(ar, crash_data);

	spin_unlock_bh(&ar->data_lock);
1419

1420
	queue_work(ar->workqueue, &ar->restart_work);
1421 1422
}

1423 1424
void ath10k_pci_hif_send_complete_check(struct ath10k *ar, u8 pipe,
					int force)
1425
{
1426
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif send complete check\n");
K
Kalle Valo 已提交
1427

1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448
	if (!force) {
		int resources;
		/*
		 * Decide whether to actually poll for completions, or just
		 * wait for a later chance.
		 * If there seem to be plenty of resources left, then just wait
		 * since checking involves reading a CE register, which is a
		 * relatively expensive operation.
		 */
		resources = ath10k_pci_hif_get_free_queue_number(ar, pipe);

		/*
		 * If at least 50% of the total resources are still available,
		 * don't bother checking again yet.
		 */
		if (resources > (host_ce_config_wlan[pipe].src_nentries >> 1))
			return;
	}
	ath10k_ce_per_engine_service(ar, pipe);
}

1449
void ath10k_pci_kill_tasklet(struct ath10k *ar)
1450 1451 1452 1453 1454
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

	tasklet_kill(&ar_pci->intr_tq);
1455
	tasklet_kill(&ar_pci->msi_fw_err);
1456 1457 1458

	for (i = 0; i < CE_COUNT; i++)
		tasklet_kill(&ar_pci->pipe_info[i].intr);
1459 1460

	del_timer_sync(&ar_pci->rx_post_retry);
1461 1462
}

1463 1464
int ath10k_pci_hif_map_service_to_pipe(struct ath10k *ar, u16 service_id,
				       u8 *ul_pipe, u8 *dl_pipe)
1465
{
1466 1467 1468
	const struct service_to_pipe *entry;
	bool ul_set = false, dl_set = false;
	int i;
1469

1470
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif map service\n");
K
Kalle Valo 已提交
1471

1472 1473
	for (i = 0; i < ARRAY_SIZE(target_service_to_ce_map_wlan); i++) {
		entry = &target_service_to_ce_map_wlan[i];
1474

1475
		if (__le32_to_cpu(entry->service_id) != service_id)
1476
			continue;
1477

1478
		switch (__le32_to_cpu(entry->pipedir)) {
1479 1480 1481 1482
		case PIPEDIR_NONE:
			break;
		case PIPEDIR_IN:
			WARN_ON(dl_set);
1483
			*dl_pipe = __le32_to_cpu(entry->pipenum);
1484 1485 1486 1487
			dl_set = true;
			break;
		case PIPEDIR_OUT:
			WARN_ON(ul_set);
1488
			*ul_pipe = __le32_to_cpu(entry->pipenum);
1489 1490 1491 1492 1493
			ul_set = true;
			break;
		case PIPEDIR_INOUT:
			WARN_ON(dl_set);
			WARN_ON(ul_set);
1494 1495
			*dl_pipe = __le32_to_cpu(entry->pipenum);
			*ul_pipe = __le32_to_cpu(entry->pipenum);
1496 1497 1498 1499
			dl_set = true;
			ul_set = true;
			break;
		}
1500 1501
	}

1502 1503
	if (WARN_ON(!ul_set || !dl_set))
		return -ENOENT;
1504

1505
	return 0;
1506 1507
}

1508 1509
void ath10k_pci_hif_get_default_pipe(struct ath10k *ar,
				     u8 *ul_pipe, u8 *dl_pipe)
1510
{
1511
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci hif get default pipe\n");
K
Kalle Valo 已提交
1512

1513 1514
	(void)ath10k_pci_hif_map_service_to_pipe(ar,
						 ATH10K_HTC_SVC_ID_RSVD_CTRL,
1515
						 ul_pipe, dl_pipe);
1516 1517
}

M
Michal Kazior 已提交
1518
static void ath10k_pci_irq_msi_fw_mask(struct ath10k *ar)
1519
{
M
Michal Kazior 已提交
1520 1521
	u32 val;

1522 1523 1524
	switch (ar->hw_rev) {
	case ATH10K_HW_QCA988X:
	case ATH10K_HW_QCA6174:
1525
	case ATH10K_HW_QCA9377:
1526 1527 1528 1529 1530 1531 1532
		val = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
					CORE_CTRL_ADDRESS);
		val &= ~CORE_CTRL_PCIE_REG_31_MASK;
		ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS +
				   CORE_CTRL_ADDRESS, val);
		break;
	case ATH10K_HW_QCA99X0:
1533
	case ATH10K_HW_QCA4019:
1534 1535 1536 1537 1538
		/* TODO: Find appropriate register configuration for QCA99X0
		 *  to mask irq/MSI.
		 */
		 break;
	}
M
Michal Kazior 已提交
1539 1540 1541 1542 1543 1544
}

static void ath10k_pci_irq_msi_fw_unmask(struct ath10k *ar)
{
	u32 val;

1545 1546 1547
	switch (ar->hw_rev) {
	case ATH10K_HW_QCA988X:
	case ATH10K_HW_QCA6174:
1548
	case ATH10K_HW_QCA9377:
1549 1550 1551 1552 1553 1554 1555
		val = ath10k_pci_read32(ar, SOC_CORE_BASE_ADDRESS +
					CORE_CTRL_ADDRESS);
		val |= CORE_CTRL_PCIE_REG_31_MASK;
		ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS +
				   CORE_CTRL_ADDRESS, val);
		break;
	case ATH10K_HW_QCA99X0:
1556
	case ATH10K_HW_QCA4019:
1557 1558 1559 1560 1561
		/* TODO: Find appropriate register configuration for QCA99X0
		 *  to unmask irq/MSI.
		 */
		break;
	}
M
Michal Kazior 已提交
1562
}
1563

M
Michal Kazior 已提交
1564 1565
static void ath10k_pci_irq_disable(struct ath10k *ar)
{
1566
	ath10k_ce_disable_interrupts(ar);
1567
	ath10k_pci_disable_and_clear_legacy_irq(ar);
M
Michal Kazior 已提交
1568 1569 1570 1571 1572 1573 1574
	ath10k_pci_irq_msi_fw_mask(ar);
}

static void ath10k_pci_irq_sync(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;
1575

1576 1577
	for (i = 0; i < max(1, ar_pci->num_msi_intrs); i++)
		synchronize_irq(ar_pci->pdev->irq + i);
1578 1579
}

1580
static void ath10k_pci_irq_enable(struct ath10k *ar)
1581
{
1582
	ath10k_ce_enable_interrupts(ar);
1583
	ath10k_pci_enable_legacy_irq(ar);
M
Michal Kazior 已提交
1584
	ath10k_pci_irq_msi_fw_unmask(ar);
1585 1586 1587 1588
}

static int ath10k_pci_hif_start(struct ath10k *ar)
{
J
Janusz Dziedzic 已提交
1589
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
K
Kalle Valo 已提交
1590

1591
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif start\n");
1592

1593
	ath10k_pci_irq_enable(ar);
1594
	ath10k_pci_rx_post(ar);
K
Kalle Valo 已提交
1595

J
Janusz Dziedzic 已提交
1596 1597 1598
	pcie_capability_write_word(ar_pci->pdev, PCI_EXP_LNKCTL,
				   ar_pci->link_ctl);

1599 1600 1601
	return 0;
}

1602
static void ath10k_pci_rx_pipe_cleanup(struct ath10k_pci_pipe *pci_pipe)
1603 1604
{
	struct ath10k *ar;
1605 1606 1607 1608
	struct ath10k_ce_pipe *ce_pipe;
	struct ath10k_ce_ring *ce_ring;
	struct sk_buff *skb;
	int i;
1609

1610 1611 1612
	ar = pci_pipe->hif_ce_state;
	ce_pipe = pci_pipe->ce_hdl;
	ce_ring = ce_pipe->dest_ring;
1613

1614
	if (!ce_ring)
1615 1616
		return;

1617 1618
	if (!pci_pipe->buf_sz)
		return;
1619

1620 1621 1622 1623 1624 1625 1626
	for (i = 0; i < ce_ring->nentries; i++) {
		skb = ce_ring->per_transfer_context[i];
		if (!skb)
			continue;

		ce_ring->per_transfer_context[i] = NULL;

1627
		dma_unmap_single(ar->dev, ATH10K_SKB_RXCB(skb)->paddr,
1628
				 skb->len + skb_tailroom(skb),
1629
				 DMA_FROM_DEVICE);
1630
		dev_kfree_skb_any(skb);
1631 1632 1633
	}
}

1634
static void ath10k_pci_tx_pipe_cleanup(struct ath10k_pci_pipe *pci_pipe)
1635 1636 1637
{
	struct ath10k *ar;
	struct ath10k_pci *ar_pci;
1638 1639 1640 1641
	struct ath10k_ce_pipe *ce_pipe;
	struct ath10k_ce_ring *ce_ring;
	struct sk_buff *skb;
	int i;
1642

1643 1644 1645 1646
	ar = pci_pipe->hif_ce_state;
	ar_pci = ath10k_pci_priv(ar);
	ce_pipe = pci_pipe->ce_hdl;
	ce_ring = ce_pipe->src_ring;
1647

1648
	if (!ce_ring)
1649 1650
		return;

1651 1652
	if (!pci_pipe->buf_sz)
		return;
1653

1654 1655 1656
	for (i = 0; i < ce_ring->nentries; i++) {
		skb = ce_ring->per_transfer_context[i];
		if (!skb)
1657 1658
			continue;

1659 1660
		ce_ring->per_transfer_context[i] = NULL;

1661
		ath10k_htc_tx_completion_handler(ar, skb);
1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677
	}
}

/*
 * Cleanup residual buffers for device shutdown:
 *    buffers that were enqueued for receive
 *    buffers that were to be sent
 * Note: Buffers that had completed but which were
 * not yet processed are on a completion queue. They
 * are handled when the completion thread shuts down.
 */
static void ath10k_pci_buffer_cleanup(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int pipe_num;

M
Michal Kazior 已提交
1678
	for (pipe_num = 0; pipe_num < CE_COUNT; pipe_num++) {
1679
		struct ath10k_pci_pipe *pipe_info;
1680 1681 1682 1683 1684 1685 1686

		pipe_info = &ar_pci->pipe_info[pipe_num];
		ath10k_pci_rx_pipe_cleanup(pipe_info);
		ath10k_pci_tx_pipe_cleanup(pipe_info);
	}
}

1687
void ath10k_pci_ce_deinit(struct ath10k *ar)
1688
{
1689
	int i;
1690

1691 1692
	for (i = 0; i < CE_COUNT; i++)
		ath10k_ce_deinit_pipe(ar, i);
1693 1694
}

1695
void ath10k_pci_flush(struct ath10k *ar)
1696
{
1697
	ath10k_pci_kill_tasklet(ar);
1698 1699
	ath10k_pci_buffer_cleanup(ar);
}
1700 1701 1702

static void ath10k_pci_hif_stop(struct ath10k *ar)
{
1703 1704 1705
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	unsigned long flags;

1706
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif stop\n");
1707

1708 1709 1710
	/* Most likely the device has HTT Rx ring configured. The only way to
	 * prevent the device from accessing (and possible corrupting) host
	 * memory is to reset the chip now.
1711 1712 1713 1714 1715 1716 1717
	 *
	 * There's also no known way of masking MSI interrupts on the device.
	 * For ranged MSI the CE-related interrupts can be masked. However
	 * regardless how many MSI interrupts are assigned the first one
	 * is always used for firmware indications (crashes) and cannot be
	 * masked. To prevent the device from asserting the interrupt reset it
	 * before proceeding with cleanup.
1718
	 */
1719
	ath10k_pci_safe_chip_reset(ar);
1720 1721

	ath10k_pci_irq_disable(ar);
M
Michal Kazior 已提交
1722
	ath10k_pci_irq_sync(ar);
1723
	ath10k_pci_flush(ar);
1724 1725 1726 1727

	spin_lock_irqsave(&ar_pci->ps_lock, flags);
	WARN_ON(ar_pci->ps_wake_refcount > 0);
	spin_unlock_irqrestore(&ar_pci->ps_lock, flags);
1728 1729
}

1730 1731 1732
int ath10k_pci_hif_exchange_bmi_msg(struct ath10k *ar,
				    void *req, u32 req_len,
				    void *resp, u32 *resp_len)
1733 1734
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
1735 1736 1737 1738
	struct ath10k_pci_pipe *pci_tx = &ar_pci->pipe_info[BMI_CE_NUM_TO_TARG];
	struct ath10k_pci_pipe *pci_rx = &ar_pci->pipe_info[BMI_CE_NUM_TO_HOST];
	struct ath10k_ce_pipe *ce_tx = pci_tx->ce_hdl;
	struct ath10k_ce_pipe *ce_rx = pci_rx->ce_hdl;
1739 1740 1741 1742 1743 1744
	dma_addr_t req_paddr = 0;
	dma_addr_t resp_paddr = 0;
	struct bmi_xfer xfer = {};
	void *treq, *tresp = NULL;
	int ret = 0;

1745 1746
	might_sleep();

1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758
	if (resp && !resp_len)
		return -EINVAL;

	if (resp && resp_len && *resp_len == 0)
		return -EINVAL;

	treq = kmemdup(req, req_len, GFP_KERNEL);
	if (!treq)
		return -ENOMEM;

	req_paddr = dma_map_single(ar->dev, treq, req_len, DMA_TO_DEVICE);
	ret = dma_mapping_error(ar->dev, req_paddr);
1759 1760
	if (ret) {
		ret = -EIO;
1761
		goto err_dma;
1762
	}
1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773

	if (resp && resp_len) {
		tresp = kzalloc(*resp_len, GFP_KERNEL);
		if (!tresp) {
			ret = -ENOMEM;
			goto err_req;
		}

		resp_paddr = dma_map_single(ar->dev, tresp, *resp_len,
					    DMA_FROM_DEVICE);
		ret = dma_mapping_error(ar->dev, resp_paddr);
1774
		if (ret) {
1775
			ret = -EIO;
1776
			goto err_req;
1777
		}
1778 1779 1780 1781

		xfer.wait_for_resp = true;
		xfer.resp_len = 0;

1782
		ath10k_ce_rx_post_buf(ce_rx, &xfer, resp_paddr);
1783 1784 1785 1786 1787 1788
	}

	ret = ath10k_ce_send(ce_tx, &xfer, req_paddr, req_len, -1, 0);
	if (ret)
		goto err_resp;

1789 1790
	ret = ath10k_pci_bmi_wait(ce_tx, ce_rx, &xfer);
	if (ret) {
1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823
		u32 unused_buffer;
		unsigned int unused_nbytes;
		unsigned int unused_id;

		ath10k_ce_cancel_send_next(ce_tx, NULL, &unused_buffer,
					   &unused_nbytes, &unused_id);
	} else {
		/* non-zero means we did not time out */
		ret = 0;
	}

err_resp:
	if (resp) {
		u32 unused_buffer;

		ath10k_ce_revoke_recv_next(ce_rx, NULL, &unused_buffer);
		dma_unmap_single(ar->dev, resp_paddr,
				 *resp_len, DMA_FROM_DEVICE);
	}
err_req:
	dma_unmap_single(ar->dev, req_paddr, req_len, DMA_TO_DEVICE);

	if (ret == 0 && resp_len) {
		*resp_len = min(*resp_len, xfer.resp_len);
		memcpy(resp, tresp, xfer.resp_len);
	}
err_dma:
	kfree(treq);
	kfree(tresp);

	return ret;
}

1824
static void ath10k_pci_bmi_send_done(struct ath10k_ce_pipe *ce_state)
1825
{
1826 1827
	struct bmi_xfer *xfer;

1828
	if (ath10k_ce_completed_send_next(ce_state, (void **)&xfer))
1829
		return;
1830

1831
	xfer->tx_done = true;
1832 1833
}

1834
static void ath10k_pci_bmi_recv_data(struct ath10k_ce_pipe *ce_state)
1835
{
1836
	struct ath10k *ar = ce_state->ar;
1837 1838 1839 1840 1841 1842 1843 1844 1845
	struct bmi_xfer *xfer;
	u32 ce_data;
	unsigned int nbytes;
	unsigned int transfer_id;
	unsigned int flags;

	if (ath10k_ce_completed_recv_next(ce_state, (void **)&xfer, &ce_data,
					  &nbytes, &transfer_id, &flags))
		return;
1846

M
Michal Kazior 已提交
1847 1848 1849
	if (WARN_ON_ONCE(!xfer))
		return;

1850
	if (!xfer->wait_for_resp) {
1851
		ath10k_warn(ar, "unexpected: BMI data received; ignoring\n");
1852 1853 1854 1855
		return;
	}

	xfer->resp_len = nbytes;
1856
	xfer->rx_done = true;
1857 1858
}

1859 1860 1861 1862 1863 1864 1865 1866 1867 1868
static int ath10k_pci_bmi_wait(struct ath10k_ce_pipe *tx_pipe,
			       struct ath10k_ce_pipe *rx_pipe,
			       struct bmi_xfer *xfer)
{
	unsigned long timeout = jiffies + BMI_COMMUNICATION_TIMEOUT_HZ;

	while (time_before_eq(jiffies, timeout)) {
		ath10k_pci_bmi_send_done(tx_pipe);
		ath10k_pci_bmi_recv_data(rx_pipe);

1869
		if (xfer->tx_done && (xfer->rx_done == xfer->wait_for_resp))
1870 1871 1872 1873
			return 0;

		schedule();
	}
1874

1875 1876
	return -ETIMEDOUT;
}
1877 1878 1879 1880 1881 1882 1883

/*
 * Send an interrupt to the device to wake up the Target CPU
 * so it has an opportunity to notice any changed state.
 */
static int ath10k_pci_wake_target_cpu(struct ath10k *ar)
{
1884
	u32 addr, val;
1885

1886 1887 1888 1889
	addr = SOC_CORE_BASE_ADDRESS | CORE_CTRL_ADDRESS;
	val = ath10k_pci_read32(ar, addr);
	val |= CORE_CTRL_CPU_INTR_MASK;
	ath10k_pci_write32(ar, addr, val);
1890

1891
	return 0;
1892 1893
}

M
Michal Kazior 已提交
1894 1895 1896 1897 1898 1899
static int ath10k_pci_get_num_banks(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	switch (ar_pci->pdev->device) {
	case QCA988X_2_0_DEVICE_ID:
1900
	case QCA99X0_2_0_DEVICE_ID:
M
Michal Kazior 已提交
1901
		return 1;
M
Michal Kazior 已提交
1902
	case QCA6164_2_1_DEVICE_ID:
M
Michal Kazior 已提交
1903 1904 1905 1906
	case QCA6174_2_1_DEVICE_ID:
		switch (MS(ar->chip_id, SOC_CHIP_ID_REV)) {
		case QCA6174_HW_1_0_CHIP_ID_REV:
		case QCA6174_HW_1_1_CHIP_ID_REV:
1907 1908
		case QCA6174_HW_2_1_CHIP_ID_REV:
		case QCA6174_HW_2_2_CHIP_ID_REV:
M
Michal Kazior 已提交
1909 1910 1911 1912 1913 1914 1915 1916 1917
			return 3;
		case QCA6174_HW_1_3_CHIP_ID_REV:
			return 2;
		case QCA6174_HW_3_0_CHIP_ID_REV:
		case QCA6174_HW_3_1_CHIP_ID_REV:
		case QCA6174_HW_3_2_CHIP_ID_REV:
			return 9;
		}
		break;
1918 1919
	case QCA9377_1_0_DEVICE_ID:
		return 2;
M
Michal Kazior 已提交
1920 1921 1922 1923 1924 1925
	}

	ath10k_warn(ar, "unknown number of banks, assuming 1\n");
	return 1;
}

1926 1927 1928 1929 1930 1931 1932
static int ath10k_bus_get_num_banks(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	return ar_pci->bus_ops->get_num_banks(ar);
}

1933
int ath10k_pci_init_config(struct ath10k *ar)
1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950
{
	u32 interconnect_targ_addr;
	u32 pcie_state_targ_addr = 0;
	u32 pipe_cfg_targ_addr = 0;
	u32 svc_to_pipe_map = 0;
	u32 pcie_config_flags = 0;
	u32 ealloc_value;
	u32 ealloc_targ_addr;
	u32 flag2_value;
	u32 flag2_targ_addr;
	int ret = 0;

	/* Download to Target the CE Config and the service-to-CE map */
	interconnect_targ_addr =
		host_interest_item_address(HI_ITEM(hi_interconnect_state));

	/* Supply Target-side CE configuration */
1951 1952
	ret = ath10k_pci_diag_read32(ar, interconnect_targ_addr,
				     &pcie_state_targ_addr);
1953
	if (ret != 0) {
1954
		ath10k_err(ar, "Failed to get pcie state addr: %d\n", ret);
1955 1956 1957 1958 1959
		return ret;
	}

	if (pcie_state_targ_addr == 0) {
		ret = -EIO;
1960
		ath10k_err(ar, "Invalid pcie state addr\n");
1961 1962 1963
		return ret;
	}

1964
	ret = ath10k_pci_diag_read32(ar, (pcie_state_targ_addr +
1965
					  offsetof(struct pcie_state,
1966 1967
						   pipe_cfg_addr)),
				     &pipe_cfg_targ_addr);
1968
	if (ret != 0) {
1969
		ath10k_err(ar, "Failed to get pipe cfg addr: %d\n", ret);
1970 1971 1972 1973 1974
		return ret;
	}

	if (pipe_cfg_targ_addr == 0) {
		ret = -EIO;
1975
		ath10k_err(ar, "Invalid pipe cfg addr\n");
1976 1977 1978 1979
		return ret;
	}

	ret = ath10k_pci_diag_write_mem(ar, pipe_cfg_targ_addr,
1980
					target_ce_config_wlan,
1981 1982
					sizeof(struct ce_pipe_config) *
					NUM_TARGET_CE_CONFIG_WLAN);
1983 1984

	if (ret != 0) {
1985
		ath10k_err(ar, "Failed to write pipe cfg: %d\n", ret);
1986 1987 1988
		return ret;
	}

1989
	ret = ath10k_pci_diag_read32(ar, (pcie_state_targ_addr +
1990
					  offsetof(struct pcie_state,
1991 1992
						   svc_to_pipe_map)),
				     &svc_to_pipe_map);
1993
	if (ret != 0) {
1994
		ath10k_err(ar, "Failed to get svc/pipe map: %d\n", ret);
1995 1996 1997 1998 1999
		return ret;
	}

	if (svc_to_pipe_map == 0) {
		ret = -EIO;
2000
		ath10k_err(ar, "Invalid svc_to_pipe map\n");
2001 2002 2003 2004
		return ret;
	}

	ret = ath10k_pci_diag_write_mem(ar, svc_to_pipe_map,
2005 2006
					target_service_to_ce_map_wlan,
					sizeof(target_service_to_ce_map_wlan));
2007
	if (ret != 0) {
2008
		ath10k_err(ar, "Failed to write svc/pipe map: %d\n", ret);
2009 2010 2011
		return ret;
	}

2012
	ret = ath10k_pci_diag_read32(ar, (pcie_state_targ_addr +
2013
					  offsetof(struct pcie_state,
2014 2015
						   config_flags)),
				     &pcie_config_flags);
2016
	if (ret != 0) {
2017
		ath10k_err(ar, "Failed to get pcie config_flags: %d\n", ret);
2018 2019 2020 2021 2022
		return ret;
	}

	pcie_config_flags &= ~PCIE_CONFIG_FLAG_ENABLE_L1;

2023 2024 2025 2026
	ret = ath10k_pci_diag_write32(ar, (pcie_state_targ_addr +
					   offsetof(struct pcie_state,
						    config_flags)),
				      pcie_config_flags);
2027
	if (ret != 0) {
2028
		ath10k_err(ar, "Failed to write pcie config_flags: %d\n", ret);
2029 2030 2031 2032 2033 2034
		return ret;
	}

	/* configure early allocation */
	ealloc_targ_addr = host_interest_item_address(HI_ITEM(hi_early_alloc));

2035
	ret = ath10k_pci_diag_read32(ar, ealloc_targ_addr, &ealloc_value);
2036
	if (ret != 0) {
2037
		ath10k_err(ar, "Faile to get early alloc val: %d\n", ret);
2038 2039 2040 2041 2042 2043
		return ret;
	}

	/* first bank is switched to IRAM */
	ealloc_value |= ((HI_EARLY_ALLOC_MAGIC << HI_EARLY_ALLOC_MAGIC_SHIFT) &
			 HI_EARLY_ALLOC_MAGIC_MASK);
2044
	ealloc_value |= ((ath10k_bus_get_num_banks(ar) <<
M
Michal Kazior 已提交
2045
			  HI_EARLY_ALLOC_IRAM_BANKS_SHIFT) &
2046 2047
			 HI_EARLY_ALLOC_IRAM_BANKS_MASK);

2048
	ret = ath10k_pci_diag_write32(ar, ealloc_targ_addr, ealloc_value);
2049
	if (ret != 0) {
2050
		ath10k_err(ar, "Failed to set early alloc val: %d\n", ret);
2051 2052 2053 2054 2055 2056
		return ret;
	}

	/* Tell Target to proceed with initialization */
	flag2_targ_addr = host_interest_item_address(HI_ITEM(hi_option_flag2));

2057
	ret = ath10k_pci_diag_read32(ar, flag2_targ_addr, &flag2_value);
2058
	if (ret != 0) {
2059
		ath10k_err(ar, "Failed to get option val: %d\n", ret);
2060 2061 2062 2063 2064
		return ret;
	}

	flag2_value |= HI_OPTION_EARLY_CFG_DONE;

2065
	ret = ath10k_pci_diag_write32(ar, flag2_targ_addr, flag2_value);
2066
	if (ret != 0) {
2067
		ath10k_err(ar, "Failed to set option val: %d\n", ret);
2068 2069 2070 2071 2072 2073
		return ret;
	}

	return 0;
}

2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096
static void ath10k_pci_override_ce_config(struct ath10k *ar)
{
	struct ce_attr *attr;
	struct ce_pipe_config *config;

	/* For QCA6174 we're overriding the Copy Engine 5 configuration,
	 * since it is currently used for other feature.
	 */

	/* Override Host's Copy Engine 5 configuration */
	attr = &host_ce_config_wlan[5];
	attr->src_sz_max = 0;
	attr->dest_nentries = 0;

	/* Override Target firmware's Copy Engine configuration */
	config = &target_ce_config_wlan[5];
	config->pipedir = __cpu_to_le32(PIPEDIR_OUT);
	config->nbytes_max = __cpu_to_le32(2048);

	/* Map from service/endpoint to Copy Engine */
	target_service_to_ce_map_wlan[15].pipenum = __cpu_to_le32(1);
}

2097
int ath10k_pci_alloc_pipes(struct ath10k *ar)
2098
{
2099 2100
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct ath10k_pci_pipe *pipe;
2101 2102 2103
	int i, ret;

	for (i = 0; i < CE_COUNT; i++) {
2104 2105 2106 2107 2108
		pipe = &ar_pci->pipe_info[i];
		pipe->ce_hdl = &ar_pci->ce_states[i];
		pipe->pipe_num = i;
		pipe->hif_ce_state = ar;

2109
		ret = ath10k_ce_alloc_pipe(ar, i, &host_ce_config_wlan[i]);
2110
		if (ret) {
2111
			ath10k_err(ar, "failed to allocate copy engine pipe %d: %d\n",
2112 2113 2114
				   i, ret);
			return ret;
		}
2115 2116

		/* Last CE is Diagnostic Window */
2117
		if (i == CE_DIAG_PIPE) {
2118 2119 2120 2121 2122
			ar_pci->ce_diag = pipe->ce_hdl;
			continue;
		}

		pipe->buf_sz = (size_t)(host_ce_config_wlan[i].src_sz_max);
2123 2124 2125 2126 2127
	}

	return 0;
}

2128
void ath10k_pci_free_pipes(struct ath10k *ar)
2129 2130
{
	int i;
2131

2132 2133 2134
	for (i = 0; i < CE_COUNT; i++)
		ath10k_ce_free_pipe(ar, i);
}
2135

2136
int ath10k_pci_init_pipes(struct ath10k *ar)
2137
{
2138
	int i, ret;
2139

2140 2141
	for (i = 0; i < CE_COUNT; i++) {
		ret = ath10k_ce_init_pipe(ar, i, &host_ce_config_wlan[i]);
2142
		if (ret) {
2143
			ath10k_err(ar, "failed to initialize copy engine pipe %d: %d\n",
2144
				   i, ret);
2145
			return ret;
2146 2147 2148 2149 2150 2151
		}
	}

	return 0;
}

2152
static bool ath10k_pci_has_fw_crashed(struct ath10k *ar)
2153
{
2154 2155 2156
	return ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS) &
	       FW_IND_EVENT_PENDING;
}
2157

2158 2159 2160
static void ath10k_pci_fw_crashed_clear(struct ath10k *ar)
{
	u32 val;
2161

2162 2163 2164
	val = ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS);
	val &= ~FW_IND_EVENT_PENDING;
	ath10k_pci_write32(ar, FW_INDICATOR_ADDRESS, val);
2165 2166
}

2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186
/* this function effectively clears target memory controller assert line */
static void ath10k_pci_warm_reset_si0(struct ath10k *ar)
{
	u32 val;

	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);
	ath10k_pci_soc_write32(ar, SOC_RESET_CONTROL_ADDRESS,
			       val | SOC_RESET_CONTROL_SI0_RST_MASK);
	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);

	msleep(10);

	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);
	ath10k_pci_soc_write32(ar, SOC_RESET_CONTROL_ADDRESS,
			       val & ~SOC_RESET_CONTROL_SI0_RST_MASK);
	val = ath10k_pci_soc_read32(ar, SOC_RESET_CONTROL_ADDRESS);

	msleep(10);
}

2187
static void ath10k_pci_warm_reset_cpu(struct ath10k *ar)
2188 2189 2190
{
	u32 val;

2191
	ath10k_pci_write32(ar, FW_INDICATOR_ADDRESS, 0);
2192 2193

	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
2194 2195 2196 2197 2198 2199 2200 2201
				SOC_RESET_CONTROL_ADDRESS);
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + SOC_RESET_CONTROL_ADDRESS,
			   val | SOC_RESET_CONTROL_CPU_WARM_RST_MASK);
}

static void ath10k_pci_warm_reset_ce(struct ath10k *ar)
{
	u32 val;
2202 2203 2204

	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
				SOC_RESET_CONTROL_ADDRESS);
2205

2206 2207 2208 2209 2210
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + SOC_RESET_CONTROL_ADDRESS,
			   val | SOC_RESET_CONTROL_CE_RST_MASK);
	msleep(10);
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS + SOC_RESET_CONTROL_ADDRESS,
			   val & ~SOC_RESET_CONTROL_CE_RST_MASK);
2211 2212 2213 2214 2215 2216
}

static void ath10k_pci_warm_reset_clear_lf(struct ath10k *ar)
{
	u32 val;

2217
	val = ath10k_pci_read32(ar, RTC_SOC_BASE_ADDRESS +
2218 2219 2220 2221 2222
				SOC_LF_TIMER_CONTROL0_ADDRESS);
	ath10k_pci_write32(ar, RTC_SOC_BASE_ADDRESS +
			   SOC_LF_TIMER_CONTROL0_ADDRESS,
			   val & ~SOC_LF_TIMER_CONTROL0_ENABLE_MASK);
}
2223

2224 2225 2226 2227 2228
static int ath10k_pci_warm_reset(struct ath10k *ar)
{
	int ret;

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot warm reset\n");
2229

2230 2231 2232
	spin_lock_bh(&ar->data_lock);
	ar->stats.fw_warm_reset_counter++;
	spin_unlock_bh(&ar->data_lock);
2233

2234
	ath10k_pci_irq_disable(ar);
2235

2236 2237 2238 2239 2240 2241 2242 2243 2244
	/* Make sure the target CPU is not doing anything dangerous, e.g. if it
	 * were to access copy engine while host performs copy engine reset
	 * then it is possible for the device to confuse pci-e controller to
	 * the point of bringing host system to a complete stop (i.e. hang).
	 */
	ath10k_pci_warm_reset_si0(ar);
	ath10k_pci_warm_reset_cpu(ar);
	ath10k_pci_init_pipes(ar);
	ath10k_pci_wait_for_target_init(ar);
2245

2246 2247 2248 2249
	ath10k_pci_warm_reset_clear_lf(ar);
	ath10k_pci_warm_reset_ce(ar);
	ath10k_pci_warm_reset_cpu(ar);
	ath10k_pci_init_pipes(ar);
2250

2251 2252 2253 2254 2255
	ret = ath10k_pci_wait_for_target_init(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wait for target init: %d\n", ret);
		return ret;
	}
2256

2257
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot warm reset complete\n");
2258

2259
	return 0;
2260 2261
}

2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273
static int ath10k_pci_safe_chip_reset(struct ath10k *ar)
{
	if (QCA_REV_988X(ar) || QCA_REV_6174(ar)) {
		return ath10k_pci_warm_reset(ar);
	} else if (QCA_REV_99X0(ar)) {
		ath10k_pci_irq_disable(ar);
		return ath10k_pci_qca99x0_chip_reset(ar);
	} else {
		return -ENOTSUPP;
	}
}

M
Michal Kazior 已提交
2274
static int ath10k_pci_qca988x_chip_reset(struct ath10k *ar)
2275 2276 2277 2278
{
	int i, ret;
	u32 val;

M
Michal Kazior 已提交
2279
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot 988x chip reset\n");
2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342

	/* Some hardware revisions (e.g. CUS223v2) has issues with cold reset.
	 * It is thus preferred to use warm reset which is safer but may not be
	 * able to recover the device from all possible fail scenarios.
	 *
	 * Warm reset doesn't always work on first try so attempt it a few
	 * times before giving up.
	 */
	for (i = 0; i < ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS; i++) {
		ret = ath10k_pci_warm_reset(ar);
		if (ret) {
			ath10k_warn(ar, "failed to warm reset attempt %d of %d: %d\n",
				    i + 1, ATH10K_PCI_NUM_WARM_RESET_ATTEMPTS,
				    ret);
			continue;
		}

		/* FIXME: Sometimes copy engine doesn't recover after warm
		 * reset. In most cases this needs cold reset. In some of these
		 * cases the device is in such a state that a cold reset may
		 * lock up the host.
		 *
		 * Reading any host interest register via copy engine is
		 * sufficient to verify if device is capable of booting
		 * firmware blob.
		 */
		ret = ath10k_pci_init_pipes(ar);
		if (ret) {
			ath10k_warn(ar, "failed to init copy engine: %d\n",
				    ret);
			continue;
		}

		ret = ath10k_pci_diag_read32(ar, QCA988X_HOST_INTEREST_ADDRESS,
					     &val);
		if (ret) {
			ath10k_warn(ar, "failed to poke copy engine: %d\n",
				    ret);
			continue;
		}

		ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot chip reset complete (warm)\n");
		return 0;
	}

	if (ath10k_pci_reset_mode == ATH10K_PCI_RESET_WARM_ONLY) {
		ath10k_warn(ar, "refusing cold reset as requested\n");
		return -EPERM;
	}

	ret = ath10k_pci_cold_reset(ar);
	if (ret) {
		ath10k_warn(ar, "failed to cold reset: %d\n", ret);
		return ret;
	}

	ret = ath10k_pci_wait_for_target_init(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wait for target after cold reset: %d\n",
			    ret);
		return ret;
	}

M
Michal Kazior 已提交
2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca988x chip reset complete (cold)\n");

	return 0;
}

static int ath10k_pci_qca6174_chip_reset(struct ath10k *ar)
{
	int ret;

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca6174 chip reset\n");

	/* FIXME: QCA6174 requires cold + warm reset to work. */

	ret = ath10k_pci_cold_reset(ar);
	if (ret) {
		ath10k_warn(ar, "failed to cold reset: %d\n", ret);
		return ret;
	}

	ret = ath10k_pci_wait_for_target_init(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wait for target after cold reset: %d\n",
K
Kalle Valo 已提交
2365
			    ret);
M
Michal Kazior 已提交
2366 2367 2368 2369 2370 2371 2372 2373 2374 2375
		return ret;
	}

	ret = ath10k_pci_warm_reset(ar);
	if (ret) {
		ath10k_warn(ar, "failed to warm reset: %d\n", ret);
		return ret;
	}

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca6174 chip reset complete (cold)\n");
2376 2377 2378 2379

	return 0;
}

2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403
static int ath10k_pci_qca99x0_chip_reset(struct ath10k *ar)
{
	int ret;

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca99x0 chip reset\n");

	ret = ath10k_pci_cold_reset(ar);
	if (ret) {
		ath10k_warn(ar, "failed to cold reset: %d\n", ret);
		return ret;
	}

	ret = ath10k_pci_wait_for_target_init(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wait for target after cold reset: %d\n",
			    ret);
		return ret;
	}

	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot qca99x0 chip reset complete (cold)\n");

	return 0;
}

M
Michal Kazior 已提交
2404 2405 2406 2407 2408 2409
static int ath10k_pci_chip_reset(struct ath10k *ar)
{
	if (QCA_REV_988X(ar))
		return ath10k_pci_qca988x_chip_reset(ar);
	else if (QCA_REV_6174(ar))
		return ath10k_pci_qca6174_chip_reset(ar);
2410 2411
	else if (QCA_REV_9377(ar))
		return ath10k_pci_qca6174_chip_reset(ar);
2412 2413
	else if (QCA_REV_99X0(ar))
		return ath10k_pci_qca99x0_chip_reset(ar);
M
Michal Kazior 已提交
2414 2415 2416 2417
	else
		return -ENOTSUPP;
}

2418
static int ath10k_pci_hif_power_up(struct ath10k *ar)
2419
{
J
Janusz Dziedzic 已提交
2420
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2421 2422
	int ret;

2423 2424
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif power up\n");

J
Janusz Dziedzic 已提交
2425 2426 2427 2428 2429
	pcie_capability_read_word(ar_pci->pdev, PCI_EXP_LNKCTL,
				  &ar_pci->link_ctl);
	pcie_capability_write_word(ar_pci->pdev, PCI_EXP_LNKCTL,
				   ar_pci->link_ctl & ~PCI_EXP_LNKCTL_ASPMC);

2430 2431 2432 2433 2434 2435 2436 2437 2438 2439
	/*
	 * Bring the target up cleanly.
	 *
	 * The target may be in an undefined state with an AUX-powered Target
	 * and a Host in WoW mode. If the Host crashes, loses power, or is
	 * restarted (without unloading the driver) then the Target is left
	 * (aux) powered and running. On a subsequent driver load, the Target
	 * is in an unexpected state. We try to catch that here in order to
	 * reset the Target and retry the probe.
	 */
2440
	ret = ath10k_pci_chip_reset(ar);
2441
	if (ret) {
M
Michal Kazior 已提交
2442 2443 2444 2445 2446 2447
		if (ath10k_pci_has_fw_crashed(ar)) {
			ath10k_warn(ar, "firmware crashed during chip reset\n");
			ath10k_pci_fw_crashed_clear(ar);
			ath10k_pci_fw_crashed_dump(ar);
		}

2448
		ath10k_err(ar, "failed to reset chip: %d\n", ret);
2449
		goto err_sleep;
2450
	}
2451

2452
	ret = ath10k_pci_init_pipes(ar);
2453
	if (ret) {
2454
		ath10k_err(ar, "failed to initialize CE: %d\n", ret);
2455
		goto err_sleep;
2456 2457
	}

M
Michal Kazior 已提交
2458 2459
	ret = ath10k_pci_init_config(ar);
	if (ret) {
2460
		ath10k_err(ar, "failed to setup init config: %d\n", ret);
2461
		goto err_ce;
M
Michal Kazior 已提交
2462
	}
2463 2464 2465

	ret = ath10k_pci_wake_target_cpu(ar);
	if (ret) {
2466
		ath10k_err(ar, "could not wake up target CPU: %d\n", ret);
2467
		goto err_ce;
2468 2469 2470 2471 2472 2473
	}

	return 0;

err_ce:
	ath10k_pci_ce_deinit(ar);
2474

2475
err_sleep:
2476 2477 2478
	return ret;
}

2479
void ath10k_pci_hif_power_down(struct ath10k *ar)
2480
{
2481
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot hif power down\n");
K
Kalle Valo 已提交
2482

2483 2484 2485
	/* Currently hif_power_up performs effectively a reset and hif_stop
	 * resets the chip as well so there's no point in resetting here.
	 */
2486 2487
}

M
Michal Kazior 已提交
2488 2489 2490 2491
#ifdef CONFIG_PM

static int ath10k_pci_hif_suspend(struct ath10k *ar)
{
2492 2493 2494 2495 2496 2497
	/* The grace timer can still be counting down and ar->ps_awake be true.
	 * It is known that the device may be asleep after resuming regardless
	 * of the SoC powersave state before suspending. Hence make sure the
	 * device is asleep before proceeding.
	 */
	ath10k_pci_sleep_sync(ar);
2498

M
Michal Kazior 已提交
2499 2500 2501 2502 2503 2504 2505 2506
	return 0;
}

static int ath10k_pci_hif_resume(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct pci_dev *pdev = ar_pci->pdev;
	u32 val;
2507 2508
	int ret = 0;

2509 2510 2511 2512
	ret = ath10k_pci_force_wake(ar);
	if (ret) {
		ath10k_err(ar, "failed to wake up target: %d\n", ret);
		return ret;
2513
	}
M
Michal Kazior 已提交
2514

2515 2516 2517 2518 2519 2520 2521 2522
	/* Suspend/Resume resets the PCI configuration space, so we have to
	 * re-disable the RETRY_TIMEOUT register (0x41) to keep PCI Tx retries
	 * from interfering with C3 CPU state. pci_restore_state won't help
	 * here since it only restores the first 64 bytes pci config header.
	 */
	pci_read_config_dword(pdev, 0x40, &val);
	if ((val & 0x0000ff00) != 0)
		pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
M
Michal Kazior 已提交
2523

2524
	return ret;
M
Michal Kazior 已提交
2525 2526 2527
}
#endif

2528
static const struct ath10k_hif_ops ath10k_pci_hif_ops = {
2529
	.tx_sg			= ath10k_pci_hif_tx_sg,
K
Kalle Valo 已提交
2530
	.diag_read		= ath10k_pci_hif_diag_read,
2531
	.diag_write		= ath10k_pci_diag_write_mem,
2532 2533 2534 2535 2536 2537 2538
	.exchange_bmi_msg	= ath10k_pci_hif_exchange_bmi_msg,
	.start			= ath10k_pci_hif_start,
	.stop			= ath10k_pci_hif_stop,
	.map_service_to_pipe	= ath10k_pci_hif_map_service_to_pipe,
	.get_default_pipe	= ath10k_pci_hif_get_default_pipe,
	.send_complete_check	= ath10k_pci_hif_send_complete_check,
	.get_free_queue_number	= ath10k_pci_hif_get_free_queue_number,
2539 2540
	.power_up		= ath10k_pci_hif_power_up,
	.power_down		= ath10k_pci_hif_power_down,
2541 2542
	.read32			= ath10k_pci_read32,
	.write32		= ath10k_pci_write32,
M
Michal Kazior 已提交
2543 2544 2545 2546
#ifdef CONFIG_PM
	.suspend		= ath10k_pci_hif_suspend,
	.resume			= ath10k_pci_hif_resume,
#endif
2547 2548 2549 2550
};

static void ath10k_pci_ce_tasklet(unsigned long ptr)
{
2551
	struct ath10k_pci_pipe *pipe = (struct ath10k_pci_pipe *)ptr;
2552 2553 2554 2555 2556 2557 2558 2559 2560
	struct ath10k_pci *ar_pci = pipe->ar_pci;

	ath10k_ce_per_engine_service(ar_pci->ar, pipe->pipe_num);
}

static void ath10k_msi_err_tasklet(unsigned long data)
{
	struct ath10k *ar = (struct ath10k *)data;

2561
	if (!ath10k_pci_has_fw_crashed(ar)) {
2562
		ath10k_warn(ar, "received unsolicited fw crash interrupt\n");
2563 2564 2565
		return;
	}

2566
	ath10k_pci_irq_disable(ar);
2567 2568
	ath10k_pci_fw_crashed_clear(ar);
	ath10k_pci_fw_crashed_dump(ar);
2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580
}

/*
 * Handler for a per-engine interrupt on a PARTICULAR CE.
 * This is used in cases where each CE has a private MSI interrupt.
 */
static irqreturn_t ath10k_pci_per_engine_handler(int irq, void *arg)
{
	struct ath10k *ar = arg;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ce_id = irq - ar_pci->pdev->irq - MSI_ASSIGN_CE_INITIAL;

D
Dan Carpenter 已提交
2581
	if (ce_id < 0 || ce_id >= ARRAY_SIZE(ar_pci->pipe_info)) {
2582 2583
		ath10k_warn(ar, "unexpected/invalid irq %d ce_id %d\n", irq,
			    ce_id);
2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616
		return IRQ_HANDLED;
	}

	/*
	 * NOTE: We are able to derive ce_id from irq because we
	 * use a one-to-one mapping for CE's 0..5.
	 * CE's 6 & 7 do not use interrupts at all.
	 *
	 * This mapping must be kept in sync with the mapping
	 * used by firmware.
	 */
	tasklet_schedule(&ar_pci->pipe_info[ce_id].intr);
	return IRQ_HANDLED;
}

static irqreturn_t ath10k_pci_msi_fw_handler(int irq, void *arg)
{
	struct ath10k *ar = arg;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

	tasklet_schedule(&ar_pci->msi_fw_err);
	return IRQ_HANDLED;
}

/*
 * Top-level interrupt handler for all PCI interrupts from a Target.
 * When a block of MSI interrupts is allocated, this top-level handler
 * is not used; instead, we directly call the correct sub-handler.
 */
static irqreturn_t ath10k_pci_interrupt_handler(int irq, void *arg)
{
	struct ath10k *ar = arg;
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2617 2618
	int ret;

2619 2620 2621 2622
	ret = ath10k_pci_force_wake(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wake device up on irq: %d\n", ret);
		return IRQ_NONE;
2623
	}
2624 2625

	if (ar_pci->num_msi_intrs == 0) {
2626 2627 2628
		if (!ath10k_pci_irq_pending(ar))
			return IRQ_NONE;

2629
		ath10k_pci_disable_and_clear_legacy_irq(ar);
2630 2631 2632 2633 2634 2635 2636
	}

	tasklet_schedule(&ar_pci->intr_tq);

	return IRQ_HANDLED;
}

2637
static void ath10k_pci_tasklet(unsigned long data)
2638 2639
{
	struct ath10k *ar = (struct ath10k *)data;
2640
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2641

2642
	if (ath10k_pci_has_fw_crashed(ar)) {
2643
		ath10k_pci_irq_disable(ar);
2644
		ath10k_pci_fw_crashed_clear(ar);
2645
		ath10k_pci_fw_crashed_dump(ar);
2646 2647 2648
		return;
	}

2649 2650
	ath10k_ce_per_engine_service_any(ar);

2651 2652 2653
	/* Re-enable legacy irq that was disabled in the irq handler */
	if (ar_pci->num_msi_intrs == 0)
		ath10k_pci_enable_legacy_irq(ar);
2654 2655
}

M
Michal Kazior 已提交
2656
static int ath10k_pci_request_irq_msix(struct ath10k *ar)
2657 2658
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
M
Michal Kazior 已提交
2659
	int ret, i;
2660 2661 2662 2663

	ret = request_irq(ar_pci->pdev->irq + MSI_ASSIGN_FW,
			  ath10k_pci_msi_fw_handler,
			  IRQF_SHARED, "ath10k_pci", ar);
2664
	if (ret) {
2665
		ath10k_warn(ar, "failed to request MSI-X fw irq %d: %d\n",
2666
			    ar_pci->pdev->irq + MSI_ASSIGN_FW, ret);
2667
		return ret;
2668
	}
2669 2670 2671 2672 2673 2674

	for (i = MSI_ASSIGN_CE_INITIAL; i <= MSI_ASSIGN_CE_MAX; i++) {
		ret = request_irq(ar_pci->pdev->irq + i,
				  ath10k_pci_per_engine_handler,
				  IRQF_SHARED, "ath10k_pci", ar);
		if (ret) {
2675
			ath10k_warn(ar, "failed to request MSI-X ce irq %d: %d\n",
2676 2677
				    ar_pci->pdev->irq + i, ret);

M
Michal Kazior 已提交
2678 2679
			for (i--; i >= MSI_ASSIGN_CE_INITIAL; i--)
				free_irq(ar_pci->pdev->irq + i, ar);
2680

M
Michal Kazior 已提交
2681
			free_irq(ar_pci->pdev->irq + MSI_ASSIGN_FW, ar);
2682 2683 2684 2685 2686 2687 2688
			return ret;
		}
	}

	return 0;
}

M
Michal Kazior 已提交
2689
static int ath10k_pci_request_irq_msi(struct ath10k *ar)
2690 2691 2692 2693 2694 2695 2696
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;

	ret = request_irq(ar_pci->pdev->irq,
			  ath10k_pci_interrupt_handler,
			  IRQF_SHARED, "ath10k_pci", ar);
M
Michal Kazior 已提交
2697
	if (ret) {
2698
		ath10k_warn(ar, "failed to request MSI irq %d: %d\n",
M
Michal Kazior 已提交
2699
			    ar_pci->pdev->irq, ret);
2700 2701 2702 2703 2704 2705
		return ret;
	}

	return 0;
}

M
Michal Kazior 已提交
2706
static int ath10k_pci_request_irq_legacy(struct ath10k *ar)
2707 2708 2709 2710 2711 2712 2713
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;

	ret = request_irq(ar_pci->pdev->irq,
			  ath10k_pci_interrupt_handler,
			  IRQF_SHARED, "ath10k_pci", ar);
2714
	if (ret) {
2715
		ath10k_warn(ar, "failed to request legacy irq %d: %d\n",
M
Michal Kazior 已提交
2716
			    ar_pci->pdev->irq, ret);
2717
		return ret;
2718
	}
2719 2720 2721 2722

	return 0;
}

M
Michal Kazior 已提交
2723 2724 2725
static int ath10k_pci_request_irq(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2726

M
Michal Kazior 已提交
2727 2728 2729 2730 2731
	switch (ar_pci->num_msi_intrs) {
	case 0:
		return ath10k_pci_request_irq_legacy(ar);
	case 1:
		return ath10k_pci_request_irq_msi(ar);
2732
	default:
M
Michal Kazior 已提交
2733 2734
		return ath10k_pci_request_irq_msix(ar);
	}
2735 2736
}

M
Michal Kazior 已提交
2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747
static void ath10k_pci_free_irq(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

	/* There's at least one interrupt irregardless whether its legacy INTR
	 * or MSI or MSI-X */
	for (i = 0; i < max(1, ar_pci->num_msi_intrs); i++)
		free_irq(ar_pci->pdev->irq + i, ar);
}

2748
void ath10k_pci_init_irq_tasklets(struct ath10k *ar)
2749 2750 2751 2752
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int i;

M
Michal Kazior 已提交
2753
	tasklet_init(&ar_pci->intr_tq, ath10k_pci_tasklet, (unsigned long)ar);
2754
	tasklet_init(&ar_pci->msi_fw_err, ath10k_msi_err_tasklet,
M
Michal Kazior 已提交
2755
		     (unsigned long)ar);
2756 2757 2758

	for (i = 0; i < CE_COUNT; i++) {
		ar_pci->pipe_info[i].ar_pci = ar_pci;
M
Michal Kazior 已提交
2759
		tasklet_init(&ar_pci->pipe_info[i].intr, ath10k_pci_ce_tasklet,
2760 2761
			     (unsigned long)&ar_pci->pipe_info[i]);
	}
M
Michal Kazior 已提交
2762 2763 2764 2765 2766 2767
}

static int ath10k_pci_init_irq(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;
2768

M
Michal Kazior 已提交
2769
	ath10k_pci_init_irq_tasklets(ar);
2770

2771
	if (ath10k_pci_irq_mode != ATH10K_PCI_IRQ_AUTO)
2772 2773
		ath10k_info(ar, "limiting irq mode to: %d\n",
			    ath10k_pci_irq_mode);
2774

M
Michal Kazior 已提交
2775
	/* Try MSI-X */
M
Michal Kazior 已提交
2776
	if (ath10k_pci_irq_mode == ATH10K_PCI_IRQ_AUTO) {
2777
		ar_pci->num_msi_intrs = MSI_ASSIGN_CE_MAX + 1;
2778
		ret = pci_enable_msi_range(ar_pci->pdev, ar_pci->num_msi_intrs,
2779
					   ar_pci->num_msi_intrs);
2780
		if (ret > 0)
2781
			return 0;
2782

2783
		/* fall-through */
2784 2785
	}

M
Michal Kazior 已提交
2786
	/* Try MSI */
2787 2788 2789
	if (ath10k_pci_irq_mode != ATH10K_PCI_IRQ_LEGACY) {
		ar_pci->num_msi_intrs = 1;
		ret = pci_enable_msi(ar_pci->pdev);
2790
		if (ret == 0)
2791
			return 0;
2792

2793
		/* fall-through */
2794 2795
	}

M
Michal Kazior 已提交
2796 2797 2798 2799 2800 2801 2802 2803 2804
	/* Try legacy irq
	 *
	 * A potential race occurs here: The CORE_BASE write
	 * depends on target correctly decoding AXI address but
	 * host won't know when target writes BAR to CORE_CTRL.
	 * This write might get lost if target has NOT written BAR.
	 * For now, fix the race by repeating the write in below
	 * synchronization checking. */
	ar_pci->num_msi_intrs = 0;
2805

M
Michal Kazior 已提交
2806 2807 2808 2809
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
			   PCIE_INTR_FIRMWARE_MASK | PCIE_INTR_CE_MASK_ALL);

	return 0;
2810 2811
}

2812
static void ath10k_pci_deinit_irq_legacy(struct ath10k *ar)
2813
{
M
Michal Kazior 已提交
2814 2815
	ath10k_pci_write32(ar, SOC_CORE_BASE_ADDRESS + PCIE_INTR_ENABLE_ADDRESS,
			   0);
2816 2817
}

M
Michal Kazior 已提交
2818
static int ath10k_pci_deinit_irq(struct ath10k *ar)
2819 2820 2821
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);

M
Michal Kazior 已提交
2822 2823
	switch (ar_pci->num_msi_intrs) {
	case 0:
2824
		ath10k_pci_deinit_irq_legacy(ar);
2825
		break;
2826 2827
	default:
		pci_disable_msi(ar_pci->pdev);
2828
		break;
M
Michal Kazior 已提交
2829 2830
	}

2831
	return 0;
2832 2833
}

2834
int ath10k_pci_wait_for_target_init(struct ath10k *ar)
2835 2836
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
2837 2838
	unsigned long timeout;
	u32 val;
2839

2840
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot waiting target to initialise\n");
2841

2842 2843 2844 2845 2846
	timeout = jiffies + msecs_to_jiffies(ATH10K_PCI_TARGET_WAIT);

	do {
		val = ath10k_pci_read32(ar, FW_INDICATOR_ADDRESS);

2847 2848
		ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot target indicator %x\n",
			   val);
K
Kalle Valo 已提交
2849

2850 2851 2852 2853
		/* target should never return this */
		if (val == 0xffffffff)
			continue;

2854 2855 2856 2857
		/* the device has crashed so don't bother trying anymore */
		if (val & FW_IND_EVENT_PENDING)
			break;

2858 2859 2860
		if (val & FW_IND_INITIALIZED)
			break;

2861 2862
		if (ar_pci->num_msi_intrs == 0)
			/* Fix potential race by repeating CORE_BASE writes */
2863
			ath10k_pci_enable_legacy_irq(ar);
2864

2865
		mdelay(10);
2866
	} while (time_before(jiffies, timeout));
2867

2868
	ath10k_pci_disable_and_clear_legacy_irq(ar);
M
Michal Kazior 已提交
2869
	ath10k_pci_irq_msi_fw_mask(ar);
2870

2871
	if (val == 0xffffffff) {
2872
		ath10k_err(ar, "failed to read device register, device is gone\n");
2873
		return -EIO;
2874 2875
	}

2876
	if (val & FW_IND_EVENT_PENDING) {
2877
		ath10k_warn(ar, "device has crashed during init\n");
2878
		return -ECOMM;
2879 2880
	}

2881
	if (!(val & FW_IND_INITIALIZED)) {
2882
		ath10k_err(ar, "failed to receive initialized event from target: %08x\n",
2883
			   val);
2884
		return -ETIMEDOUT;
2885 2886
	}

2887
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot target initialised\n");
2888
	return 0;
2889 2890
}

2891
static int ath10k_pci_cold_reset(struct ath10k *ar)
2892 2893 2894
{
	u32 val;

2895
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot cold reset\n");
2896

B
Ben Greear 已提交
2897 2898 2899 2900 2901 2902
	spin_lock_bh(&ar->data_lock);

	ar->stats.fw_cold_reset_counter++;

	spin_unlock_bh(&ar->data_lock);

2903
	/* Put Target, including PCIe, into RESET. */
2904
	val = ath10k_pci_reg_read32(ar, SOC_GLOBAL_RESET_ADDRESS);
2905
	val |= 1;
2906
	ath10k_pci_reg_write32(ar, SOC_GLOBAL_RESET_ADDRESS, val);
2907

2908 2909 2910 2911 2912 2913
	/* After writing into SOC_GLOBAL_RESET to put device into
	 * reset and pulling out of reset pcie may not be stable
	 * for any immediate pcie register access and cause bus error,
	 * add delay before any pcie access request to fix this issue.
	 */
	msleep(20);
2914 2915 2916

	/* Pull Target, including PCIe, out of RESET. */
	val &= ~1;
2917
	ath10k_pci_reg_write32(ar, SOC_GLOBAL_RESET_ADDRESS, val);
2918

2919
	msleep(20);
2920

2921
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot cold reset complete\n");
K
Kalle Valo 已提交
2922

2923
	return 0;
2924 2925
}

2926
static int ath10k_pci_claim(struct ath10k *ar)
2927
{
2928 2929 2930
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct pci_dev *pdev = ar_pci->pdev;
	int ret;
2931 2932 2933 2934 2935

	pci_set_drvdata(pdev, ar);

	ret = pci_enable_device(pdev);
	if (ret) {
2936
		ath10k_err(ar, "failed to enable pci device: %d\n", ret);
2937
		return ret;
2938 2939 2940 2941
	}

	ret = pci_request_region(pdev, BAR_NUM, "ath");
	if (ret) {
2942
		ath10k_err(ar, "failed to request region BAR%d: %d\n", BAR_NUM,
2943
			   ret);
2944 2945 2946
		goto err_device;
	}

2947
	/* Target expects 32 bit DMA. Enforce it. */
2948 2949
	ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
	if (ret) {
2950
		ath10k_err(ar, "failed to set dma mask to 32-bit: %d\n", ret);
2951 2952 2953 2954 2955
		goto err_region;
	}

	ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
	if (ret) {
2956
		ath10k_err(ar, "failed to set consistent dma mask to 32-bit: %d\n",
2957
			   ret);
2958 2959 2960 2961 2962 2963
		goto err_region;
	}

	pci_set_master(pdev);

	/* Arrange for access to Target SoC registers. */
2964
	ar_pci->mem_len = pci_resource_len(pdev, BAR_NUM);
2965 2966
	ar_pci->mem = pci_iomap(pdev, BAR_NUM, 0);
	if (!ar_pci->mem) {
2967
		ath10k_err(ar, "failed to iomap BAR%d\n", BAR_NUM);
2968 2969 2970 2971
		ret = -EIO;
		goto err_master;
	}

2972
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot pci_mem 0x%p\n", ar_pci->mem);
2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997
	return 0;

err_master:
	pci_clear_master(pdev);

err_region:
	pci_release_region(pdev, BAR_NUM);

err_device:
	pci_disable_device(pdev);

	return ret;
}

static void ath10k_pci_release(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	struct pci_dev *pdev = ar_pci->pdev;

	pci_iounmap(pdev, ar_pci->mem);
	pci_release_region(pdev, BAR_NUM);
	pci_clear_master(pdev);
	pci_disable_device(pdev);
}

2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014
static bool ath10k_pci_chip_is_supported(u32 dev_id, u32 chip_id)
{
	const struct ath10k_pci_supp_chip *supp_chip;
	int i;
	u32 rev_id = MS(chip_id, SOC_CHIP_ID_REV);

	for (i = 0; i < ARRAY_SIZE(ath10k_pci_supp_chips); i++) {
		supp_chip = &ath10k_pci_supp_chips[i];

		if (supp_chip->dev_id == dev_id &&
		    supp_chip->rev_id == rev_id)
			return true;
	}

	return false;
}

3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045
int ath10k_pci_setup_resource(struct ath10k *ar)
{
	struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
	int ret;

	spin_lock_init(&ar_pci->ce_lock);
	spin_lock_init(&ar_pci->ps_lock);

	setup_timer(&ar_pci->rx_post_retry, ath10k_pci_rx_replenish_retry,
		    (unsigned long)ar);

	if (QCA_REV_6174(ar))
		ath10k_pci_override_ce_config(ar);

	ret = ath10k_pci_alloc_pipes(ar);
	if (ret) {
		ath10k_err(ar, "failed to allocate copy engine pipes: %d\n",
			   ret);
		return ret;
	}

	return 0;
}

void ath10k_pci_release_resource(struct ath10k *ar)
{
	ath10k_pci_kill_tasklet(ar);
	ath10k_pci_ce_deinit(ar);
	ath10k_pci_free_pipes(ar);
}

3046 3047 3048 3049 3050 3051
static const struct ath10k_bus_ops ath10k_pci_bus_ops = {
	.read32		= ath10k_bus_pci_read32,
	.write32	= ath10k_bus_pci_write32,
	.get_num_banks	= ath10k_pci_get_num_banks,
};

3052 3053 3054 3055 3056 3057
static int ath10k_pci_probe(struct pci_dev *pdev,
			    const struct pci_device_id *pci_dev)
{
	int ret = 0;
	struct ath10k *ar;
	struct ath10k_pci *ar_pci;
M
Michal Kazior 已提交
3058
	enum ath10k_hw_rev hw_rev;
3059
	u32 chip_id;
3060
	bool pci_ps;
3061

M
Michal Kazior 已提交
3062 3063 3064
	switch (pci_dev->device) {
	case QCA988X_2_0_DEVICE_ID:
		hw_rev = ATH10K_HW_QCA988X;
3065
		pci_ps = false;
M
Michal Kazior 已提交
3066
		break;
M
Michal Kazior 已提交
3067
	case QCA6164_2_1_DEVICE_ID:
M
Michal Kazior 已提交
3068 3069
	case QCA6174_2_1_DEVICE_ID:
		hw_rev = ATH10K_HW_QCA6174;
3070
		pci_ps = true;
M
Michal Kazior 已提交
3071
		break;
3072 3073
	case QCA99X0_2_0_DEVICE_ID:
		hw_rev = ATH10K_HW_QCA99X0;
3074
		pci_ps = false;
3075
		break;
3076 3077 3078 3079
	case QCA9377_1_0_DEVICE_ID:
		hw_rev = ATH10K_HW_QCA9377;
		pci_ps = true;
		break;
M
Michal Kazior 已提交
3080 3081 3082 3083 3084 3085 3086
	default:
		WARN_ON(1);
		return -ENOTSUPP;
	}

	ar = ath10k_core_create(sizeof(*ar_pci), &pdev->dev, ATH10K_BUS_PCI,
				hw_rev, &ath10k_pci_hif_ops);
3087
	if (!ar) {
3088
		dev_err(&pdev->dev, "failed to allocate core\n");
3089 3090 3091
		return -ENOMEM;
	}

3092 3093 3094
	ath10k_dbg(ar, ATH10K_DBG_BOOT, "pci probe %04x:%04x %04x:%04x\n",
		   pdev->vendor, pdev->device,
		   pdev->subsystem_vendor, pdev->subsystem_device);
3095

3096 3097 3098 3099
	ar_pci = ath10k_pci_priv(ar);
	ar_pci->pdev = pdev;
	ar_pci->dev = &pdev->dev;
	ar_pci->ar = ar;
M
Michal Kazior 已提交
3100
	ar->dev_id = pci_dev->device;
3101
	ar_pci->pci_ps = pci_ps;
3102
	ar_pci->bus_ops = &ath10k_pci_bus_ops;
3103

3104 3105 3106 3107
	ar->id.vendor = pdev->vendor;
	ar->id.device = pdev->device;
	ar->id.subsystem_vendor = pdev->subsystem_vendor;
	ar->id.subsystem_device = pdev->subsystem_device;
3108

3109 3110
	setup_timer(&ar_pci->ps_timer, ath10k_pci_ps_timer,
		    (unsigned long)ar);
3111

3112
	ret = ath10k_pci_setup_resource(ar);
3113
	if (ret) {
3114
		ath10k_err(ar, "failed to setup resource: %d\n", ret);
3115
		goto err_core_destroy;
3116 3117
	}

3118
	ret = ath10k_pci_claim(ar);
3119
	if (ret) {
3120 3121
		ath10k_err(ar, "failed to claim device: %d\n", ret);
		goto err_free_pipes;
3122 3123
	}

3124 3125 3126
	ret = ath10k_pci_force_wake(ar);
	if (ret) {
		ath10k_warn(ar, "failed to wake up device : %d\n", ret);
3127
		goto err_sleep;
3128 3129
	}

3130 3131 3132
	ath10k_pci_ce_deinit(ar);
	ath10k_pci_irq_disable(ar);

3133
	ret = ath10k_pci_init_irq(ar);
3134
	if (ret) {
3135
		ath10k_err(ar, "failed to init irqs: %d\n", ret);
3136
		goto err_sleep;
3137 3138
	}

3139
	ath10k_info(ar, "pci irq %s interrupts %d irq_mode %d reset_mode %d\n",
3140 3141 3142
		    ath10k_pci_get_irq_method(ar), ar_pci->num_msi_intrs,
		    ath10k_pci_irq_mode, ath10k_pci_reset_mode);

3143 3144
	ret = ath10k_pci_request_irq(ar);
	if (ret) {
3145
		ath10k_warn(ar, "failed to request irqs: %d\n", ret);
3146 3147 3148
		goto err_deinit_irq;
	}

3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163
	ret = ath10k_pci_chip_reset(ar);
	if (ret) {
		ath10k_err(ar, "failed to reset chip: %d\n", ret);
		goto err_free_irq;
	}

	chip_id = ath10k_pci_soc_read32(ar, SOC_CHIP_ID_ADDRESS);
	if (chip_id == 0xffffffff) {
		ath10k_err(ar, "failed to get chip id\n");
		goto err_free_irq;
	}

	if (!ath10k_pci_chip_is_supported(pdev->device, chip_id)) {
		ath10k_err(ar, "device %04x with chip_id %08x isn't supported\n",
			   pdev->device, chip_id);
3164
		goto err_free_irq;
3165 3166
	}

3167
	ret = ath10k_core_register(ar, chip_id);
3168
	if (ret) {
3169
		ath10k_err(ar, "failed to register driver core: %d\n", ret);
3170
		goto err_free_irq;
3171 3172 3173 3174
	}

	return 0;

3175 3176
err_free_irq:
	ath10k_pci_free_irq(ar);
3177
	ath10k_pci_kill_tasklet(ar);
3178

3179 3180 3181
err_deinit_irq:
	ath10k_pci_deinit_irq(ar);

3182
err_sleep:
3183
	ath10k_pci_sleep_sync(ar);
3184 3185
	ath10k_pci_release(ar);

3186 3187 3188
err_free_pipes:
	ath10k_pci_free_pipes(ar);

M
Michal Kazior 已提交
3189
err_core_destroy:
3190 3191 3192 3193 3194 3195 3196 3197 3198 3199
	ath10k_core_destroy(ar);

	return ret;
}

static void ath10k_pci_remove(struct pci_dev *pdev)
{
	struct ath10k *ar = pci_get_drvdata(pdev);
	struct ath10k_pci *ar_pci;

3200
	ath10k_dbg(ar, ATH10K_DBG_PCI, "pci remove\n");
3201 3202 3203 3204 3205 3206 3207 3208 3209 3210

	if (!ar)
		return;

	ar_pci = ath10k_pci_priv(ar);

	if (!ar_pci)
		return;

	ath10k_core_unregister(ar);
3211
	ath10k_pci_free_irq(ar);
3212
	ath10k_pci_deinit_irq(ar);
3213
	ath10k_pci_release_resource(ar);
3214
	ath10k_pci_sleep_sync(ar);
3215
	ath10k_pci_release(ar);
3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233
	ath10k_core_destroy(ar);
}

MODULE_DEVICE_TABLE(pci, ath10k_pci_id_table);

static struct pci_driver ath10k_pci_driver = {
	.name = "ath10k_pci",
	.id_table = ath10k_pci_id_table,
	.probe = ath10k_pci_probe,
	.remove = ath10k_pci_remove,
};

static int __init ath10k_pci_init(void)
{
	int ret;

	ret = pci_register_driver(&ath10k_pci_driver);
	if (ret)
3234 3235
		printk(KERN_ERR "failed to register ath10k pci driver: %d\n",
		       ret);
3236

3237 3238 3239 3240
	ret = ath10k_ahb_init();
	if (ret)
		printk(KERN_ERR "ahb init failed: %d\n", ret);

3241 3242 3243 3244 3245 3246 3247
	return ret;
}
module_init(ath10k_pci_init);

static void __exit ath10k_pci_exit(void)
{
	pci_unregister_driver(&ath10k_pci_driver);
3248
	ath10k_ahb_exit();
3249 3250 3251 3252 3253 3254 3255
}

module_exit(ath10k_pci_exit);

MODULE_AUTHOR("Qualcomm Atheros");
MODULE_DESCRIPTION("Driver support for Atheros QCA988X PCIe devices");
MODULE_LICENSE("Dual BSD/GPL");
3256 3257

/* QCA988x 2.0 firmware files */
3258 3259 3260
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" QCA988X_HW_2_0_FW_FILE);
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API2_FILE);
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API3_FILE);
3261
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API4_FILE);
K
Kalle Valo 已提交
3262
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_FW_API5_FILE);
3263
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" QCA988X_HW_2_0_BOARD_DATA_FILE);
3264
MODULE_FIRMWARE(QCA988X_HW_2_0_FW_DIR "/" ATH10K_BOARD_API2_FILE);
3265 3266 3267

/* QCA6174 2.1 firmware files */
MODULE_FIRMWARE(QCA6174_HW_2_1_FW_DIR "/" ATH10K_FW_API4_FILE);
3268
MODULE_FIRMWARE(QCA6174_HW_2_1_FW_DIR "/" ATH10K_FW_API5_FILE);
3269
MODULE_FIRMWARE(QCA6174_HW_2_1_FW_DIR "/" QCA6174_HW_2_1_BOARD_DATA_FILE);
3270
MODULE_FIRMWARE(QCA6174_HW_2_1_FW_DIR "/" ATH10K_BOARD_API2_FILE);
3271 3272 3273

/* QCA6174 3.1 firmware files */
MODULE_FIRMWARE(QCA6174_HW_3_0_FW_DIR "/" ATH10K_FW_API4_FILE);
3274
MODULE_FIRMWARE(QCA6174_HW_3_0_FW_DIR "/" ATH10K_FW_API5_FILE);
3275
MODULE_FIRMWARE(QCA6174_HW_3_0_FW_DIR "/" QCA6174_HW_3_0_BOARD_DATA_FILE);
3276
MODULE_FIRMWARE(QCA6174_HW_3_0_FW_DIR "/" ATH10K_BOARD_API2_FILE);
3277 3278 3279 3280

/* QCA9377 1.0 firmware files */
MODULE_FIRMWARE(QCA9377_HW_1_0_FW_DIR "/" ATH10K_FW_API5_FILE);
MODULE_FIRMWARE(QCA9377_HW_1_0_FW_DIR "/" QCA9377_HW_1_0_BOARD_DATA_FILE);