mmu_context.h 6.2 KB
Newer Older
C
Catalin Marinas 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Based on arch/arm/include/asm/mmu_context.h
 *
 * Copyright (C) 1996 Russell King.
 * Copyright (C) 2012 ARM Ltd.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program.  If not, see <http://www.gnu.org/licenses/>.
 */
#ifndef __ASM_MMU_CONTEXT_H
#define __ASM_MMU_CONTEXT_H

#include <linux/compiler.h>
#include <linux/sched.h>

#include <asm/cacheflush.h>
26
#include <asm/cpufeature.h>
C
Catalin Marinas 已提交
27 28 29 30
#include <asm/proc-fns.h>
#include <asm-generic/mm_hooks.h>
#include <asm/cputype.h>
#include <asm/pgtable.h>
31
#include <asm/sysreg.h>
M
Mark Rutland 已提交
32
#include <asm/tlbflush.h>
C
Catalin Marinas 已提交
33

34 35
static inline void contextidr_thread_switch(struct task_struct *next)
{
36 37 38
	if (!IS_ENABLED(CONFIG_PID_IN_CONTEXTIDR))
		return;

39 40
	write_sysreg(task_pid_nr(next), contextidr_el1);
	isb();
41 42
}

C
Catalin Marinas 已提交
43 44 45 46 47
/*
 * Set TTBR0 to empty_zero_page. No translations will be possible via TTBR0.
 */
static inline void cpu_set_reserved_ttbr0(void)
{
48
	unsigned long ttbr = __pa_symbol(empty_zero_page);
C
Catalin Marinas 已提交
49

50 51
	write_sysreg(ttbr, ttbr0_el1);
	isb();
C
Catalin Marinas 已提交
52 53
}

54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69
/*
 * TCR.T0SZ value to use when the ID map is active. Usually equals
 * TCR_T0SZ(VA_BITS), unless system RAM is positioned very high in
 * physical memory, in which case it will be smaller.
 */
extern u64 idmap_t0sz;

static inline bool __cpu_uses_extended_idmap(void)
{
	return (!IS_ENABLED(CONFIG_ARM64_VA_BITS_48) &&
		unlikely(idmap_t0sz != TCR_T0SZ(VA_BITS)));
}

/*
 * Set TCR.T0SZ to its default value (based on VA_BITS)
 */
70
static inline void __cpu_set_tcr_t0sz(unsigned long t0sz)
71
{
72 73 74 75 76
	unsigned long tcr;

	if (!__cpu_uses_extended_idmap())
		return;

77 78 79 80 81
	tcr = read_sysreg(tcr_el1);
	tcr &= ~TCR_T0SZ_MASK;
	tcr |= t0sz << TCR_T0SZ_OFFSET;
	write_sysreg(tcr, tcr_el1);
	isb();
82 83
}

84 85 86
#define cpu_set_default_tcr_t0sz()	__cpu_set_tcr_t0sz(TCR_T0SZ(VA_BITS))
#define cpu_set_idmap_tcr_t0sz()	__cpu_set_tcr_t0sz(idmap_t0sz)

M
Mark Rutland 已提交
87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106
/*
 * Remove the idmap from TTBR0_EL1 and install the pgd of the active mm.
 *
 * The idmap lives in the same VA range as userspace, but uses global entries
 * and may use a different TCR_EL1.T0SZ. To avoid issues resulting from
 * speculative TLB fetches, we must temporarily install the reserved page
 * tables while we invalidate the TLBs and set up the correct TCR_EL1.T0SZ.
 *
 * If current is a not a user task, the mm covers the TTBR1_EL1 page tables,
 * which should not be installed in TTBR0_EL1. In this case we can leave the
 * reserved page tables in place.
 */
static inline void cpu_uninstall_idmap(void)
{
	struct mm_struct *mm = current->active_mm;

	cpu_set_reserved_ttbr0();
	local_flush_tlb_all();
	cpu_set_default_tcr_t0sz();

107
	if (mm != &init_mm && !system_uses_ttbr0_pan())
M
Mark Rutland 已提交
108 109 110
		cpu_switch_mm(mm->pgd, mm);
}

111 112 113 114 115 116
static inline void cpu_install_idmap(void)
{
	cpu_set_reserved_ttbr0();
	local_flush_tlb_all();
	cpu_set_idmap_tcr_t0sz();

117
	cpu_switch_mm(lm_alias(idmap_pg_dir), &init_mm);
118 119
}

120 121 122 123 124 125 126 127 128 129 130 131
/*
 * Atomically replaces the active TTBR1_EL1 PGD with a new VA-compatible PGD,
 * avoiding the possibility of conflicting TLB entries being allocated.
 */
static inline void cpu_replace_ttbr1(pgd_t *pgd)
{
	typedef void (ttbr_replace_func)(phys_addr_t);
	extern ttbr_replace_func idmap_cpu_replace_ttbr1;
	ttbr_replace_func *replace_phys;

	phys_addr_t pgd_phys = virt_to_phys(pgd);

132
	replace_phys = (void *)__pa_symbol(idmap_cpu_replace_ttbr1);
133 134 135 136 137 138

	cpu_install_idmap();
	replace_phys(pgd_phys);
	cpu_uninstall_idmap();
}

139 140 141 142 143 144 145 146 147
/*
 * It would be nice to return ASIDs back to the allocator, but unfortunately
 * that introduces a race with a generation rollover where we could erroneously
 * free an ASID allocated in a future generation. We could workaround this by
 * freeing the ASID from the context of the dying mm (e.g. in arch_exit_mmap),
 * but we'd then need to make sure that we didn't dirty any TLBs afterwards.
 * Setting a reserved TTBR0 or EPD0 would work, but it all gets ugly when you
 * take CPU migration into account.
 */
C
Catalin Marinas 已提交
148
#define destroy_context(mm)		do { } while(0)
149
void check_and_switch_context(struct mm_struct *mm, unsigned int cpu);
C
Catalin Marinas 已提交
150

151
#define init_new_context(tsk,mm)	({ atomic64_set(&(mm)->context.id, 0); 0; })
C
Catalin Marinas 已提交
152 153 154 155 156 157 158 159 160 161 162 163 164 165 166

/*
 * This is called when "tsk" is about to enter lazy TLB mode.
 *
 * mm:  describes the currently active mm context
 * tsk: task which is entering lazy tlb
 * cpu: cpu number which is entering lazy tlb
 *
 * tsk->mm will be NULL
 */
static inline void
enter_lazy_tlb(struct mm_struct *mm, struct task_struct *tsk)
{
}

167 168 169
#ifdef CONFIG_ARM64_SW_TTBR0_PAN
static inline void update_saved_ttbr0(struct task_struct *tsk,
				      struct mm_struct *mm)
C
Catalin Marinas 已提交
170
{
171 172 173 174 175 176 177 178 179 180 181 182
	if (system_uses_ttbr0_pan()) {
		BUG_ON(mm->pgd == swapper_pg_dir);
		task_thread_info(tsk)->ttbr0 =
			virt_to_phys(mm->pgd) | ASID(mm) << 48;
	}
}
#else
static inline void update_saved_ttbr0(struct task_struct *tsk,
				      struct mm_struct *mm)
{
}
#endif
C
Catalin Marinas 已提交
183

184 185 186
static inline void __switch_mm(struct mm_struct *next)
{
	unsigned int cpu = smp_processor_id();
187

188 189 190 191 192 193 194 195 196
	/*
	 * init_mm.pgd does not contain any user mappings and it is always
	 * active for kernel addresses in TTBR1. Just set the reserved TTBR0.
	 */
	if (next == &init_mm) {
		cpu_set_reserved_ttbr0();
		return;
	}

197
	check_and_switch_context(next, cpu);
C
Catalin Marinas 已提交
198 199
}

200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217
static inline void
switch_mm(struct mm_struct *prev, struct mm_struct *next,
	  struct task_struct *tsk)
{
	if (prev != next)
		__switch_mm(next);

	/*
	 * Update the saved TTBR0_EL1 of the scheduled-in task as the previous
	 * value may have not been initialised yet (activate_mm caller) or the
	 * ASID has changed since the last run (following the context switch
	 * of another thread of the same process). Avoid setting the reserved
	 * TTBR0_EL1 to swapper_pg_dir (init_mm; e.g. via idle_task_exit).
	 */
	if (next != &init_mm)
		update_saved_ttbr0(tsk, next);
}

C
Catalin Marinas 已提交
218
#define deactivate_mm(tsk,mm)	do { } while (0)
219
#define activate_mm(prev,next)	switch_mm(prev, next, current)
C
Catalin Marinas 已提交
220

221 222
void verify_cpu_asid_bits(void);

C
Catalin Marinas 已提交
223
#endif