adg.c 13.4 KB
Newer Older
1 2 3 4 5 6 7 8 9
/*
 * Helper routines for R-Car sound ADG.
 *
 *  Copyright (C) 2013  Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>
 *
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 */
10
#include <linux/clk-provider.h>
11 12 13 14 15 16 17 18
#include "rsnd.h"

#define CLKA	0
#define CLKB	1
#define CLKC	2
#define CLKI	3
#define CLKMAX	4

19 20 21 22 23 24
#define CLKOUT	0
#define CLKOUT1	1
#define CLKOUT2	2
#define CLKOUT3	3
#define CLKOUTMAX 4

25 26
#define BRRx_MASK(x) (0x3FF & x)

27 28 29 30
static struct rsnd_mod_ops adg_ops = {
	.name = "adg",
};

31 32
struct rsnd_adg {
	struct clk *clk[CLKMAX];
33 34
	struct clk *clkout[CLKOUTMAX];
	struct clk_onecell_data onecell;
35
	struct rsnd_mod mod;
36
	u32 flags;
37 38 39
	u32 ckr;
	u32 rbga;
	u32 rbgb;
40

41 42
	int rbga_rate_for_441khz; /* RBGA */
	int rbgb_rate_for_48khz;  /* RBGB */
43 44
};

45
#define LRCLK_ASYNC	(1 << 0)
46
#define AUDIO_OUT_48	(1 << 1)
47 48
#define adg_mode_flags(adg)	(adg->flags)

49
#define for_each_rsnd_clk(pos, adg, i)		\
50 51 52 53
	for (i = 0;				\
	     (i < CLKMAX) &&			\
	     ((pos) = adg->clk[i]);		\
	     i++)
54 55 56 57 58
#define for_each_rsnd_clkout(pos, adg, i)	\
	for (i = 0;				\
	     (i < CLKOUTMAX) &&			\
	     ((pos) = adg->clkout[i]);	\
	     i++)
59 60
#define rsnd_priv_to_adg(priv) ((struct rsnd_adg *)(priv)->adg)

61 62 63 64 65 66 67 68 69 70 71 72 73 74 75
static u32 rsnd_adg_calculate_rbgx(unsigned long div)
{
	int i, ratio;

	if (!div)
		return 0;

	for (i = 3; i >= 0; i--) {
		ratio = 2 << (i * 2);
		if (0 == (div % ratio))
			return (u32)((i << 8) | ((div / ratio) - 1));
	}

	return ~0;
}
76

77
static u32 rsnd_adg_ssi_ws_timing_gen2(struct rsnd_dai_stream *io)
78
{
79 80
	struct rsnd_mod *ssi_mod = rsnd_io_to_mod_ssi(io);
	int id = rsnd_mod_id(ssi_mod);
81 82
	int ws = id;

83
	if (rsnd_ssi_is_pin_sharing(io)) {
84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100
		switch (id) {
		case 1:
		case 2:
			ws = 0;
			break;
		case 4:
			ws = 3;
			break;
		case 8:
			ws = 7;
			break;
		}
	}

	return (0x6 + ws) << 8;
}

101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202
static void __rsnd_adg_get_timesel_ratio(struct rsnd_priv *priv,
				       struct rsnd_dai_stream *io,
				       unsigned int target_rate,
				       unsigned int *target_val,
				       unsigned int *target_en)
{
	struct rsnd_adg *adg = rsnd_priv_to_adg(priv);
	struct device *dev = rsnd_priv_to_dev(priv);
	int idx, sel, div, step;
	unsigned int val, en;
	unsigned int min, diff;
	unsigned int sel_rate[] = {
		clk_get_rate(adg->clk[CLKA]),	/* 0000: CLKA */
		clk_get_rate(adg->clk[CLKB]),	/* 0001: CLKB */
		clk_get_rate(adg->clk[CLKC]),	/* 0010: CLKC */
		adg->rbga_rate_for_441khz,	/* 0011: RBGA */
		adg->rbgb_rate_for_48khz,	/* 0100: RBGB */
	};

	min = ~0;
	val = 0;
	en = 0;
	for (sel = 0; sel < ARRAY_SIZE(sel_rate); sel++) {
		idx = 0;
		step = 2;

		if (!sel_rate[sel])
			continue;

		for (div = 2; div <= 98304; div += step) {
			diff = abs(target_rate - sel_rate[sel] / div);
			if (min > diff) {
				val = (sel << 8) | idx;
				min = diff;
				en = 1 << (sel + 1); /* fixme */
			}

			/*
			 * step of 0_0000 / 0_0001 / 0_1101
			 * are out of order
			 */
			if ((idx > 2) && (idx % 2))
				step *= 2;
			if (idx == 0x1c) {
				div += step;
				step *= 2;
			}
			idx++;
		}
	}

	if (min == ~0) {
		dev_err(dev, "no Input clock\n");
		return;
	}

	*target_val = val;
	if (target_en)
		*target_en = en;
}

static void rsnd_adg_get_timesel_ratio(struct rsnd_priv *priv,
				       struct rsnd_dai_stream *io,
				       unsigned int in_rate,
				       unsigned int out_rate,
				       u32 *in, u32 *out, u32 *en)
{
	struct snd_pcm_runtime *runtime = rsnd_io_to_runtime(io);
	unsigned int target_rate;
	u32 *target_val;
	u32 _in;
	u32 _out;
	u32 _en;

	/* default = SSI WS */
	_in =
	_out = rsnd_adg_ssi_ws_timing_gen2(io);

	target_rate = 0;
	target_val = NULL;
	_en = 0;
	if (runtime->rate != in_rate) {
		target_rate = out_rate;
		target_val  = &_out;
	} else if (runtime->rate != out_rate) {
		target_rate = in_rate;
		target_val  = &_in;
	}

	if (target_rate)
		__rsnd_adg_get_timesel_ratio(priv, io,
					     target_rate,
					     target_val, &_en);

	if (in)
		*in = _in;
	if (out)
		*out = _out;
	if (en)
		*en = _en;
}

203
int rsnd_adg_set_cmd_timsel_gen2(struct rsnd_mod *cmd_mod,
K
Kuninori Morimoto 已提交
204 205
				 struct rsnd_dai_stream *io)
{
206
	struct rsnd_priv *priv = rsnd_mod_to_priv(cmd_mod);
207 208
	struct rsnd_adg *adg = rsnd_priv_to_adg(priv);
	struct rsnd_mod *adg_mod = rsnd_mod_get(adg);
209
	int id = rsnd_mod_id(cmd_mod);
K
Kuninori Morimoto 已提交
210 211 212
	int shift = (id % 2) ? 16 : 0;
	u32 mask, val;

213 214 215 216
	rsnd_adg_get_timesel_ratio(priv, io,
				   rsnd_src_get_in_rate(priv, io),
				   rsnd_src_get_out_rate(priv, io),
				   NULL, &val, NULL);
K
Kuninori Morimoto 已提交
217 218 219 220

	val  = val	<< shift;
	mask = 0xffff	<< shift;

221
	rsnd_mod_bset(adg_mod, CMDOUT_TIMSEL, mask, val);
K
Kuninori Morimoto 已提交
222 223 224 225

	return 0;
}

226 227 228 229
int rsnd_adg_set_src_timesel_gen2(struct rsnd_mod *src_mod,
				  struct rsnd_dai_stream *io,
				  unsigned int in_rate,
				  unsigned int out_rate)
230
{
231
	struct rsnd_priv *priv = rsnd_mod_to_priv(src_mod);
232 233
	struct rsnd_adg *adg = rsnd_priv_to_adg(priv);
	struct rsnd_mod *adg_mod = rsnd_mod_get(adg);
234 235
	u32 in, out;
	u32 mask, en;
236
	int id = rsnd_mod_id(src_mod);
237 238
	int shift = (id % 2) ? 16 : 0;

239 240
	rsnd_mod_confirm_src(src_mod);

241 242 243
	rsnd_adg_get_timesel_ratio(priv, io,
				   in_rate, out_rate,
				   &in, &out, &en);
244 245 246 247 248 249 250

	in   = in	<< shift;
	out  = out	<< shift;
	mask = 0xffff	<< shift;

	switch (id / 2) {
	case 0:
251 252
		rsnd_mod_bset(adg_mod, SRCIN_TIMSEL0,  mask, in);
		rsnd_mod_bset(adg_mod, SRCOUT_TIMSEL0, mask, out);
253 254
		break;
	case 1:
255 256
		rsnd_mod_bset(adg_mod, SRCIN_TIMSEL1,  mask, in);
		rsnd_mod_bset(adg_mod, SRCOUT_TIMSEL1, mask, out);
257 258
		break;
	case 2:
259 260
		rsnd_mod_bset(adg_mod, SRCIN_TIMSEL2,  mask, in);
		rsnd_mod_bset(adg_mod, SRCOUT_TIMSEL2, mask, out);
261 262
		break;
	case 3:
263 264
		rsnd_mod_bset(adg_mod, SRCIN_TIMSEL3,  mask, in);
		rsnd_mod_bset(adg_mod, SRCOUT_TIMSEL3, mask, out);
265 266
		break;
	case 4:
267 268
		rsnd_mod_bset(adg_mod, SRCIN_TIMSEL4,  mask, in);
		rsnd_mod_bset(adg_mod, SRCOUT_TIMSEL4, mask, out);
269 270 271
		break;
	}

272 273
	if (en)
		rsnd_mod_bset(adg_mod, DIV_EN, en, en);
274

275
	return 0;
276 277
}

278
static void rsnd_adg_set_ssi_clk(struct rsnd_mod *ssi_mod, u32 val)
279
{
280
	struct rsnd_priv *priv = rsnd_mod_to_priv(ssi_mod);
281 282
	struct rsnd_adg *adg = rsnd_priv_to_adg(priv);
	struct rsnd_mod *adg_mod = rsnd_mod_get(adg);
283
	int id = rsnd_mod_id(ssi_mod);
284 285 286
	int shift = (id % 4) * 8;
	u32 mask = 0xFF << shift;

287 288
	rsnd_mod_confirm_ssi(ssi_mod);

289
	val = val << shift;
290 291 292 293 294 295

	/*
	 * SSI 8 is not connected to ADG.
	 * it works with SSI 7
	 */
	if (id == 8)
296 297 298 299
		return;

	switch (id / 4) {
	case 0:
300
		rsnd_mod_bset(adg_mod, AUDIO_CLK_SEL0, mask, val);
301 302
		break;
	case 1:
303
		rsnd_mod_bset(adg_mod, AUDIO_CLK_SEL1, mask, val);
304 305
		break;
	case 2:
306
		rsnd_mod_bset(adg_mod, AUDIO_CLK_SEL2, mask, val);
307 308
		break;
	}
309 310
}

311
int rsnd_adg_clk_query(struct rsnd_priv *priv, unsigned int rate)
312 313 314 315
{
	struct rsnd_adg *adg = rsnd_priv_to_adg(priv);
	struct device *dev = rsnd_priv_to_dev(priv);
	struct clk *clk;
316
	int i;
317 318 319 320 321 322 323 324 325 326 327 328 329 330
	int sel_table[] = {
		[CLKA] = 0x1,
		[CLKB] = 0x2,
		[CLKC] = 0x3,
		[CLKI] = 0x0,
	};

	dev_dbg(dev, "request clock = %d\n", rate);

	/*
	 * find suitable clock from
	 * AUDIO_CLKA/AUDIO_CLKB/AUDIO_CLKC/AUDIO_CLKI.
	 */
	for_each_rsnd_clk(clk, adg, i) {
331 332
		if (rate == clk_get_rate(clk))
			return sel_table[i];
333 334 335
	}

	/*
336
	 * find divided clock from BRGA/BRGB
337
	 */
338 339
	if (rate == adg->rbga_rate_for_441khz)
		return 0x10;
340

341 342
	if (rate == adg->rbgb_rate_for_48khz)
		return 0x20;
343 344

	return -EIO;
345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361
}

int rsnd_adg_ssi_clk_stop(struct rsnd_mod *ssi_mod)
{
	rsnd_adg_set_ssi_clk(ssi_mod, 0);

	return 0;
}

int rsnd_adg_ssi_clk_try_start(struct rsnd_mod *ssi_mod, unsigned int rate)
{
	struct rsnd_priv *priv = rsnd_mod_to_priv(ssi_mod);
	struct rsnd_adg *adg = rsnd_priv_to_adg(priv);
	struct device *dev = rsnd_priv_to_dev(priv);
	struct rsnd_mod *adg_mod = rsnd_mod_get(adg);
	int data;
	u32 ckr = 0;
362

363 364 365
	data = rsnd_adg_clk_query(priv, rate);
	if (data < 0)
		return data;
366

367
	rsnd_adg_set_ssi_clk(ssi_mod, data);
368

369 370 371 372
	if (adg_mode_flags(adg) & LRCLK_ASYNC) {
		if (adg_mode_flags(adg) & AUDIO_OUT_48)
			ckr = 0x80000000;
	} else {
373 374 375 376
		if (0 == (rate % 8000))
			ckr = 0x80000000;
	}

377 378 379 380
	rsnd_mod_bset(adg_mod, BRGCKR, 0x80FF0000, adg->ckr | ckr);
	rsnd_mod_write(adg_mod, BRRA,  adg->rbga);
	rsnd_mod_write(adg_mod, BRRB,  adg->rbgb);

381
	dev_dbg(dev, "ADG: %s[%d] selects 0x%x for %d\n",
382
		rsnd_mod_name(ssi_mod), rsnd_mod_id(ssi_mod),
383
		data, rate);
384 385 386 387

	return 0;
}

388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406
void rsnd_adg_clk_control(struct rsnd_priv *priv, int enable)
{
	struct rsnd_adg *adg = rsnd_priv_to_adg(priv);
	struct device *dev = rsnd_priv_to_dev(priv);
	struct clk *clk;
	int i, ret;

	for_each_rsnd_clk(clk, adg, i) {
		ret = 0;
		if (enable)
			ret = clk_prepare_enable(clk);
		else
			clk_disable_unprepare(clk);

		if (ret < 0)
			dev_warn(dev, "can't use clk %d\n", i);
	}
}

407 408 409 410 411 412 413 414 415 416 417
static void rsnd_adg_get_clkin(struct rsnd_priv *priv,
			       struct rsnd_adg *adg)
{
	struct device *dev = rsnd_priv_to_dev(priv);
	struct clk *clk;
	static const char * const clk_name[] = {
		[CLKA]	= "clk_a",
		[CLKB]	= "clk_b",
		[CLKC]	= "clk_c",
		[CLKI]	= "clk_i",
	};
418
	int i;
419 420 421 422 423 424

	for (i = 0; i < CLKMAX; i++) {
		clk = devm_clk_get(dev, clk_name[i]);
		adg->clk[i] = IS_ERR(clk) ? NULL : clk;
	}

425
	for_each_rsnd_clk(clk, adg, i)
426 427 428
		dev_dbg(dev, "clk %d : %p : %ld\n", i, clk, clk_get_rate(clk));
}

429 430
static void rsnd_adg_get_clkout(struct rsnd_priv *priv,
				struct rsnd_adg *adg)
431 432
{
	struct clk *clk;
433
	struct device *dev = rsnd_priv_to_dev(priv);
434
	struct device_node *np = dev->of_node;
435
	struct property *prop;
436
	u32 ckr, rbgx, rbga, rbgb;
437 438 439
	u32 rate, div;
#define REQ_SIZE 2
	u32 req_rate[REQ_SIZE] = {};
440 441
	uint32_t count = 0;
	unsigned long req_48kHz_rate, req_441kHz_rate;
442
	int i, req_size;
443 444 445 446 447 448 449
	const char *parent_clk_name = NULL;
	static const char * const clkout_name[] = {
		[CLKOUT]  = "audio_clkout",
		[CLKOUT1] = "audio_clkout1",
		[CLKOUT2] = "audio_clkout2",
		[CLKOUT3] = "audio_clkout3",
	};
450 451 452 453 454 455 456
	int brg_table[] = {
		[CLKA] = 0x0,
		[CLKB] = 0x1,
		[CLKC] = 0x4,
		[CLKI] = 0x2,
	};

457 458 459
	ckr = 0;
	rbga = 2; /* default 1/6 */
	rbgb = 2; /* default 1/6 */
460 461 462 463 464

	/*
	 * ADG supports BRRA/BRRB output only
	 * this means all clkout0/1/2/3 will be same rate
	 */
465
	prop = of_find_property(np, "clock-frequency", NULL);
466 467 468
	if (!prop)
		goto rsnd_adg_get_clkout_end;

469 470 471
	req_size = prop->length / sizeof(u32);

	of_property_read_u32_array(np, "clock-frequency", req_rate, req_size);
472 473
	req_48kHz_rate = 0;
	req_441kHz_rate = 0;
474 475 476 477 478 479
	for (i = 0; i < req_size; i++) {
		if (0 == (req_rate[i] % 44100))
			req_441kHz_rate = req_rate[i];
		if (0 == (req_rate[i] % 48000))
			req_48kHz_rate = req_rate[i];
	}
480

481
	if (req_rate[0] % 48000 == 0)
K
Kuninori Morimoto 已提交
482
		adg->flags |= AUDIO_OUT_48;
483

484
	if (of_get_property(np, "clkout-lr-asynchronous", NULL))
K
Kuninori Morimoto 已提交
485
		adg->flags |= LRCLK_ASYNC;
486

487 488 489 490 491 492 493
	/*
	 * This driver is assuming that AUDIO_CLKA/AUDIO_CLKB/AUDIO_CLKC
	 * have 44.1kHz or 48kHz base clocks for now.
	 *
	 * SSI itself can divide parent clock by 1/1 - 1/16
	 * see
	 *	rsnd_adg_ssi_clk_try_start()
494
	 *	rsnd_ssi_master_clk_start()
495
	 */
496 497
	adg->rbga_rate_for_441khz	= 0;
	adg->rbgb_rate_for_48khz	= 0;
498 499 500 501 502 503 504
	for_each_rsnd_clk(clk, adg, i) {
		rate = clk_get_rate(clk);

		if (0 == rate) /* not used */
			continue;

		/* RBGA */
505 506
		if (!adg->rbga_rate_for_441khz && (0 == rate % 44100)) {
			div = 6;
507 508
			if (req_441kHz_rate)
				div = rate / req_441kHz_rate;
509 510 511 512 513
			rbgx = rsnd_adg_calculate_rbgx(div);
			if (BRRx_MASK(rbgx) == rbgx) {
				rbga = rbgx;
				adg->rbga_rate_for_441khz = rate / div;
				ckr |= brg_table[i] << 20;
514 515
				if (req_441kHz_rate &&
				    !(adg_mode_flags(adg) & AUDIO_OUT_48))
516
					parent_clk_name = __clk_get_name(clk);
517
			}
518 519 520
		}

		/* RBGB */
521 522
		if (!adg->rbgb_rate_for_48khz && (0 == rate % 48000)) {
			div = 6;
523 524
			if (req_48kHz_rate)
				div = rate / req_48kHz_rate;
525 526 527 528 529
			rbgx = rsnd_adg_calculate_rbgx(div);
			if (BRRx_MASK(rbgx) == rbgx) {
				rbgb = rbgx;
				adg->rbgb_rate_for_48khz = rate / div;
				ckr |= brg_table[i] << 16;
530 531
				if (req_48kHz_rate &&
				    (adg_mode_flags(adg) & AUDIO_OUT_48))
532 533 534 535 536 537 538 539 540 541
					parent_clk_name = __clk_get_name(clk);
			}
		}
	}

	/*
	 * ADG supports BRRA/BRRB output only.
	 * this means all clkout0/1/2/3 will be * same rate
	 */

542
	of_property_read_u32(np, "#clock-cells", &count);
543 544 545 546
	/*
	 * for clkout
	 */
	if (!count) {
547
		clk = clk_register_fixed_rate(dev, clkout_name[CLKOUT],
548
					      parent_clk_name, 0, req_rate[0]);
549 550 551 552 553 554 555 556 557 558 559
		if (!IS_ERR(clk)) {
			adg->clkout[CLKOUT] = clk;
			of_clk_add_provider(np, of_clk_src_simple_get, clk);
		}
	}
	/*
	 * for clkout0/1/2/3
	 */
	else {
		for (i = 0; i < CLKOUTMAX; i++) {
			clk = clk_register_fixed_rate(dev, clkout_name[i],
S
Stephen Boyd 已提交
560
						      parent_clk_name, 0,
561
						      req_rate[0]);
562
			if (!IS_ERR(clk))
563
				adg->clkout[i] = clk;
564
		}
565 566 567 568
		adg->onecell.clks	= adg->clkout;
		adg->onecell.clk_num	= CLKOUTMAX;
		of_clk_add_provider(np, of_clk_src_onecell_get,
				    &adg->onecell);
569 570
	}

571
rsnd_adg_get_clkout_end:
572 573 574
	adg->ckr = ckr;
	adg->rbga = rbga;
	adg->rbgb = rbgb;
575

576 577
	for_each_rsnd_clkout(clk, adg, i)
		dev_dbg(dev, "clkout %d : %p : %ld\n", i, clk, clk_get_rate(clk));
578
	dev_dbg(dev, "BRGCKR = 0x%08x, BRRA/BRRB = 0x%x/0x%x\n",
579
		ckr, rbga, rbgb);
580 581
}

582
int rsnd_adg_probe(struct rsnd_priv *priv)
583 584 585
{
	struct rsnd_adg *adg;
	struct device *dev = rsnd_priv_to_dev(priv);
586
	int ret;
587 588

	adg = devm_kzalloc(dev, sizeof(*adg), GFP_KERNEL);
589
	if (!adg)
590 591
		return -ENOMEM;

592
	ret = rsnd_mod_init(priv, &adg->mod, &adg_ops,
593
		      NULL, NULL, 0, 0);
594 595
	if (ret)
		return ret;
596

597
	rsnd_adg_get_clkin(priv, adg);
598
	rsnd_adg_get_clkout(priv, adg);
599 600 601

	priv->adg = adg;

602 603
	rsnd_adg_clk_enable(priv);

604 605
	return 0;
}
606

607
void rsnd_adg_remove(struct rsnd_priv *priv)
608
{
609 610
	struct device *dev = rsnd_priv_to_dev(priv);
	struct device_node *np = dev->of_node;
611 612 613 614 615 616 617
	struct rsnd_adg *adg = priv->adg;
	struct clk *clk;
	int i;

	for_each_rsnd_clkout(clk, adg, i)
		if (adg->clkout[i])
			clk_unregister_fixed_rate(adg->clkout[i]);
618 619 620

	of_clk_del_provider(np);

621
	rsnd_adg_clk_disable(priv);
622
}