myri10ge.c 111.5 KB
Newer Older
1 2 3
/*************************************************************************
 * myri10ge.c: Myricom Myri-10G Ethernet driver.
 *
J
Jon Mason 已提交
4
 * Copyright (C) 2005 - 2011 Myricom, Inc.
5 6 7 8 9 10 11 12 13 14 15 16 17 18
 * All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions
 * are met:
 * 1. Redistributions of source code must retain the above copyright
 *    notice, this list of conditions and the following disclaimer.
 * 2. Redistributions in binary form must reproduce the above copyright
 *    notice, this list of conditions and the following disclaimer in the
 *    documentation and/or other materials provided with the distribution.
 * 3. Neither the name of Myricom, Inc. nor the names of its contributors
 *    may be used to endorse or promote products derived from this software
 *    without specific prior written permission.
 *
19 20
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
21
 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
22 23 24 25 26 27 28 29
 * ARE DISCLAIMED.  IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
 * POSSIBILITY OF SUCH DAMAGE.
30 31 32 33 34 35 36 37 38 39 40
 *
 *
 * If the eeprom on your board is not recent enough, you will need to get a
 * newer firmware image at:
 *   http://www.myri.com/scs/download-Myri10GE.html
 *
 * Contact Information:
 *   <help@myri.com>
 *   Myricom, Inc., 325N Santa Anita Avenue, Arcadia, CA 91006
 *************************************************************************/

41 42
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

43 44 45 46 47 48
#include <linux/tcp.h>
#include <linux/netdevice.h>
#include <linux/skbuff.h>
#include <linux/string.h>
#include <linux/module.h>
#include <linux/pci.h>
B
Brice Goglin 已提交
49
#include <linux/dma-mapping.h>
50 51 52
#include <linux/etherdevice.h>
#include <linux/if_ether.h>
#include <linux/if_vlan.h>
53
#include <linux/dca.h>
54 55 56 57 58 59 60 61 62 63 64
#include <linux/ip.h>
#include <linux/inet.h>
#include <linux/in.h>
#include <linux/ethtool.h>
#include <linux/firmware.h>
#include <linux/delay.h>
#include <linux/timer.h>
#include <linux/vmalloc.h>
#include <linux/crc32.h>
#include <linux/moduleparam.h>
#include <linux/io.h>
65
#include <linux/log2.h>
66
#include <linux/slab.h>
67
#include <linux/prefetch.h>
68
#include <net/checksum.h>
A
Andrew Gallatin 已提交
69 70
#include <net/ip.h>
#include <net/tcp.h>
71 72 73 74 75 76 77 78 79 80
#include <asm/byteorder.h>
#include <asm/io.h>
#include <asm/processor.h>
#ifdef CONFIG_MTRR
#include <asm/mtrr.h>
#endif

#include "myri10ge_mcp.h"
#include "myri10ge_mcp_gen_header.h"

J
Jon Mason 已提交
81
#define MYRI10GE_VERSION_STR "1.5.3-1.534"
82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98

MODULE_DESCRIPTION("Myricom 10G driver (10GbE)");
MODULE_AUTHOR("Maintainer: help@myri.com");
MODULE_VERSION(MYRI10GE_VERSION_STR);
MODULE_LICENSE("Dual BSD/GPL");

#define MYRI10GE_MAX_ETHER_MTU 9014

#define MYRI10GE_ETH_STOPPED 0
#define MYRI10GE_ETH_STOPPING 1
#define MYRI10GE_ETH_STARTING 2
#define MYRI10GE_ETH_RUNNING 3
#define MYRI10GE_ETH_OPEN_FAILED 4

#define MYRI10GE_EEPROM_STRINGS_SIZE 256
#define MYRI10GE_MAX_SEND_DESC_TSO ((65536 / 2048) * 2)

A
Al Viro 已提交
99
#define MYRI10GE_NO_CONFIRM_DATA htonl(0xffffffff)
100 101
#define MYRI10GE_NO_RESPONSE_RESULT 0xffffffff

102 103 104 105
#define MYRI10GE_ALLOC_ORDER 0
#define MYRI10GE_ALLOC_SIZE ((1 << MYRI10GE_ALLOC_ORDER) * PAGE_SIZE)
#define MYRI10GE_MAX_FRAGS_PER_FRAME (MYRI10GE_MAX_ETHER_MTU/MYRI10GE_ALLOC_SIZE + 1)

B
Brice Goglin 已提交
106 107
#define MYRI10GE_MAX_SLICES 32

108
struct myri10ge_rx_buffer_state {
109 110
	struct page *page;
	int page_offset;
111 112
	DEFINE_DMA_UNMAP_ADDR(bus);
	DEFINE_DMA_UNMAP_LEN(len);
113 114 115 116 117
};

struct myri10ge_tx_buffer_state {
	struct sk_buff *skb;
	int last;
118 119
	DEFINE_DMA_UNMAP_ADDR(bus);
	DEFINE_DMA_UNMAP_LEN(len);
120 121 122 123 124 125 126 127 128 129 130 131
};

struct myri10ge_cmd {
	u32 data0;
	u32 data1;
	u32 data2;
};

struct myri10ge_rx_buf {
	struct mcp_kreq_ether_recv __iomem *lanai;	/* lanai ptr for recv ring */
	struct mcp_kreq_ether_recv *shadow;	/* host shadow of recv ring */
	struct myri10ge_rx_buffer_state *info;
132 133 134
	struct page *page;
	dma_addr_t bus;
	int page_offset;
135
	int cnt;
136
	int fill_cnt;
137 138
	int alloc_fail;
	int mask;		/* number of rx slots -1 */
139
	int watchdog_needed;
140 141 142 143
};

struct myri10ge_tx_buf {
	struct mcp_kreq_ether_send __iomem *lanai;	/* lanai ptr for sendq */
B
Brice Goglin 已提交
144 145
	__be32 __iomem *send_go;	/* "go" doorbell ptr */
	__be32 __iomem *send_stop;	/* "stop" doorbell ptr */
146 147 148 149 150 151
	struct mcp_kreq_ether_send *req_list;	/* host shadow of sendq */
	char *req_bytes;
	struct myri10ge_tx_buffer_state *info;
	int mask;		/* number of transmit slots -1  */
	int req ____cacheline_aligned;	/* transmit slots submitted     */
	int pkt_start;		/* packets started */
152 153
	int stop_queue;
	int linearized;
154 155
	int done ____cacheline_aligned;	/* transmit slots completed     */
	int pkt_done;		/* packets completed */
156
	int wake_queue;
B
Brice Goglin 已提交
157
	int queue_active;
158 159 160 161 162 163 164 165 166
};

struct myri10ge_rx_done {
	struct mcp_slot *entry;
	dma_addr_t bus;
	int cnt;
	int idx;
};

167 168 169 170 171 172 173 174 175 176
struct myri10ge_slice_netstats {
	unsigned long rx_packets;
	unsigned long tx_packets;
	unsigned long rx_bytes;
	unsigned long tx_bytes;
	unsigned long rx_dropped;
	unsigned long tx_dropped;
};

struct myri10ge_slice_state {
177 178 179 180
	struct myri10ge_tx_buf tx;	/* transmit ring        */
	struct myri10ge_rx_buf rx_small;
	struct myri10ge_rx_buf rx_big;
	struct myri10ge_rx_done rx_done;
181 182 183 184 185 186 187 188 189
	struct net_device *dev;
	struct napi_struct napi;
	struct myri10ge_priv *mgp;
	struct myri10ge_slice_netstats stats;
	__be32 __iomem *irq_claim;
	struct mcp_irq_data *fw_stats;
	dma_addr_t fw_stats_bus;
	int watchdog_tx_done;
	int watchdog_tx_req;
190
	int watchdog_rx_done;
191
	int stuck;
192
#ifdef CONFIG_MYRI10GE_DCA
193 194 195 196
	int cached_dca_tag;
	int cpu;
	__be32 __iomem *dca_tag;
#endif
B
Brice Goglin 已提交
197
	char irq_desc[32];
198 199 200
};

struct myri10ge_priv {
B
Brice Goglin 已提交
201
	struct myri10ge_slice_state *ss;
202
	int tx_boundary;	/* boundary transmits cannot cross */
B
Brice Goglin 已提交
203
	int num_slices;
204
	int running;		/* running?             */
205
	int small_bytes;
206
	int big_bytes;
207
	int max_intr_slots;
208 209 210 211 212
	struct net_device *dev;
	u8 __iomem *sram;
	int sram_size;
	unsigned long board_span;
	unsigned long iomem_base;
A
Al Viro 已提交
213
	__be32 __iomem *irq_deassert;
214 215 216 217 218
	char *mac_addr_string;
	struct mcp_cmd_response *cmd;
	dma_addr_t cmd_bus;
	struct pci_dev *pdev;
	int msi_enabled;
B
Brice Goglin 已提交
219 220
	int msix_enabled;
	struct msix_entry *msix_vectors;
221
#ifdef CONFIG_MYRI10GE_DCA
222
	int dca_enabled;
223
	int relaxed_order;
224
#endif
A
Al Viro 已提交
225
	u32 link_state;
226 227
	unsigned int rdma_tags_available;
	int intr_coal_delay;
A
Al Viro 已提交
228
	__be32 __iomem *intr_coal_delay_ptr;
229
	int mtrr;
230
	int wc_enabled;
231 232 233 234 235
	int down_cnt;
	wait_queue_head_t down_wq;
	struct work_struct watchdog_work;
	struct timer_list watchdog_timer;
	int watchdog_resets;
236
	int watchdog_pause;
237
	int pause;
238
	bool fw_name_allocated;
239 240
	char *fw_name;
	char eeprom_strings[MYRI10GE_EEPROM_STRINGS_SIZE];
241
	char *product_code_string;
242
	char fw_version[128];
243 244 245 246
	int fw_ver_major;
	int fw_ver_minor;
	int fw_ver_tiny;
	int adopted_rx_filter_bug;
247
	u8 mac_addr[ETH_ALEN];		/* eeprom mac address */
248 249
	unsigned long serial_number;
	int vendor_specific_offset;
250
	int fw_multicast_support;
251
	u32 features;
B
Brice Goglin 已提交
252
	u32 max_tso6;
253 254 255
	u32 read_dma;
	u32 write_dma;
	u32 read_write_dma;
256 257
	u32 link_changes;
	u32 msg_enable;
258
	unsigned int board_number;
259
	int rebooted;
260 261 262 263
};

static char *myri10ge_fw_unaligned = "myri10ge_ethp_z8e.dat";
static char *myri10ge_fw_aligned = "myri10ge_eth_z8e.dat";
B
Brice Goglin 已提交
264 265
static char *myri10ge_fw_rss_unaligned = "myri10ge_rss_ethp_z8e.dat";
static char *myri10ge_fw_rss_aligned = "myri10ge_rss_eth_z8e.dat";
B
Ben Hutchings 已提交
266 267 268 269
MODULE_FIRMWARE("myri10ge_ethp_z8e.dat");
MODULE_FIRMWARE("myri10ge_eth_z8e.dat");
MODULE_FIRMWARE("myri10ge_rss_ethp_z8e.dat");
MODULE_FIRMWARE("myri10ge_rss_eth_z8e.dat");
270

271
/* Careful: must be accessed under kparam_block_sysfs_write */
272 273
static char *myri10ge_fw_name = NULL;
module_param(myri10ge_fw_name, charp, S_IRUGO | S_IWUSR);
274
MODULE_PARM_DESC(myri10ge_fw_name, "Firmware image name");
275

276 277
#define MYRI10GE_MAX_BOARDS 8
static char *myri10ge_fw_names[MYRI10GE_MAX_BOARDS] =
A
Andrew Gallatin 已提交
278
    {[0 ... (MYRI10GE_MAX_BOARDS - 1)] = NULL };
279 280 281 282
module_param_array_named(myri10ge_fw_names, myri10ge_fw_names, charp, NULL,
			 0444);
MODULE_PARM_DESC(myri10ge_fw_name, "Firmware image names per board");

283 284
static int myri10ge_ecrc_enable = 1;
module_param(myri10ge_ecrc_enable, int, S_IRUGO);
285
MODULE_PARM_DESC(myri10ge_ecrc_enable, "Enable Extended CRC on PCI-E");
286 287 288

static int myri10ge_small_bytes = -1;	/* -1 == auto */
module_param(myri10ge_small_bytes, int, S_IRUGO | S_IWUSR);
289
MODULE_PARM_DESC(myri10ge_small_bytes, "Threshold of small packets");
290 291

static int myri10ge_msi = 1;	/* enable msi by default */
292
module_param(myri10ge_msi, int, S_IRUGO | S_IWUSR);
293
MODULE_PARM_DESC(myri10ge_msi, "Enable Message Signalled Interrupts");
294

295
static int myri10ge_intr_coal_delay = 75;
296
module_param(myri10ge_intr_coal_delay, int, S_IRUGO);
297
MODULE_PARM_DESC(myri10ge_intr_coal_delay, "Interrupt coalescing delay");
298 299 300

static int myri10ge_flow_control = 1;
module_param(myri10ge_flow_control, int, S_IRUGO);
301
MODULE_PARM_DESC(myri10ge_flow_control, "Pause parameter");
302 303 304 305

static int myri10ge_deassert_wait = 1;
module_param(myri10ge_deassert_wait, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(myri10ge_deassert_wait,
306
		 "Wait when deasserting legacy interrupts");
307 308 309 310

static int myri10ge_force_firmware = 0;
module_param(myri10ge_force_firmware, int, S_IRUGO);
MODULE_PARM_DESC(myri10ge_force_firmware,
311
		 "Force firmware to assume aligned completions");
312 313 314

static int myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
module_param(myri10ge_initial_mtu, int, S_IRUGO);
315
MODULE_PARM_DESC(myri10ge_initial_mtu, "Initial MTU");
316 317 318

static int myri10ge_napi_weight = 64;
module_param(myri10ge_napi_weight, int, S_IRUGO);
319
MODULE_PARM_DESC(myri10ge_napi_weight, "Set NAPI weight");
320 321 322

static int myri10ge_watchdog_timeout = 1;
module_param(myri10ge_watchdog_timeout, int, S_IRUGO);
323
MODULE_PARM_DESC(myri10ge_watchdog_timeout, "Set watchdog timeout");
324 325 326 327

static int myri10ge_max_irq_loops = 1048576;
module_param(myri10ge_max_irq_loops, int, S_IRUGO);
MODULE_PARM_DESC(myri10ge_max_irq_loops,
328
		 "Set stuck legacy IRQ detection threshold");
329

330 331 332 333 334 335
#define MYRI10GE_MSG_DEFAULT NETIF_MSG_LINK

static int myri10ge_debug = -1;	/* defaults above */
module_param(myri10ge_debug, int, 0);
MODULE_PARM_DESC(myri10ge_debug, "Debug level (0=none,...,16=all)");

336 337
static int myri10ge_fill_thresh = 256;
module_param(myri10ge_fill_thresh, int, S_IRUGO | S_IWUSR);
338
MODULE_PARM_DESC(myri10ge_fill_thresh, "Number of empty rx slots allowed");
339

340 341
static int myri10ge_reset_recover = 1;

B
Brice Goglin 已提交
342 343 344 345
static int myri10ge_max_slices = 1;
module_param(myri10ge_max_slices, int, S_IRUGO);
MODULE_PARM_DESC(myri10ge_max_slices, "Max tx/rx queues");

346
static int myri10ge_rss_hash = MXGEFW_RSS_HASH_TYPE_SRC_DST_PORT;
B
Brice Goglin 已提交
347 348 349
module_param(myri10ge_rss_hash, int, S_IRUGO);
MODULE_PARM_DESC(myri10ge_rss_hash, "Type of RSS hashing to do");

350 351 352 353
static int myri10ge_dca = 1;
module_param(myri10ge_dca, int, S_IRUGO);
MODULE_PARM_DESC(myri10ge_dca, "Enable DCA if possible");

354 355 356 357 358 359 360
#define MYRI10GE_FW_OFFSET 1024*1024
#define MYRI10GE_HIGHPART_TO_U32(X) \
(sizeof (X) == 8) ? ((u32)((u64)(X) >> 32)) : (0)
#define MYRI10GE_LOWPART_TO_U32(X) ((u32)(X))

#define myri10ge_pio_copy(to,from,size) __iowrite64_copy(to,from,size/8)

361
static void myri10ge_set_multicast_list(struct net_device *dev);
362 363
static netdev_tx_t myri10ge_sw_tso(struct sk_buff *skb,
					 struct net_device *dev);
364

365
static inline void put_be32(__be32 val, __be32 __iomem * p)
A
Al Viro 已提交
366
{
367
	__raw_writel((__force __u32) val, (__force void __iomem *)p);
A
Al Viro 已提交
368 369
}

370 371
static struct rtnl_link_stats64 *myri10ge_get_stats(struct net_device *dev,
						    struct rtnl_link_stats64 *stats);
372

373 374 375 376 377 378 379 380
static void set_fw_name(struct myri10ge_priv *mgp, char *name, bool allocated)
{
	if (mgp->fw_name_allocated)
		kfree(mgp->fw_name);
	mgp->fw_name = name;
	mgp->fw_name_allocated = allocated;
}

381 382 383 384 385 386 387
static int
myri10ge_send_cmd(struct myri10ge_priv *mgp, u32 cmd,
		  struct myri10ge_cmd *data, int atomic)
{
	struct mcp_cmd *buf;
	char buf_bytes[sizeof(*buf) + 8];
	struct mcp_cmd_response *response = mgp->cmd;
388
	char __iomem *cmd_addr = mgp->sram + MXGEFW_ETH_CMD;
389 390 391 392 393 394 395 396 397 398 399 400 401 402 403
	u32 dma_low, dma_high, result, value;
	int sleep_total = 0;

	/* ensure buf is aligned to 8 bytes */
	buf = (struct mcp_cmd *)ALIGN((unsigned long)buf_bytes, 8);

	buf->data0 = htonl(data->data0);
	buf->data1 = htonl(data->data1);
	buf->data2 = htonl(data->data2);
	buf->cmd = htonl(cmd);
	dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
	dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);

	buf->response_addr.low = htonl(dma_low);
	buf->response_addr.high = htonl(dma_high);
A
Al Viro 已提交
404
	response->result = htonl(MYRI10GE_NO_RESPONSE_RESULT);
405 406 407 408 409 410 411 412 413 414 415 416 417
	mb();
	myri10ge_pio_copy(cmd_addr, buf, sizeof(*buf));

	/* wait up to 15ms. Longest command is the DMA benchmark,
	 * which is capped at 5ms, but runs from a timeout handler
	 * that runs every 7.8ms. So a 15ms timeout leaves us with
	 * a 2.2ms margin
	 */
	if (atomic) {
		/* if atomic is set, do not sleep,
		 * and try to get the completion quickly
		 * (1ms will be enough for those commands) */
		for (sleep_total = 0;
418 419
		     sleep_total < 1000 &&
		     response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
420
		     sleep_total += 10) {
421
			udelay(10);
422 423
			mb();
		}
424 425 426
	} else {
		/* use msleep for most command */
		for (sleep_total = 0;
427 428
		     sleep_total < 15 &&
		     response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
429 430 431 432 433 434 435 436 437 438
		     sleep_total++)
			msleep(1);
	}

	result = ntohl(response->result);
	value = ntohl(response->data);
	if (result != MYRI10GE_NO_RESPONSE_RESULT) {
		if (result == 0) {
			data->data0 = value;
			return 0;
439 440
		} else if (result == MXGEFW_CMD_UNKNOWN) {
			return -ENOSYS;
441 442
		} else if (result == MXGEFW_CMD_ERROR_UNALIGNED) {
			return -E2BIG;
B
Brice Goglin 已提交
443 444 445 446 447 448
		} else if (result == MXGEFW_CMD_ERROR_RANGE &&
			   cmd == MXGEFW_CMD_ENABLE_RSS_QUEUES &&
			   (data->
			    data1 & MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES) !=
			   0) {
			return -ERANGE;
449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488
		} else {
			dev_err(&mgp->pdev->dev,
				"command %d failed, result = %d\n",
				cmd, result);
			return -ENXIO;
		}
	}

	dev_err(&mgp->pdev->dev, "command %d timed out, result = %d\n",
		cmd, result);
	return -EAGAIN;
}

/*
 * The eeprom strings on the lanaiX have the format
 * SN=x\0
 * MAC=x:x:x:x:x:x\0
 * PT:ddd mmm xx xx:xx:xx xx\0
 * PV:ddd mmm xx xx:xx:xx xx\0
 */
static int myri10ge_read_mac_addr(struct myri10ge_priv *mgp)
{
	char *ptr, *limit;
	int i;

	ptr = mgp->eeprom_strings;
	limit = mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE;

	while (*ptr != '\0' && ptr < limit) {
		if (memcmp(ptr, "MAC=", 4) == 0) {
			ptr += 4;
			mgp->mac_addr_string = ptr;
			for (i = 0; i < 6; i++) {
				if ((ptr + 2) > limit)
					goto abort;
				mgp->mac_addr[i] =
				    simple_strtoul(ptr, &ptr, 16);
				ptr += 1;
			}
		}
489 490 491 492
		if (memcmp(ptr, "PC=", 3) == 0) {
			ptr += 3;
			mgp->product_code_string = ptr;
		}
493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514
		if (memcmp((const void *)ptr, "SN=", 3) == 0) {
			ptr += 3;
			mgp->serial_number = simple_strtoul(ptr, &ptr, 10);
		}
		while (ptr < limit && *ptr++) ;
	}

	return 0;

abort:
	dev_err(&mgp->pdev->dev, "failed to parse eeprom_strings\n");
	return -ENXIO;
}

/*
 * Enable or disable periodic RDMAs from the host to make certain
 * chipsets resend dropped PCIe messages
 */

static void myri10ge_dummy_rdma(struct myri10ge_priv *mgp, int enable)
{
	char __iomem *submit;
515
	__be32 buf[16] __attribute__ ((__aligned__(8)));
516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531
	u32 dma_low, dma_high;
	int i;

	/* clear confirmation addr */
	mgp->cmd->data = 0;
	mb();

	/* send a rdma command to the PCIe engine, and wait for the
	 * response in the confirmation address.  The firmware should
	 * write a -1 there to indicate it is alive and well
	 */
	dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
	dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);

	buf[0] = htonl(dma_high);	/* confirm addr MSW */
	buf[1] = htonl(dma_low);	/* confirm addr LSW */
A
Al Viro 已提交
532
	buf[2] = MYRI10GE_NO_CONFIRM_DATA;	/* confirm data */
533 534 535 536
	buf[3] = htonl(dma_high);	/* dummy addr MSW */
	buf[4] = htonl(dma_low);	/* dummy addr LSW */
	buf[5] = htonl(enable);	/* enable? */

537
	submit = mgp->sram + MXGEFW_BOOT_DUMMY_RDMA;
538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561

	myri10ge_pio_copy(submit, &buf, sizeof(buf));
	for (i = 0; mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 20; i++)
		msleep(1);
	if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA)
		dev_err(&mgp->pdev->dev, "dummy rdma %s failed\n",
			(enable ? "enable" : "disable"));
}

static int
myri10ge_validate_firmware(struct myri10ge_priv *mgp,
			   struct mcp_gen_header *hdr)
{
	struct device *dev = &mgp->pdev->dev;

	/* check firmware type */
	if (ntohl(hdr->mcp_type) != MCP_TYPE_ETH) {
		dev_err(dev, "Bad firmware type: 0x%x\n", ntohl(hdr->mcp_type));
		return -EINVAL;
	}

	/* save firmware version for ethtool */
	strncpy(mgp->fw_version, hdr->version, sizeof(mgp->fw_version));

562 563
	sscanf(mgp->fw_version, "%d.%d.%d", &mgp->fw_ver_major,
	       &mgp->fw_ver_minor, &mgp->fw_ver_tiny);
564

565 566
	if (!(mgp->fw_ver_major == MXGEFW_VERSION_MAJOR &&
	      mgp->fw_ver_minor == MXGEFW_VERSION_MINOR)) {
567 568 569 570 571 572 573 574 575 576 577 578 579
		dev_err(dev, "Found firmware version %s\n", mgp->fw_version);
		dev_err(dev, "Driver needs %d.%d\n", MXGEFW_VERSION_MAJOR,
			MXGEFW_VERSION_MINOR);
		return -EINVAL;
	}
	return 0;
}

static int myri10ge_load_hotplug_firmware(struct myri10ge_priv *mgp, u32 * size)
{
	unsigned crc, reread_crc;
	const struct firmware *fw;
	struct device *dev = &mgp->pdev->dev;
580
	unsigned char *fw_readback;
581 582 583
	struct mcp_gen_header *hdr;
	size_t hdr_offset;
	int status;
584
	unsigned i;
585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602

	if ((status = request_firmware(&fw, mgp->fw_name, dev)) < 0) {
		dev_err(dev, "Unable to load %s firmware image via hotplug\n",
			mgp->fw_name);
		status = -EINVAL;
		goto abort_with_nothing;
	}

	/* check size */

	if (fw->size >= mgp->sram_size - MYRI10GE_FW_OFFSET ||
	    fw->size < MCP_HEADER_PTR_OFFSET + 4) {
		dev_err(dev, "Firmware size invalid:%d\n", (int)fw->size);
		status = -EINVAL;
		goto abort_with_fw;
	}

	/* check id */
A
Al Viro 已提交
603
	hdr_offset = ntohl(*(__be32 *) (fw->data + MCP_HEADER_PTR_OFFSET));
604 605 606 607 608 609 610 611 612 613 614 615
	if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > fw->size) {
		dev_err(dev, "Bad firmware file\n");
		status = -EINVAL;
		goto abort_with_fw;
	}
	hdr = (void *)(fw->data + hdr_offset);

	status = myri10ge_validate_firmware(mgp, hdr);
	if (status != 0)
		goto abort_with_fw;

	crc = crc32(~0, fw->data, fw->size);
616 617 618 619 620 621
	for (i = 0; i < fw->size; i += 256) {
		myri10ge_pio_copy(mgp->sram + MYRI10GE_FW_OFFSET + i,
				  fw->data + i,
				  min(256U, (unsigned)(fw->size - i)));
		mb();
		readb(mgp->sram);
B
Brice Goglin 已提交
622
	}
623 624 625 626 627
	fw_readback = vmalloc(fw->size);
	if (!fw_readback) {
		status = -ENOMEM;
		goto abort_with_fw;
	}
628
	/* corruption checking is good for parity recovery and buggy chipset */
629 630 631
	memcpy_fromio(fw_readback, mgp->sram + MYRI10GE_FW_OFFSET, fw->size);
	reread_crc = crc32(~0, fw_readback, fw->size);
	vfree(fw_readback);
632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655
	if (crc != reread_crc) {
		dev_err(dev, "CRC failed(fw-len=%u), got 0x%x (expect 0x%x)\n",
			(unsigned)fw->size, reread_crc, crc);
		status = -EIO;
		goto abort_with_fw;
	}
	*size = (u32) fw->size;

abort_with_fw:
	release_firmware(fw);

abort_with_nothing:
	return status;
}

static int myri10ge_adopt_running_firmware(struct myri10ge_priv *mgp)
{
	struct mcp_gen_header *hdr;
	struct device *dev = &mgp->pdev->dev;
	const size_t bytes = sizeof(struct mcp_gen_header);
	size_t hdr_offset;
	int status;

	/* find running firmware header */
A
Al Viro 已提交
656
	hdr_offset = swab32(readl(mgp->sram + MCP_HEADER_PTR_OFFSET));
657 658 659 660 661 662 663 664 665 666

	if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > mgp->sram_size) {
		dev_err(dev, "Running firmware has bad header offset (%d)\n",
			(int)hdr_offset);
		return -EIO;
	}

	/* copy header of running firmware from SRAM to host memory to
	 * validate firmware */
	hdr = kmalloc(bytes, GFP_KERNEL);
667
	if (hdr == NULL)
668
		return -ENOMEM;
669

670 671 672
	memcpy_fromio(hdr, mgp->sram + hdr_offset, bytes);
	status = myri10ge_validate_firmware(mgp, hdr);
	kfree(hdr);
673 674 675 676 677 678 679 680 681 682 683 684

	/* check to see if adopted firmware has bug where adopting
	 * it will cause broadcasts to be filtered unless the NIC
	 * is kept in ALLMULTI mode */
	if (mgp->fw_ver_major == 1 && mgp->fw_ver_minor == 4 &&
	    mgp->fw_ver_tiny >= 4 && mgp->fw_ver_tiny <= 11) {
		mgp->adopted_rx_filter_bug = 1;
		dev_warn(dev, "Adopting fw %d.%d.%d: "
			 "working around rx filter bug\n",
			 mgp->fw_ver_major, mgp->fw_ver_minor,
			 mgp->fw_ver_tiny);
	}
685 686 687
	return status;
}

688
static int myri10ge_get_firmware_capabilities(struct myri10ge_priv *mgp)
689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713
{
	struct myri10ge_cmd cmd;
	int status;

	/* probe for IPv6 TSO support */
	mgp->features = NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_TSO;
	status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_TSO6_HDR_SIZE,
				   &cmd, 0);
	if (status == 0) {
		mgp->max_tso6 = cmd.data0;
		mgp->features |= NETIF_F_TSO6;
	}

	status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_RX_RING_SIZE, &cmd, 0);
	if (status != 0) {
		dev_err(&mgp->pdev->dev,
			"failed MXGEFW_CMD_GET_RX_RING_SIZE\n");
		return -ENXIO;
	}

	mgp->max_intr_slots = 2 * (cmd.data0 / sizeof(struct mcp_dma_addr));

	return 0;
}

B
Brice Goglin 已提交
714
static int myri10ge_load_firmware(struct myri10ge_priv *mgp, int adopt)
715 716
{
	char __iomem *submit;
717
	__be32 buf[16] __attribute__ ((__aligned__(8)));
718 719 720
	u32 dma_low, dma_high, size;
	int status, i;

B
Brice Goglin 已提交
721
	size = 0;
722 723
	status = myri10ge_load_hotplug_firmware(mgp, &size);
	if (status) {
B
Brice Goglin 已提交
724 725
		if (!adopt)
			return status;
726 727 728 729 730 731 732 733 734 735 736 737 738 739 740
		dev_warn(&mgp->pdev->dev, "hotplug firmware loading failed\n");

		/* Do not attempt to adopt firmware if there
		 * was a bad crc */
		if (status == -EIO)
			return status;

		status = myri10ge_adopt_running_firmware(mgp);
		if (status != 0) {
			dev_err(&mgp->pdev->dev,
				"failed to adopt running firmware\n");
			return status;
		}
		dev_info(&mgp->pdev->dev,
			 "Successfully adopted running firmware\n");
741
		if (mgp->tx_boundary == 4096) {
742 743 744 745 746 747 748 749 750
			dev_warn(&mgp->pdev->dev,
				 "Using firmware currently running on NIC"
				 ".  For optimal\n");
			dev_warn(&mgp->pdev->dev,
				 "performance consider loading optimized "
				 "firmware\n");
			dev_warn(&mgp->pdev->dev, "via hotplug\n");
		}

751
		set_fw_name(mgp, "adopted", false);
752
		mgp->tx_boundary = 2048;
753 754
		myri10ge_dummy_rdma(mgp, 1);
		status = myri10ge_get_firmware_capabilities(mgp);
755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770
		return status;
	}

	/* clear confirmation addr */
	mgp->cmd->data = 0;
	mb();

	/* send a reload command to the bootstrap MCP, and wait for the
	 *  response in the confirmation address.  The firmware should
	 * write a -1 there to indicate it is alive and well
	 */
	dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
	dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);

	buf[0] = htonl(dma_high);	/* confirm addr MSW */
	buf[1] = htonl(dma_low);	/* confirm addr LSW */
A
Al Viro 已提交
771
	buf[2] = MYRI10GE_NO_CONFIRM_DATA;	/* confirm data */
772 773 774 775 776 777 778 779 780 781

	/* FIX: All newest firmware should un-protect the bottom of
	 * the sram before handoff. However, the very first interfaces
	 * do not. Therefore the handoff copy must skip the first 8 bytes
	 */
	buf[3] = htonl(MYRI10GE_FW_OFFSET + 8);	/* where the code starts */
	buf[4] = htonl(size - 8);	/* length of code */
	buf[5] = htonl(8);	/* where to copy to */
	buf[6] = htonl(0);	/* where to jump to */

782
	submit = mgp->sram + MXGEFW_BOOT_HANDOFF;
783 784 785 786 787 788

	myri10ge_pio_copy(submit, &buf, sizeof(buf));
	mb();
	msleep(1);
	mb();
	i = 0;
789 790
	while (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 9) {
		msleep(1 << i);
791 792 793 794 795 796
		i++;
	}
	if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA) {
		dev_err(&mgp->pdev->dev, "handoff failed\n");
		return -ENXIO;
	}
797
	myri10ge_dummy_rdma(mgp, 1);
798
	status = myri10ge_get_firmware_capabilities(mgp);
799

800
	return status;
801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825
}

static int myri10ge_update_mac_address(struct myri10ge_priv *mgp, u8 * addr)
{
	struct myri10ge_cmd cmd;
	int status;

	cmd.data0 = ((addr[0] << 24) | (addr[1] << 16)
		     | (addr[2] << 8) | addr[3]);

	cmd.data1 = ((addr[4] << 8) | (addr[5]));

	status = myri10ge_send_cmd(mgp, MXGEFW_SET_MAC_ADDRESS, &cmd, 0);
	return status;
}

static int myri10ge_change_pause(struct myri10ge_priv *mgp, int pause)
{
	struct myri10ge_cmd cmd;
	int status, ctl;

	ctl = pause ? MXGEFW_ENABLE_FLOW_CONTROL : MXGEFW_DISABLE_FLOW_CONTROL;
	status = myri10ge_send_cmd(mgp, ctl, &cmd, 0);

	if (status) {
826
		netdev_err(mgp->dev, "Failed to set flow control mode\n");
827 828 829 830 831 832 833 834 835 836 837 838 839 840 841
		return status;
	}
	mgp->pause = pause;
	return 0;
}

static void
myri10ge_change_promisc(struct myri10ge_priv *mgp, int promisc, int atomic)
{
	struct myri10ge_cmd cmd;
	int status, ctl;

	ctl = promisc ? MXGEFW_ENABLE_PROMISC : MXGEFW_DISABLE_PROMISC;
	status = myri10ge_send_cmd(mgp, ctl, &cmd, atomic);
	if (status)
842
		netdev_err(mgp->dev, "Failed to set promisc mode\n");
843 844
}

845
static int myri10ge_dma_test(struct myri10ge_priv *mgp, int test_type)
846 847 848 849
{
	struct myri10ge_cmd cmd;
	int status;
	u32 len;
850 851
	struct page *dmatest_page;
	dma_addr_t dmatest_bus;
852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868
	char *test = " ";

	dmatest_page = alloc_page(GFP_KERNEL);
	if (!dmatest_page)
		return -ENOMEM;
	dmatest_bus = pci_map_page(mgp->pdev, dmatest_page, 0, PAGE_SIZE,
				   DMA_BIDIRECTIONAL);

	/* Run a small DMA test.
	 * The magic multipliers to the length tell the firmware
	 * to do DMA read, write, or read+write tests.  The
	 * results are returned in cmd.data0.  The upper 16
	 * bits or the return is the number of transfers completed.
	 * The lower 16 bits is the time in 0.5us ticks that the
	 * transfers took to complete.
	 */

869
	len = mgp->tx_boundary;
870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914

	cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
	cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
	cmd.data2 = len * 0x10000;
	status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
	if (status != 0) {
		test = "read";
		goto abort;
	}
	mgp->read_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);
	cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
	cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
	cmd.data2 = len * 0x1;
	status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
	if (status != 0) {
		test = "write";
		goto abort;
	}
	mgp->write_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);

	cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
	cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
	cmd.data2 = len * 0x10001;
	status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
	if (status != 0) {
		test = "read/write";
		goto abort;
	}
	mgp->read_write_dma = ((cmd.data0 >> 16) * len * 2 * 2) /
	    (cmd.data0 & 0xffff);

abort:
	pci_unmap_page(mgp->pdev, dmatest_bus, PAGE_SIZE, DMA_BIDIRECTIONAL);
	put_page(dmatest_page);

	if (status != 0 && test_type != MXGEFW_CMD_UNALIGNED_TEST)
		dev_warn(&mgp->pdev->dev, "DMA %s benchmark failed: %d\n",
			 test, status);

	return status;
}

static int myri10ge_reset(struct myri10ge_priv *mgp)
{
	struct myri10ge_cmd cmd;
B
Brice Goglin 已提交
915 916
	struct myri10ge_slice_state *ss;
	int i, status;
917
	size_t bytes;
918
#ifdef CONFIG_MYRI10GE_DCA
919 920
	unsigned long dca_tag_off;
#endif
921 922 923 924 925 926 927 928 929

	/* try to send a reset command to the card to see if it
	 * is alive */
	memset(&cmd, 0, sizeof(cmd));
	status = myri10ge_send_cmd(mgp, MXGEFW_CMD_RESET, &cmd, 0);
	if (status != 0) {
		dev_err(&mgp->pdev->dev, "failed reset\n");
		return -ENXIO;
	}
930 931

	(void)myri10ge_dma_test(mgp, MXGEFW_DMA_TEST);
B
Brice Goglin 已提交
932 933 934 935 936 937 938 939
	/*
	 * Use non-ndis mcp_slot (eg, 4 bytes total,
	 * no toeplitz hash value returned.  Older firmware will
	 * not understand this command, but will use the correct
	 * sized mcp_slot, so we ignore error returns
	 */
	cmd.data0 = MXGEFW_RSS_MCP_SLOT_TYPE_MIN;
	(void)myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_MCP_SLOT_TYPE, &cmd, 0);
940 941 942

	/* Now exchange information about interrupts  */

B
Brice Goglin 已提交
943
	bytes = mgp->max_intr_slots * sizeof(*mgp->ss[0].rx_done.entry);
944 945
	cmd.data0 = (u32) bytes;
	status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_SIZE, &cmd, 0);
B
Brice Goglin 已提交
946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973

	/*
	 * Even though we already know how many slices are supported
	 * via myri10ge_probe_slices() MXGEFW_CMD_GET_MAX_RSS_QUEUES
	 * has magic side effects, and must be called after a reset.
	 * It must be called prior to calling any RSS related cmds,
	 * including assigning an interrupt queue for anything but
	 * slice 0.  It must also be called *after*
	 * MXGEFW_CMD_SET_INTRQ_SIZE, since the intrq size is used by
	 * the firmware to compute offsets.
	 */

	if (mgp->num_slices > 1) {

		/* ask the maximum number of slices it supports */
		status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_RSS_QUEUES,
					   &cmd, 0);
		if (status != 0) {
			dev_err(&mgp->pdev->dev,
				"failed to get number of slices\n");
		}

		/*
		 * MXGEFW_CMD_ENABLE_RSS_QUEUES must be called prior
		 * to setting up the interrupt queue DMA
		 */

		cmd.data0 = mgp->num_slices;
B
Brice Goglin 已提交
974 975 976
		cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
		if (mgp->dev->real_num_tx_queues > 1)
			cmd.data1 |= MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES;
B
Brice Goglin 已提交
977 978
		status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ENABLE_RSS_QUEUES,
					   &cmd, 0);
B
Brice Goglin 已提交
979 980 981 982 983

		/* Firmware older than 1.4.32 only supports multiple
		 * RX queues, so if we get an error, first retry using a
		 * single TX queue before giving up */
		if (status != 0 && mgp->dev->real_num_tx_queues > 1) {
984
			netif_set_real_num_tx_queues(mgp->dev, 1);
B
Brice Goglin 已提交
985 986 987 988 989 990 991
			cmd.data0 = mgp->num_slices;
			cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
			status = myri10ge_send_cmd(mgp,
						   MXGEFW_CMD_ENABLE_RSS_QUEUES,
						   &cmd, 0);
		}

B
Brice Goglin 已提交
992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005
		if (status != 0) {
			dev_err(&mgp->pdev->dev,
				"failed to set number of slices\n");

			return status;
		}
	}
	for (i = 0; i < mgp->num_slices; i++) {
		ss = &mgp->ss[i];
		cmd.data0 = MYRI10GE_LOWPART_TO_U32(ss->rx_done.bus);
		cmd.data1 = MYRI10GE_HIGHPART_TO_U32(ss->rx_done.bus);
		cmd.data2 = i;
		status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_DMA,
					    &cmd, 0);
1006
	}
1007 1008 1009

	status |=
	    myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_ACK_OFFSET, &cmd, 0);
B
Brice Goglin 已提交
1010 1011 1012 1013 1014
	for (i = 0; i < mgp->num_slices; i++) {
		ss = &mgp->ss[i];
		ss->irq_claim =
		    (__iomem __be32 *) (mgp->sram + cmd.data0 + 8 * i);
	}
1015 1016 1017
	status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_DEASSERT_OFFSET,
				    &cmd, 0);
	mgp->irq_deassert = (__iomem __be32 *) (mgp->sram + cmd.data0);
1018 1019 1020

	status |= myri10ge_send_cmd
	    (mgp, MXGEFW_CMD_GET_INTR_COAL_DELAY_OFFSET, &cmd, 0);
A
Al Viro 已提交
1021
	mgp->intr_coal_delay_ptr = (__iomem __be32 *) (mgp->sram + cmd.data0);
1022 1023 1024 1025
	if (status != 0) {
		dev_err(&mgp->pdev->dev, "failed set interrupt parameters\n");
		return status;
	}
A
Al Viro 已提交
1026
	put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
1027

1028
#ifdef CONFIG_MYRI10GE_DCA
1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039
	status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_DCA_OFFSET, &cmd, 0);
	dca_tag_off = cmd.data0;
	for (i = 0; i < mgp->num_slices; i++) {
		ss = &mgp->ss[i];
		if (status == 0) {
			ss->dca_tag = (__iomem __be32 *)
			    (mgp->sram + dca_tag_off + 4 * i);
		} else {
			ss->dca_tag = NULL;
		}
	}
B
Brice Goglin 已提交
1040
#endif				/* CONFIG_MYRI10GE_DCA */
1041

1042
	/* reset mcp/driver shared state back to 0 */
B
Brice Goglin 已提交
1043

1044
	mgp->link_changes = 0;
B
Brice Goglin 已提交
1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060
	for (i = 0; i < mgp->num_slices; i++) {
		ss = &mgp->ss[i];

		memset(ss->rx_done.entry, 0, bytes);
		ss->tx.req = 0;
		ss->tx.done = 0;
		ss->tx.pkt_start = 0;
		ss->tx.pkt_done = 0;
		ss->rx_big.cnt = 0;
		ss->rx_small.cnt = 0;
		ss->rx_done.idx = 0;
		ss->rx_done.cnt = 0;
		ss->tx.wake_queue = 0;
		ss->tx.stop_queue = 0;
	}

1061 1062
	status = myri10ge_update_mac_address(mgp, mgp->dev->dev_addr);
	myri10ge_change_pause(mgp, mgp->pause);
1063
	myri10ge_set_multicast_list(mgp->dev);
1064 1065 1066
	return status;
}

1067
#ifdef CONFIG_MYRI10GE_DCA
1068 1069
static int myri10ge_toggle_relaxed(struct pci_dev *pdev, int on)
{
1070
	int ret;
1071 1072
	u16 ctl;

1073
	pcie_capability_read_word(pdev, PCI_EXP_DEVCTL, &ctl);
J
Jon Mason 已提交
1074

1075 1076 1077 1078
	ret = (ctl & PCI_EXP_DEVCTL_RELAX_EN) >> 4;
	if (ret != on) {
		ctl &= ~PCI_EXP_DEVCTL_RELAX_EN;
		ctl |= (on << 4);
1079
		pcie_capability_write_word(pdev, PCI_EXP_DEVCTL, ctl);
1080 1081 1082 1083
	}
	return ret;
}

1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096
static void
myri10ge_write_dca(struct myri10ge_slice_state *ss, int cpu, int tag)
{
	ss->cached_dca_tag = tag;
	put_be32(htonl(tag), ss->dca_tag);
}

static inline void myri10ge_update_dca(struct myri10ge_slice_state *ss)
{
	int cpu = get_cpu();
	int tag;

	if (cpu != ss->cpu) {
1097
		tag = dca3_get_tag(&ss->mgp->pdev->dev, cpu);
1098 1099
		if (ss->cached_dca_tag != tag)
			myri10ge_write_dca(ss, cpu, tag);
1100
		ss->cpu = cpu;
1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117
	}
	put_cpu();
}

static void myri10ge_setup_dca(struct myri10ge_priv *mgp)
{
	int err, i;
	struct pci_dev *pdev = mgp->pdev;

	if (mgp->ss[0].dca_tag == NULL || mgp->dca_enabled)
		return;
	if (!myri10ge_dca) {
		dev_err(&pdev->dev, "dca disabled by administrator\n");
		return;
	}
	err = dca_add_requester(&pdev->dev);
	if (err) {
1118 1119 1120
		if (err != -ENODEV)
			dev_err(&pdev->dev,
				"dca_add_requester() failed, err=%d\n", err);
1121 1122
		return;
	}
1123
	mgp->relaxed_order = myri10ge_toggle_relaxed(pdev, 0);
1124
	mgp->dca_enabled = 1;
1125 1126 1127 1128
	for (i = 0; i < mgp->num_slices; i++) {
		mgp->ss[i].cpu = -1;
		mgp->ss[i].cached_dca_tag = -1;
		myri10ge_update_dca(&mgp->ss[i]);
J
Jon Mason 已提交
1129
	}
1130 1131 1132 1133 1134 1135 1136 1137 1138
}

static void myri10ge_teardown_dca(struct myri10ge_priv *mgp)
{
	struct pci_dev *pdev = mgp->pdev;

	if (!mgp->dca_enabled)
		return;
	mgp->dca_enabled = 0;
1139 1140
	if (mgp->relaxed_order)
		myri10ge_toggle_relaxed(pdev, 1);
J
Jon Mason 已提交
1141
	dca_remove_requester(&pdev->dev);
1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157
}

static int myri10ge_notify_dca_device(struct device *dev, void *data)
{
	struct myri10ge_priv *mgp;
	unsigned long event;

	mgp = dev_get_drvdata(dev);
	event = *(unsigned long *)data;

	if (event == DCA_PROVIDER_ADD)
		myri10ge_setup_dca(mgp);
	else if (event == DCA_PROVIDER_REMOVE)
		myri10ge_teardown_dca(mgp);
	return 0;
}
B
Brice Goglin 已提交
1158
#endif				/* CONFIG_MYRI10GE_DCA */
1159

1160 1161 1162 1163
static inline void
myri10ge_submit_8rx(struct mcp_kreq_ether_recv __iomem * dst,
		    struct mcp_kreq_ether_recv *src)
{
A
Al Viro 已提交
1164
	__be32 low;
1165 1166

	low = src->addr_low;
1167
	src->addr_low = htonl(DMA_BIT_MASK(32));
1168 1169 1170
	myri10ge_pio_copy(dst, src, 4 * sizeof(*src));
	mb();
	myri10ge_pio_copy(dst + 4, src + 4, 4 * sizeof(*src));
1171 1172
	mb();
	src->addr_low = low;
A
Al Viro 已提交
1173
	put_be32(low, &dst->addr_low);
1174 1175 1176
	mb();
}

A
Al Viro 已提交
1177
static inline void myri10ge_vlan_ip_csum(struct sk_buff *skb, __wsum hw_csum)
1178 1179 1180
{
	struct vlan_hdr *vh = (struct vlan_hdr *)(skb->data);

A
Al Viro 已提交
1181
	if ((skb->protocol == htons(ETH_P_8021Q)) &&
1182 1183 1184
	    (vh->h_vlan_encapsulated_proto == htons(ETH_P_IP) ||
	     vh->h_vlan_encapsulated_proto == htons(ETH_P_IPV6))) {
		skb->csum = hw_csum;
1185
		skb->ip_summed = CHECKSUM_COMPLETE;
1186 1187 1188
	}
}

1189 1190 1191 1192 1193 1194
static void
myri10ge_alloc_rx_pages(struct myri10ge_priv *mgp, struct myri10ge_rx_buf *rx,
			int bytes, int watchdog)
{
	struct page *page;
	int idx;
1195 1196 1197
#if MYRI10GE_ALLOC_SIZE > 4096
	int end_offset;
#endif
1198 1199 1200 1201 1202 1203 1204

	if (unlikely(rx->watchdog_needed && !watchdog))
		return;

	/* try to refill entire ring */
	while (rx->fill_cnt != (rx->cnt + rx->mask + 1)) {
		idx = rx->fill_cnt & rx->mask;
1205
		if (rx->page_offset + bytes <= MYRI10GE_ALLOC_SIZE) {
1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227
			/* we can use part of previous page */
			get_page(rx->page);
		} else {
			/* we need a new page */
			page =
			    alloc_pages(GFP_ATOMIC | __GFP_COMP,
					MYRI10GE_ALLOC_ORDER);
			if (unlikely(page == NULL)) {
				if (rx->fill_cnt - rx->cnt < 16)
					rx->watchdog_needed = 1;
				return;
			}
			rx->page = page;
			rx->page_offset = 0;
			rx->bus = pci_map_page(mgp->pdev, page, 0,
					       MYRI10GE_ALLOC_SIZE,
					       PCI_DMA_FROMDEVICE);
		}
		rx->info[idx].page = rx->page;
		rx->info[idx].page_offset = rx->page_offset;
		/* note that this is the address of the start of the
		 * page */
1228
		dma_unmap_addr_set(&rx->info[idx], bus, rx->bus);
1229 1230 1231 1232 1233 1234 1235
		rx->shadow[idx].addr_low =
		    htonl(MYRI10GE_LOWPART_TO_U32(rx->bus) + rx->page_offset);
		rx->shadow[idx].addr_high =
		    htonl(MYRI10GE_HIGHPART_TO_U32(rx->bus));

		/* start next packet on a cacheline boundary */
		rx->page_offset += SKB_DATA_ALIGN(bytes);
1236 1237 1238

#if MYRI10GE_ALLOC_SIZE > 4096
		/* don't cross a 4KB boundary */
1239 1240 1241
		end_offset = rx->page_offset + bytes - 1;
		if ((unsigned)(rx->page_offset ^ end_offset) > 4095)
			rx->page_offset = end_offset & ~4095;
1242
#endif
1243 1244 1245 1246
		rx->fill_cnt++;

		/* copy 8 descriptors to the firmware at a time */
		if ((idx & 7) == 7) {
B
Brice Goglin 已提交
1247 1248
			myri10ge_submit_8rx(&rx->lanai[idx - 7],
					    &rx->shadow[idx - 7]);
1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259
		}
	}
}

static inline void
myri10ge_unmap_rx_page(struct pci_dev *pdev,
		       struct myri10ge_rx_buffer_state *info, int bytes)
{
	/* unmap the recvd page if we're the only or last user of it */
	if (bytes >= MYRI10GE_ALLOC_SIZE / 2 ||
	    (info->page_offset + 2 * bytes) > MYRI10GE_ALLOC_SIZE) {
1260
		pci_unmap_page(pdev, (dma_unmap_addr(info, bus)
1261 1262 1263 1264 1265
				      & ~(MYRI10GE_ALLOC_SIZE - 1)),
			       MYRI10GE_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
	}
}

1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283
/*
 * GRO does not support acceleration of tagged vlan frames, and
 * this NIC does not support vlan tag offload, so we must pop
 * the tag ourselves to be able to achieve GRO performance that
 * is comparable to LRO.
 */

static inline void
myri10ge_vlan_rx(struct net_device *dev, void *addr, struct sk_buff *skb)
{
	u8 *va;
	struct vlan_ethhdr *veh;
	struct skb_frag_struct *frag;
	__wsum vsum;

	va = addr;
	va += MXGEFW_PAD;
	veh = (struct vlan_ethhdr *)va;
1284 1285
	if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
	    NETIF_F_HW_VLAN_CTAG_RX &&
1286
	    veh->h_vlan_proto == htons(ETH_P_8021Q)) {
1287 1288 1289 1290 1291 1292
		/* fixup csum if needed */
		if (skb->ip_summed == CHECKSUM_COMPLETE) {
			vsum = csum_partial(va + ETH_HLEN, VLAN_HLEN, 0);
			skb->csum = csum_sub(skb->csum, vsum);
		}
		/* pop tag */
1293
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), ntohs(veh->h_vlan_TCI));
1294 1295 1296 1297 1298 1299 1300 1301 1302
		memmove(va + VLAN_HLEN, va, 2 * ETH_ALEN);
		skb->len -= VLAN_HLEN;
		skb->data_len -= VLAN_HLEN;
		frag = skb_shinfo(skb)->frags;
		frag->page_offset += VLAN_HLEN;
		skb_frag_size_set(frag, skb_frag_size(frag) - VLAN_HLEN);
	}
}

1303
static inline int
1304
myri10ge_rx_done(struct myri10ge_slice_state *ss, int len, __wsum csum)
1305
{
1306
	struct myri10ge_priv *mgp = ss->mgp;
1307
	struct sk_buff *skb;
1308
	struct skb_frag_struct *rx_frags;
1309
	struct myri10ge_rx_buf *rx;
1310
	int i, idx, remainder, bytes;
1311 1312 1313 1314
	struct pci_dev *pdev = mgp->pdev;
	struct net_device *dev = mgp->dev;
	u8 *va;

1315 1316 1317 1318 1319 1320 1321 1322
	if (len <= mgp->small_bytes) {
		rx = &ss->rx_small;
		bytes = mgp->small_bytes;
	} else {
		rx = &ss->rx_big;
		bytes = mgp->big_bytes;
	}

1323 1324 1325 1326
	len += MXGEFW_PAD;
	idx = rx->cnt & rx->mask;
	va = page_address(rx->info[idx].page) + rx->info[idx].page_offset;
	prefetch(va);
1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340

	skb = napi_get_frags(&ss->napi);
	if (unlikely(skb == NULL)) {
		ss->stats.rx_dropped++;
		for (i = 0, remainder = len; remainder > 0; i++) {
			myri10ge_unmap_rx_page(pdev, &rx->info[idx], bytes);
			put_page(rx->info[idx].page);
			rx->cnt++;
			idx = rx->cnt & rx->mask;
			remainder -= MYRI10GE_ALLOC_SIZE;
		}
		return 0;
	}
	rx_frags = skb_shinfo(skb)->frags;
1341 1342 1343
	/* Fill skb_frag_struct(s) with data from our receive */
	for (i = 0, remainder = len; remainder > 0; i++) {
		myri10ge_unmap_rx_page(pdev, &rx->info[idx], bytes);
1344 1345 1346 1347
		skb_fill_page_desc(skb, i, rx->info[idx].page,
				   rx->info[idx].page_offset,
				   remainder < MYRI10GE_ALLOC_SIZE ?
				   remainder : MYRI10GE_ALLOC_SIZE);
1348 1349 1350 1351 1352
		rx->cnt++;
		idx = rx->cnt & rx->mask;
		remainder -= MYRI10GE_ALLOC_SIZE;
	}

1353 1354 1355 1356
	/* remove padding */
	rx_frags[0].page_offset += MXGEFW_PAD;
	rx_frags[0].size -= MXGEFW_PAD;
	len -= MXGEFW_PAD;
1357

1358 1359 1360 1361 1362 1363
	skb->len = len;
	skb->data_len = len;
	skb->truesize += len;
	if (dev->features & NETIF_F_RXCSUM) {
		skb->ip_summed = CHECKSUM_COMPLETE;
		skb->csum = csum;
1364
	}
1365
	myri10ge_vlan_rx(mgp->dev, va, skb);
1366
	skb_record_rx_queue(skb, ss - &mgp->ss[0]);
1367

1368
	napi_gro_frags(&ss->napi);
1369 1370 1371
	return 1;
}

1372 1373
static inline void
myri10ge_tx_done(struct myri10ge_slice_state *ss, int mcp_index)
1374
{
1375 1376
	struct pci_dev *pdev = ss->mgp->pdev;
	struct myri10ge_tx_buf *tx = &ss->tx;
B
Brice Goglin 已提交
1377
	struct netdev_queue *dev_queue;
1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391
	struct sk_buff *skb;
	int idx, len;

	while (tx->pkt_done != mcp_index) {
		idx = tx->done & tx->mask;
		skb = tx->info[idx].skb;

		/* Mark as free */
		tx->info[idx].skb = NULL;
		if (tx->info[idx].last) {
			tx->pkt_done++;
			tx->info[idx].last = 0;
		}
		tx->done++;
1392 1393
		len = dma_unmap_len(&tx->info[idx], len);
		dma_unmap_len_set(&tx->info[idx], len, 0);
1394
		if (skb) {
1395 1396
			ss->stats.tx_bytes += skb->len;
			ss->stats.tx_packets++;
1397 1398 1399
			dev_kfree_skb_irq(skb);
			if (len)
				pci_unmap_single(pdev,
1400
						 dma_unmap_addr(&tx->info[idx],
1401 1402 1403 1404 1405
								bus), len,
						 PCI_DMA_TODEVICE);
		} else {
			if (len)
				pci_unmap_page(pdev,
1406
					       dma_unmap_addr(&tx->info[idx],
1407 1408 1409 1410
							      bus), len,
					       PCI_DMA_TODEVICE);
		}
	}
B
Brice Goglin 已提交
1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426

	dev_queue = netdev_get_tx_queue(ss->dev, ss - ss->mgp->ss);
	/*
	 * Make a minimal effort to prevent the NIC from polling an
	 * idle tx queue.  If we can't get the lock we leave the queue
	 * active. In this case, either a thread was about to start
	 * using the queue anyway, or we lost a race and the NIC will
	 * waste some of its resources polling an inactive queue for a
	 * while.
	 */

	if ((ss->mgp->dev->real_num_tx_queues > 1) &&
	    __netif_tx_trylock(dev_queue)) {
		if (tx->req == tx->done) {
			tx->queue_active = 0;
			put_be32(htonl(1), tx->send_stop);
1427
			mb();
B
Brice Goglin 已提交
1428
			mmiowb();
B
Brice Goglin 已提交
1429 1430 1431 1432
		}
		__netif_tx_unlock(dev_queue);
	}

1433
	/* start the queue if we've stopped it */
1434
	if (netif_tx_queue_stopped(dev_queue) &&
1435 1436
	    tx->req - tx->done < (tx->mask >> 1) &&
	    ss->mgp->running == MYRI10GE_ETH_RUNNING) {
1437
		tx->wake_queue++;
B
Brice Goglin 已提交
1438
		netif_tx_wake_queue(dev_queue);
1439 1440 1441
	}
}

1442 1443
static inline int
myri10ge_clean_rx_done(struct myri10ge_slice_state *ss, int budget)
1444
{
1445 1446
	struct myri10ge_rx_done *rx_done = &ss->rx_done;
	struct myri10ge_priv *mgp = ss->mgp;
1447 1448 1449 1450 1451
	unsigned long rx_bytes = 0;
	unsigned long rx_packets = 0;
	unsigned long rx_ok;
	int idx = rx_done->idx;
	int cnt = rx_done->cnt;
1452
	int work_done = 0;
1453
	u16 length;
A
Al Viro 已提交
1454
	__wsum checksum;
1455

1456
	while (rx_done->entry[idx].length != 0 && work_done < budget) {
1457 1458
		length = ntohs(rx_done->entry[idx].length);
		rx_done->entry[idx].length = 0;
A
Al Viro 已提交
1459
		checksum = csum_unfold(rx_done->entry[idx].checksum);
1460
		rx_ok = myri10ge_rx_done(ss, length, checksum);
1461 1462 1463
		rx_packets += rx_ok;
		rx_bytes += rx_ok * (unsigned long)length;
		cnt++;
1464
		idx = cnt & (mgp->max_intr_slots - 1);
1465
		work_done++;
1466 1467 1468
	}
	rx_done->idx = idx;
	rx_done->cnt = cnt;
1469 1470
	ss->stats.rx_packets += rx_packets;
	ss->stats.rx_bytes += rx_bytes;
1471 1472

	/* restock receive rings if needed */
1473 1474
	if (ss->rx_small.fill_cnt - ss->rx_small.cnt < myri10ge_fill_thresh)
		myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
1475
					mgp->small_bytes + MXGEFW_PAD, 0);
1476 1477
	if (ss->rx_big.fill_cnt - ss->rx_big.cnt < myri10ge_fill_thresh)
		myri10ge_alloc_rx_pages(mgp, &ss->rx_big, mgp->big_bytes, 0);
1478

1479
	return work_done;
1480 1481 1482 1483
}

static inline void myri10ge_check_statblock(struct myri10ge_priv *mgp)
{
B
Brice Goglin 已提交
1484
	struct mcp_irq_data *stats = mgp->ss[0].fw_stats;
1485 1486

	if (unlikely(stats->stats_updated)) {
1487 1488 1489 1490 1491
		unsigned link_up = ntohl(stats->link_up);
		if (mgp->link_state != link_up) {
			mgp->link_state = link_up;

			if (mgp->link_state == MXGEFW_LINK_UP) {
J
Jon Mason 已提交
1492
				netif_info(mgp, link, mgp->dev, "link up\n");
1493
				netif_carrier_on(mgp->dev);
1494
				mgp->link_changes++;
1495
			} else {
J
Jon Mason 已提交
1496 1497
				netif_info(mgp, link, mgp->dev, "link %s\n",
					   (link_up == MXGEFW_LINK_MYRINET ?
1498
					    "mismatch (Myrinet detected)" :
J
Jon Mason 已提交
1499
					    "down"));
1500
				netif_carrier_off(mgp->dev);
1501
				mgp->link_changes++;
1502 1503 1504
			}
		}
		if (mgp->rdma_tags_available !=
1505
		    ntohl(stats->rdma_tags_available)) {
1506
			mgp->rdma_tags_available =
1507
			    ntohl(stats->rdma_tags_available);
1508 1509
			netdev_warn(mgp->dev, "RDMA timed out! %d tags left\n",
				    mgp->rdma_tags_available);
1510 1511 1512 1513 1514 1515 1516
		}
		mgp->down_cnt += stats->link_down;
		if (stats->link_down)
			wake_up(&mgp->down_wq);
	}
}

1517
static int myri10ge_poll(struct napi_struct *napi, int budget)
1518
{
1519 1520
	struct myri10ge_slice_state *ss =
	    container_of(napi, struct myri10ge_slice_state, napi);
1521
	int work_done;
1522

1523
#ifdef CONFIG_MYRI10GE_DCA
1524 1525 1526 1527
	if (ss->mgp->dca_enabled)
		myri10ge_update_dca(ss);
#endif

1528
	/* process as many rx events as NAPI will allow */
1529
	work_done = myri10ge_clean_rx_done(ss, budget);
1530

1531
	if (work_done < budget) {
1532
		napi_complete(napi);
1533
		put_be32(htonl(3), ss->irq_claim);
1534
	}
1535
	return work_done;
1536 1537
}

1538
static irqreturn_t myri10ge_intr(int irq, void *arg)
1539
{
1540 1541 1542 1543
	struct myri10ge_slice_state *ss = arg;
	struct myri10ge_priv *mgp = ss->mgp;
	struct mcp_irq_data *stats = ss->fw_stats;
	struct myri10ge_tx_buf *tx = &ss->tx;
1544 1545 1546
	u32 send_done_count;
	int i;

B
Brice Goglin 已提交
1547 1548 1549
	/* an interrupt on a non-zero receive-only slice is implicitly
	 * valid  since MSI-X irqs are not shared */
	if ((mgp->dev->real_num_tx_queues == 1) && (ss != mgp->ss)) {
1550
		napi_schedule(&ss->napi);
1551
		return IRQ_HANDLED;
B
Brice Goglin 已提交
1552 1553
	}

1554 1555
	/* make sure it is our IRQ, and that the DMA has finished */
	if (unlikely(!stats->valid))
1556
		return IRQ_NONE;
1557 1558 1559 1560

	/* low bit indicates receives are present, so schedule
	 * napi poll handler */
	if (stats->valid & 1)
1561
		napi_schedule(&ss->napi);
1562

B
Brice Goglin 已提交
1563
	if (!mgp->msi_enabled && !mgp->msix_enabled) {
A
Al Viro 已提交
1564
		put_be32(0, mgp->irq_deassert);
1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577
		if (!myri10ge_deassert_wait)
			stats->valid = 0;
		mb();
	} else
		stats->valid = 0;

	/* Wait for IRQ line to go low, if using INTx */
	i = 0;
	while (1) {
		i++;
		/* check for transmit completes and receives */
		send_done_count = ntohl(stats->send_done_count);
		if (send_done_count != tx->pkt_done)
1578
			myri10ge_tx_done(ss, (int)send_done_count);
1579
		if (unlikely(i > myri10ge_max_irq_loops)) {
J
Jon Mason 已提交
1580
			netdev_warn(mgp->dev, "irq stuck?\n");
1581 1582 1583 1584 1585 1586 1587 1588 1589
			stats->valid = 0;
			schedule_work(&mgp->watchdog_work);
		}
		if (likely(stats->valid == 0))
			break;
		cpu_relax();
		barrier();
	}

B
Brice Goglin 已提交
1590 1591 1592
	/* Only slice 0 updates stats */
	if (ss == mgp->ss)
		myri10ge_check_statblock(mgp);
1593

1594
	put_be32(htonl(3), ss->irq_claim + 1);
1595
	return IRQ_HANDLED;
1596 1597 1598 1599 1600
}

static int
myri10ge_get_settings(struct net_device *netdev, struct ethtool_cmd *cmd)
{
1601 1602 1603 1604
	struct myri10ge_priv *mgp = netdev_priv(netdev);
	char *ptr;
	int i;

1605
	cmd->autoneg = AUTONEG_DISABLE;
1606
	ethtool_cmd_speed_set(cmd, SPEED_10000);
1607
	cmd->duplex = DUPLEX_FULL;
1608 1609 1610 1611 1612 1613 1614 1615 1616

	/*
	 * parse the product code to deterimine the interface type
	 * (CX4, XFP, Quad Ribbon Fiber) by looking at the character
	 * after the 3rd dash in the driver's cached copy of the
	 * EEPROM's product code string.
	 */
	ptr = mgp->product_code_string;
	if (ptr == NULL) {
1617
		netdev_err(netdev, "Missing product code\n");
1618 1619 1620 1621 1622
		return 0;
	}
	for (i = 0; i < 3; i++, ptr++) {
		ptr = strchr(ptr, '-');
		if (ptr == NULL) {
1623 1624
			netdev_err(netdev, "Invalid product code %s\n",
				   mgp->product_code_string);
1625 1626 1627
			return 0;
		}
	}
1628 1629 1630 1631
	if (*ptr == '2')
		ptr++;
	if (*ptr == 'R' || *ptr == 'Q' || *ptr == 'S') {
		/* We've found either an XFP, quad ribbon fiber, or SFP+ */
1632
		cmd->port = PORT_FIBRE;
1633 1634 1635 1636
		cmd->supported |= SUPPORTED_FIBRE;
		cmd->advertising |= ADVERTISED_FIBRE;
	} else {
		cmd->port = PORT_OTHER;
1637
	}
1638 1639 1640 1641 1642
	if (*ptr == 'R' || *ptr == 'S')
		cmd->transceiver = XCVR_EXTERNAL;
	else
		cmd->transceiver = XCVR_INTERNAL;

1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660
	return 0;
}

static void
myri10ge_get_drvinfo(struct net_device *netdev, struct ethtool_drvinfo *info)
{
	struct myri10ge_priv *mgp = netdev_priv(netdev);

	strlcpy(info->driver, "myri10ge", sizeof(info->driver));
	strlcpy(info->version, MYRI10GE_VERSION_STR, sizeof(info->version));
	strlcpy(info->fw_version, mgp->fw_version, sizeof(info->fw_version));
	strlcpy(info->bus_info, pci_name(mgp->pdev), sizeof(info->bus_info));
}

static int
myri10ge_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
{
	struct myri10ge_priv *mgp = netdev_priv(netdev);
B
Brice Goglin 已提交
1661

1662 1663 1664 1665 1666 1667 1668 1669 1670 1671
	coal->rx_coalesce_usecs = mgp->intr_coal_delay;
	return 0;
}

static int
myri10ge_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
{
	struct myri10ge_priv *mgp = netdev_priv(netdev);

	mgp->intr_coal_delay = coal->rx_coalesce_usecs;
A
Al Viro 已提交
1672
	put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695
	return 0;
}

static void
myri10ge_get_pauseparam(struct net_device *netdev,
			struct ethtool_pauseparam *pause)
{
	struct myri10ge_priv *mgp = netdev_priv(netdev);

	pause->autoneg = 0;
	pause->rx_pause = mgp->pause;
	pause->tx_pause = mgp->pause;
}

static int
myri10ge_set_pauseparam(struct net_device *netdev,
			struct ethtool_pauseparam *pause)
{
	struct myri10ge_priv *mgp = netdev_priv(netdev);

	if (pause->tx_pause != mgp->pause)
		return myri10ge_change_pause(mgp, pause->tx_pause);
	if (pause->rx_pause != mgp->pause)
1696
		return myri10ge_change_pause(mgp, pause->rx_pause);
1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707
	if (pause->autoneg != 0)
		return -EINVAL;
	return 0;
}

static void
myri10ge_get_ringparam(struct net_device *netdev,
		       struct ethtool_ringparam *ring)
{
	struct myri10ge_priv *mgp = netdev_priv(netdev);

B
Brice Goglin 已提交
1708 1709
	ring->rx_mini_max_pending = mgp->ss[0].rx_small.mask + 1;
	ring->rx_max_pending = mgp->ss[0].rx_big.mask + 1;
1710
	ring->rx_jumbo_max_pending = 0;
1711
	ring->tx_max_pending = mgp->ss[0].tx.mask + 1;
1712 1713 1714 1715 1716 1717
	ring->rx_mini_pending = ring->rx_mini_max_pending;
	ring->rx_pending = ring->rx_max_pending;
	ring->rx_jumbo_pending = ring->rx_jumbo_max_pending;
	ring->tx_pending = ring->tx_max_pending;
}

1718
static const char myri10ge_gstrings_main_stats[][ETH_GSTRING_LEN] = {
1719 1720 1721 1722 1723 1724 1725
	"rx_packets", "tx_packets", "rx_bytes", "tx_bytes", "rx_errors",
	"tx_errors", "rx_dropped", "tx_dropped", "multicast", "collisions",
	"rx_length_errors", "rx_over_errors", "rx_crc_errors",
	"rx_frame_errors", "rx_fifo_errors", "rx_missed_errors",
	"tx_aborted_errors", "tx_carrier_errors", "tx_fifo_errors",
	"tx_heartbeat_errors", "tx_window_errors",
	/* device-specific stats */
B
Brice Goglin 已提交
1726
	"tx_boundary", "WC", "irq", "MSI", "MSIX",
1727
	"read_dma_bw_MBs", "write_dma_bw_MBs", "read_write_dma_bw_MBs",
1728
	"serial_number", "watchdog_resets",
1729
#ifdef CONFIG_MYRI10GE_DCA
1730
	"dca_capable_firmware", "dca_device_present",
1731
#endif
1732
	"link_changes", "link_up", "dropped_link_overflow",
1733 1734 1735
	"dropped_link_error_or_filtered",
	"dropped_pause", "dropped_bad_phy", "dropped_bad_crc32",
	"dropped_unicast_filtered", "dropped_multicast_filtered",
1736
	"dropped_runt", "dropped_overrun", "dropped_no_small_buffer",
1737 1738 1739 1740 1741 1742 1743
	"dropped_no_big_buffer"
};

static const char myri10ge_gstrings_slice_stats[][ETH_GSTRING_LEN] = {
	"----------- slice ---------",
	"tx_pkt_start", "tx_pkt_done", "tx_req", "tx_done",
	"rx_small_cnt", "rx_big_cnt",
J
Jon Mason 已提交
1744
	"wake_queue", "stop_queue", "tx_linearized",
1745 1746 1747
};

#define MYRI10GE_NET_STATS_LEN      21
1748 1749
#define MYRI10GE_MAIN_STATS_LEN  ARRAY_SIZE(myri10ge_gstrings_main_stats)
#define MYRI10GE_SLICE_STATS_LEN  ARRAY_SIZE(myri10ge_gstrings_slice_stats)
1750 1751 1752 1753

static void
myri10ge_get_strings(struct net_device *netdev, u32 stringset, u8 * data)
{
B
Brice Goglin 已提交
1754 1755 1756
	struct myri10ge_priv *mgp = netdev_priv(netdev);
	int i;

1757 1758
	switch (stringset) {
	case ETH_SS_STATS:
1759 1760 1761
		memcpy(data, *myri10ge_gstrings_main_stats,
		       sizeof(myri10ge_gstrings_main_stats));
		data += sizeof(myri10ge_gstrings_main_stats);
B
Brice Goglin 已提交
1762 1763 1764 1765 1766
		for (i = 0; i < mgp->num_slices; i++) {
			memcpy(data, *myri10ge_gstrings_slice_stats,
			       sizeof(myri10ge_gstrings_slice_stats));
			data += sizeof(myri10ge_gstrings_slice_stats);
		}
1767 1768 1769 1770
		break;
	}
}

1771
static int myri10ge_get_sset_count(struct net_device *netdev, int sset)
1772
{
B
Brice Goglin 已提交
1773 1774
	struct myri10ge_priv *mgp = netdev_priv(netdev);

1775 1776
	switch (sset) {
	case ETH_SS_STATS:
B
Brice Goglin 已提交
1777 1778
		return MYRI10GE_MAIN_STATS_LEN +
		    mgp->num_slices * MYRI10GE_SLICE_STATS_LEN;
1779 1780 1781
	default:
		return -EOPNOTSUPP;
	}
1782 1783 1784 1785 1786 1787 1788
}

static void
myri10ge_get_ethtool_stats(struct net_device *netdev,
			   struct ethtool_stats *stats, u64 * data)
{
	struct myri10ge_priv *mgp = netdev_priv(netdev);
1789
	struct myri10ge_slice_state *ss;
1790
	struct rtnl_link_stats64 link_stats;
B
Brice Goglin 已提交
1791
	int slice;
1792 1793
	int i;

1794
	/* force stats update */
E
Eric Dumazet 已提交
1795
	memset(&link_stats, 0, sizeof(link_stats));
1796
	(void)myri10ge_get_stats(netdev, &link_stats);
1797
	for (i = 0; i < MYRI10GE_NET_STATS_LEN; i++)
1798
		data[i] = ((u64 *)&link_stats)[i];
1799

1800
	data[i++] = (unsigned int)mgp->tx_boundary;
1801
	data[i++] = (unsigned int)mgp->wc_enabled;
1802 1803
	data[i++] = (unsigned int)mgp->pdev->irq;
	data[i++] = (unsigned int)mgp->msi_enabled;
B
Brice Goglin 已提交
1804
	data[i++] = (unsigned int)mgp->msix_enabled;
1805 1806 1807 1808 1809
	data[i++] = (unsigned int)mgp->read_dma;
	data[i++] = (unsigned int)mgp->write_dma;
	data[i++] = (unsigned int)mgp->read_write_dma;
	data[i++] = (unsigned int)mgp->serial_number;
	data[i++] = (unsigned int)mgp->watchdog_resets;
1810
#ifdef CONFIG_MYRI10GE_DCA
1811 1812 1813
	data[i++] = (unsigned int)(mgp->ss[0].dca_tag != NULL);
	data[i++] = (unsigned int)(mgp->dca_enabled);
#endif
1814
	data[i++] = (unsigned int)mgp->link_changes;
1815 1816

	/* firmware stats are useful only in the first slice */
B
Brice Goglin 已提交
1817
	ss = &mgp->ss[0];
1818 1819
	data[i++] = (unsigned int)ntohl(ss->fw_stats->link_up);
	data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_link_overflow);
1820
	data[i++] =
1821 1822 1823 1824 1825
	    (unsigned int)ntohl(ss->fw_stats->dropped_link_error_or_filtered);
	data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_pause);
	data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_bad_phy);
	data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_bad_crc32);
	data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_unicast_filtered);
1826
	data[i++] =
1827 1828 1829 1830 1831 1832
	    (unsigned int)ntohl(ss->fw_stats->dropped_multicast_filtered);
	data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_runt);
	data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_overrun);
	data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_no_small_buffer);
	data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_no_big_buffer);

B
Brice Goglin 已提交
1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845
	for (slice = 0; slice < mgp->num_slices; slice++) {
		ss = &mgp->ss[slice];
		data[i++] = slice;
		data[i++] = (unsigned int)ss->tx.pkt_start;
		data[i++] = (unsigned int)ss->tx.pkt_done;
		data[i++] = (unsigned int)ss->tx.req;
		data[i++] = (unsigned int)ss->tx.done;
		data[i++] = (unsigned int)ss->rx_small.cnt;
		data[i++] = (unsigned int)ss->rx_big.cnt;
		data[i++] = (unsigned int)ss->tx.wake_queue;
		data[i++] = (unsigned int)ss->tx.stop_queue;
		data[i++] = (unsigned int)ss->tx.linearized;
	}
1846 1847
}

1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859
static void myri10ge_set_msglevel(struct net_device *netdev, u32 value)
{
	struct myri10ge_priv *mgp = netdev_priv(netdev);
	mgp->msg_enable = value;
}

static u32 myri10ge_get_msglevel(struct net_device *netdev)
{
	struct myri10ge_priv *mgp = netdev_priv(netdev);
	return mgp->msg_enable;
}

1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887
/*
 * Use a low-level command to change the LED behavior. Rather than
 * blinking (which is the normal case), when identify is used, the
 * yellow LED turns solid.
 */
static int myri10ge_led(struct myri10ge_priv *mgp, int on)
{
	struct mcp_gen_header *hdr;
	struct device *dev = &mgp->pdev->dev;
	size_t hdr_off, pattern_off, hdr_len;
	u32 pattern = 0xfffffffe;

	/* find running firmware header */
	hdr_off = swab32(readl(mgp->sram + MCP_HEADER_PTR_OFFSET));
	if ((hdr_off & 3) || hdr_off + sizeof(*hdr) > mgp->sram_size) {
		dev_err(dev, "Running firmware has bad header offset (%d)\n",
			(int)hdr_off);
		return -EIO;
	}
	hdr_len = swab32(readl(mgp->sram + hdr_off +
			       offsetof(struct mcp_gen_header, header_length)));
	pattern_off = hdr_off + offsetof(struct mcp_gen_header, led_pattern);
	if (pattern_off >= (hdr_len + hdr_off)) {
		dev_info(dev, "Firmware does not support LED identification\n");
		return -EINVAL;
	}
	if (!on)
		pattern = swab32(readl(mgp->sram + pattern_off + 4));
1888
	writel(swab32(pattern), mgp->sram + pattern_off);
1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913
	return 0;
}

static int
myri10ge_phys_id(struct net_device *netdev, enum ethtool_phys_id_state state)
{
	struct myri10ge_priv *mgp = netdev_priv(netdev);
	int rc;

	switch (state) {
	case ETHTOOL_ID_ACTIVE:
		rc = myri10ge_led(mgp, 1);
		break;

	case ETHTOOL_ID_INACTIVE:
		rc =  myri10ge_led(mgp, 0);
		break;

	default:
		rc = -EINVAL;
	}

	return rc;
}

1914
static const struct ethtool_ops myri10ge_ethtool_ops = {
1915 1916 1917 1918 1919 1920 1921
	.get_settings = myri10ge_get_settings,
	.get_drvinfo = myri10ge_get_drvinfo,
	.get_coalesce = myri10ge_get_coalesce,
	.set_coalesce = myri10ge_set_coalesce,
	.get_pauseparam = myri10ge_get_pauseparam,
	.set_pauseparam = myri10ge_set_pauseparam,
	.get_ringparam = myri10ge_get_ringparam,
1922
	.get_link = ethtool_op_get_link,
1923
	.get_strings = myri10ge_get_strings,
1924
	.get_sset_count = myri10ge_get_sset_count,
1925 1926
	.get_ethtool_stats = myri10ge_get_ethtool_stats,
	.set_msglevel = myri10ge_set_msglevel,
1927
	.get_msglevel = myri10ge_get_msglevel,
1928
	.set_phys_id = myri10ge_phys_id,
1929 1930
};

1931
static int myri10ge_allocate_rings(struct myri10ge_slice_state *ss)
1932
{
1933
	struct myri10ge_priv *mgp = ss->mgp;
1934
	struct myri10ge_cmd cmd;
1935
	struct net_device *dev = mgp->dev;
1936 1937
	int tx_ring_size, rx_ring_size;
	int tx_ring_entries, rx_ring_entries;
B
Brice Goglin 已提交
1938
	int i, slice, status;
1939 1940 1941
	size_t bytes;

	/* get ring sizes */
B
Brice Goglin 已提交
1942 1943
	slice = ss - mgp->ss;
	cmd.data0 = slice;
1944 1945
	status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_RING_SIZE, &cmd, 0);
	tx_ring_size = cmd.data0;
B
Brice Goglin 已提交
1946
	cmd.data0 = slice;
1947
	status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_RX_RING_SIZE, &cmd, 0);
1948 1949
	if (status != 0)
		return status;
1950 1951 1952 1953
	rx_ring_size = cmd.data0;

	tx_ring_entries = tx_ring_size / sizeof(struct mcp_kreq_ether_send);
	rx_ring_entries = rx_ring_size / sizeof(struct mcp_dma_addr);
1954 1955
	ss->tx.mask = tx_ring_entries - 1;
	ss->rx_small.mask = ss->rx_big.mask = rx_ring_entries - 1;
1956

1957 1958
	status = -ENOMEM;

1959 1960 1961
	/* allocate the host shadow rings */

	bytes = 8 + (MYRI10GE_MAX_SEND_DESC_TSO + 4)
1962 1963 1964
	    * sizeof(*ss->tx.req_list);
	ss->tx.req_bytes = kzalloc(bytes, GFP_KERNEL);
	if (ss->tx.req_bytes == NULL)
1965 1966 1967
		goto abort_with_nothing;

	/* ensure req_list entries are aligned to 8 bytes */
1968 1969
	ss->tx.req_list = (struct mcp_kreq_ether_send *)
	    ALIGN((unsigned long)ss->tx.req_bytes, 8);
B
Brice Goglin 已提交
1970
	ss->tx.queue_active = 0;
1971

1972 1973 1974
	bytes = rx_ring_entries * sizeof(*ss->rx_small.shadow);
	ss->rx_small.shadow = kzalloc(bytes, GFP_KERNEL);
	if (ss->rx_small.shadow == NULL)
1975 1976
		goto abort_with_tx_req_bytes;

1977 1978 1979
	bytes = rx_ring_entries * sizeof(*ss->rx_big.shadow);
	ss->rx_big.shadow = kzalloc(bytes, GFP_KERNEL);
	if (ss->rx_big.shadow == NULL)
1980 1981 1982 1983
		goto abort_with_rx_small_shadow;

	/* allocate the host info rings */

1984 1985 1986
	bytes = tx_ring_entries * sizeof(*ss->tx.info);
	ss->tx.info = kzalloc(bytes, GFP_KERNEL);
	if (ss->tx.info == NULL)
1987 1988
		goto abort_with_rx_big_shadow;

1989 1990 1991
	bytes = rx_ring_entries * sizeof(*ss->rx_small.info);
	ss->rx_small.info = kzalloc(bytes, GFP_KERNEL);
	if (ss->rx_small.info == NULL)
1992 1993
		goto abort_with_tx_info;

1994 1995 1996
	bytes = rx_ring_entries * sizeof(*ss->rx_big.info);
	ss->rx_big.info = kzalloc(bytes, GFP_KERNEL);
	if (ss->rx_big.info == NULL)
1997 1998 1999
		goto abort_with_rx_small_info;

	/* Fill the receive rings */
2000 2001 2002 2003 2004 2005 2006 2007
	ss->rx_big.cnt = 0;
	ss->rx_small.cnt = 0;
	ss->rx_big.fill_cnt = 0;
	ss->rx_small.fill_cnt = 0;
	ss->rx_small.page_offset = MYRI10GE_ALLOC_SIZE;
	ss->rx_big.page_offset = MYRI10GE_ALLOC_SIZE;
	ss->rx_small.watchdog_needed = 0;
	ss->rx_big.watchdog_needed = 0;
J
Jon Mason 已提交
2008 2009 2010 2011 2012 2013
	if (mgp->small_bytes == 0) {
		ss->rx_small.fill_cnt = ss->rx_small.mask + 1;
	} else {
		myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
					mgp->small_bytes + MXGEFW_PAD, 0);
	}
2014

2015
	if (ss->rx_small.fill_cnt < ss->rx_small.mask + 1) {
2016 2017
		netdev_err(dev, "slice-%d: alloced only %d small bufs\n",
			   slice, ss->rx_small.fill_cnt);
2018
		goto abort_with_rx_small_ring;
2019 2020
	}

2021 2022
	myri10ge_alloc_rx_pages(mgp, &ss->rx_big, mgp->big_bytes, 0);
	if (ss->rx_big.fill_cnt < ss->rx_big.mask + 1) {
2023 2024
		netdev_err(dev, "slice-%d: alloced only %d big bufs\n",
			   slice, ss->rx_big.fill_cnt);
2025
		goto abort_with_rx_big_ring;
2026 2027 2028 2029 2030
	}

	return 0;

abort_with_rx_big_ring:
2031 2032 2033
	for (i = ss->rx_big.cnt; i < ss->rx_big.fill_cnt; i++) {
		int idx = i & ss->rx_big.mask;
		myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_big.info[idx],
2034
				       mgp->big_bytes);
2035
		put_page(ss->rx_big.info[idx].page);
2036 2037 2038
	}

abort_with_rx_small_ring:
J
Jon Mason 已提交
2039 2040
	if (mgp->small_bytes == 0)
		ss->rx_small.fill_cnt = ss->rx_small.cnt;
2041 2042 2043
	for (i = ss->rx_small.cnt; i < ss->rx_small.fill_cnt; i++) {
		int idx = i & ss->rx_small.mask;
		myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_small.info[idx],
2044
				       mgp->small_bytes + MXGEFW_PAD);
2045
		put_page(ss->rx_small.info[idx].page);
2046
	}
2047

2048
	kfree(ss->rx_big.info);
2049 2050

abort_with_rx_small_info:
2051
	kfree(ss->rx_small.info);
2052 2053

abort_with_tx_info:
2054
	kfree(ss->tx.info);
2055 2056

abort_with_rx_big_shadow:
2057
	kfree(ss->rx_big.shadow);
2058 2059

abort_with_rx_small_shadow:
2060
	kfree(ss->rx_small.shadow);
2061 2062

abort_with_tx_req_bytes:
2063 2064 2065
	kfree(ss->tx.req_bytes);
	ss->tx.req_bytes = NULL;
	ss->tx.req_list = NULL;
2066 2067 2068 2069 2070

abort_with_nothing:
	return status;
}

2071
static void myri10ge_free_rings(struct myri10ge_slice_state *ss)
2072
{
2073
	struct myri10ge_priv *mgp = ss->mgp;
2074 2075 2076 2077
	struct sk_buff *skb;
	struct myri10ge_tx_buf *tx;
	int i, len, idx;

B
Brice Goglin 已提交
2078 2079 2080 2081
	/* If not allocated, skip it */
	if (ss->tx.req_list == NULL)
		return;

2082 2083 2084 2085 2086
	for (i = ss->rx_big.cnt; i < ss->rx_big.fill_cnt; i++) {
		idx = i & ss->rx_big.mask;
		if (i == ss->rx_big.fill_cnt - 1)
			ss->rx_big.info[idx].page_offset = MYRI10GE_ALLOC_SIZE;
		myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_big.info[idx],
2087
				       mgp->big_bytes);
2088
		put_page(ss->rx_big.info[idx].page);
2089 2090
	}

J
Jon Mason 已提交
2091 2092
	if (mgp->small_bytes == 0)
		ss->rx_small.fill_cnt = ss->rx_small.cnt;
2093 2094 2095 2096
	for (i = ss->rx_small.cnt; i < ss->rx_small.fill_cnt; i++) {
		idx = i & ss->rx_small.mask;
		if (i == ss->rx_small.fill_cnt - 1)
			ss->rx_small.info[idx].page_offset =
2097
			    MYRI10GE_ALLOC_SIZE;
2098
		myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_small.info[idx],
2099
				       mgp->small_bytes + MXGEFW_PAD);
2100
		put_page(ss->rx_small.info[idx].page);
2101
	}
2102
	tx = &ss->tx;
2103 2104 2105 2106 2107 2108 2109
	while (tx->done != tx->req) {
		idx = tx->done & tx->mask;
		skb = tx->info[idx].skb;

		/* Mark as free */
		tx->info[idx].skb = NULL;
		tx->done++;
2110 2111
		len = dma_unmap_len(&tx->info[idx], len);
		dma_unmap_len_set(&tx->info[idx], len, 0);
2112
		if (skb) {
2113
			ss->stats.tx_dropped++;
2114 2115 2116
			dev_kfree_skb_any(skb);
			if (len)
				pci_unmap_single(mgp->pdev,
2117
						 dma_unmap_addr(&tx->info[idx],
2118 2119 2120 2121 2122
								bus), len,
						 PCI_DMA_TODEVICE);
		} else {
			if (len)
				pci_unmap_page(mgp->pdev,
2123
					       dma_unmap_addr(&tx->info[idx],
2124 2125 2126 2127
							      bus), len,
					       PCI_DMA_TODEVICE);
		}
	}
2128
	kfree(ss->rx_big.info);
2129

2130
	kfree(ss->rx_small.info);
2131

2132
	kfree(ss->tx.info);
2133

2134
	kfree(ss->rx_big.shadow);
2135

2136
	kfree(ss->rx_small.shadow);
2137

2138 2139 2140
	kfree(ss->tx.req_bytes);
	ss->tx.req_bytes = NULL;
	ss->tx.req_list = NULL;
2141 2142
}

2143 2144 2145
static int myri10ge_request_irq(struct myri10ge_priv *mgp)
{
	struct pci_dev *pdev = mgp->pdev;
B
Brice Goglin 已提交
2146 2147 2148
	struct myri10ge_slice_state *ss;
	struct net_device *netdev = mgp->dev;
	int i;
2149 2150
	int status;

B
Brice Goglin 已提交
2151 2152 2153
	mgp->msi_enabled = 0;
	mgp->msix_enabled = 0;
	status = 0;
2154
	if (myri10ge_msi) {
B
Brice Goglin 已提交
2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176
		if (mgp->num_slices > 1) {
			status =
			    pci_enable_msix(pdev, mgp->msix_vectors,
					    mgp->num_slices);
			if (status == 0) {
				mgp->msix_enabled = 1;
			} else {
				dev_err(&pdev->dev,
					"Error %d setting up MSI-X\n", status);
				return status;
			}
		}
		if (mgp->msix_enabled == 0) {
			status = pci_enable_msi(pdev);
			if (status != 0) {
				dev_err(&pdev->dev,
					"Error %d setting up MSI; falling back to xPIC\n",
					status);
			} else {
				mgp->msi_enabled = 1;
			}
		}
2177
	}
B
Brice Goglin 已提交
2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206
	if (mgp->msix_enabled) {
		for (i = 0; i < mgp->num_slices; i++) {
			ss = &mgp->ss[i];
			snprintf(ss->irq_desc, sizeof(ss->irq_desc),
				 "%s:slice-%d", netdev->name, i);
			status = request_irq(mgp->msix_vectors[i].vector,
					     myri10ge_intr, 0, ss->irq_desc,
					     ss);
			if (status != 0) {
				dev_err(&pdev->dev,
					"slice %d failed to allocate IRQ\n", i);
				i--;
				while (i >= 0) {
					free_irq(mgp->msix_vectors[i].vector,
						 &mgp->ss[i]);
					i--;
				}
				pci_disable_msix(pdev);
				return status;
			}
		}
	} else {
		status = request_irq(pdev->irq, myri10ge_intr, IRQF_SHARED,
				     mgp->dev->name, &mgp->ss[0]);
		if (status != 0) {
			dev_err(&pdev->dev, "failed to allocate IRQ\n");
			if (mgp->msi_enabled)
				pci_disable_msi(pdev);
		}
2207 2208 2209 2210 2211 2212 2213
	}
	return status;
}

static void myri10ge_free_irq(struct myri10ge_priv *mgp)
{
	struct pci_dev *pdev = mgp->pdev;
B
Brice Goglin 已提交
2214
	int i;
2215

B
Brice Goglin 已提交
2216 2217 2218 2219 2220 2221
	if (mgp->msix_enabled) {
		for (i = 0; i < mgp->num_slices; i++)
			free_irq(mgp->msix_vectors[i].vector, &mgp->ss[i]);
	} else {
		free_irq(pdev->irq, &mgp->ss[0]);
	}
2222 2223
	if (mgp->msi_enabled)
		pci_disable_msi(pdev);
B
Brice Goglin 已提交
2224 2225
	if (mgp->msix_enabled)
		pci_disable_msix(pdev);
2226 2227
}

2228 2229 2230 2231 2232 2233 2234
static int myri10ge_get_txrx(struct myri10ge_priv *mgp, int slice)
{
	struct myri10ge_cmd cmd;
	struct myri10ge_slice_state *ss;
	int status;

	ss = &mgp->ss[slice];
B
Brice Goglin 已提交
2235 2236 2237 2238 2239 2240 2241 2242
	status = 0;
	if (slice == 0 || (mgp->dev->real_num_tx_queues > 1)) {
		cmd.data0 = slice;
		status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_OFFSET,
					   &cmd, 0);
		ss->tx.lanai = (struct mcp_kreq_ether_send __iomem *)
		    (mgp->sram + cmd.data0);
	}
2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253
	cmd.data0 = slice;
	status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SMALL_RX_OFFSET,
				    &cmd, 0);
	ss->rx_small.lanai = (struct mcp_kreq_ether_recv __iomem *)
	    (mgp->sram + cmd.data0);

	cmd.data0 = slice;
	status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_BIG_RX_OFFSET, &cmd, 0);
	ss->rx_big.lanai = (struct mcp_kreq_ether_recv __iomem *)
	    (mgp->sram + cmd.data0);

B
Brice Goglin 已提交
2254 2255 2256 2257
	ss->tx.send_go = (__iomem __be32 *)
	    (mgp->sram + MXGEFW_ETH_SEND_GO + 64 * slice);
	ss->tx.send_stop = (__iomem __be32 *)
	    (mgp->sram + MXGEFW_ETH_SEND_STOP + 64 * slice);
2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270
	return status;

}

static int myri10ge_set_stats(struct myri10ge_priv *mgp, int slice)
{
	struct myri10ge_cmd cmd;
	struct myri10ge_slice_state *ss;
	int status;

	ss = &mgp->ss[slice];
	cmd.data0 = MYRI10GE_LOWPART_TO_U32(ss->fw_stats_bus);
	cmd.data1 = MYRI10GE_HIGHPART_TO_U32(ss->fw_stats_bus);
B
Brice Goglin 已提交
2271
	cmd.data2 = sizeof(struct mcp_irq_data) | (slice << 16);
2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290
	status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_STATS_DMA_V2, &cmd, 0);
	if (status == -ENOSYS) {
		dma_addr_t bus = ss->fw_stats_bus;
		if (slice != 0)
			return -EINVAL;
		bus += offsetof(struct mcp_irq_data, send_done_count);
		cmd.data0 = MYRI10GE_LOWPART_TO_U32(bus);
		cmd.data1 = MYRI10GE_HIGHPART_TO_U32(bus);
		status = myri10ge_send_cmd(mgp,
					   MXGEFW_CMD_SET_STATS_DMA_OBSOLETE,
					   &cmd, 0);
		/* Firmware cannot support multicast without STATS_DMA_V2 */
		mgp->fw_multicast_support = 0;
	} else {
		mgp->fw_multicast_support = 1;
	}
	return 0;
}

2291 2292
static int myri10ge_open(struct net_device *dev)
{
B
Brice Goglin 已提交
2293
	struct myri10ge_slice_state *ss;
2294
	struct myri10ge_priv *mgp = netdev_priv(dev);
2295
	struct myri10ge_cmd cmd;
B
Brice Goglin 已提交
2296
	int i, status, big_pow2, slice;
2297
	u8 __iomem *itable;
2298 2299 2300 2301 2302 2303 2304

	if (mgp->running != MYRI10GE_ETH_STOPPED)
		return -EBUSY;

	mgp->running = MYRI10GE_ETH_STARTING;
	status = myri10ge_reset(mgp);
	if (status != 0) {
2305
		netdev_err(dev, "failed reset\n");
2306
		goto abort_with_nothing;
2307 2308
	}

B
Brice Goglin 已提交
2309 2310
	if (mgp->num_slices > 1) {
		cmd.data0 = mgp->num_slices;
B
Brice Goglin 已提交
2311 2312 2313
		cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
		if (mgp->dev->real_num_tx_queues > 1)
			cmd.data1 |= MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES;
B
Brice Goglin 已提交
2314 2315 2316
		status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ENABLE_RSS_QUEUES,
					   &cmd, 0);
		if (status != 0) {
2317
			netdev_err(dev, "failed to set number of slices\n");
B
Brice Goglin 已提交
2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328
			goto abort_with_nothing;
		}
		/* setup the indirection table */
		cmd.data0 = mgp->num_slices;
		status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_TABLE_SIZE,
					   &cmd, 0);

		status |= myri10ge_send_cmd(mgp,
					    MXGEFW_CMD_GET_RSS_TABLE_OFFSET,
					    &cmd, 0);
		if (status != 0) {
2329
			netdev_err(dev, "failed to setup rss tables\n");
B
Brice Goglin 已提交
2330
			goto abort_with_nothing;
B
Brice Goglin 已提交
2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342
		}

		/* just enable an identity mapping */
		itable = mgp->sram + cmd.data0;
		for (i = 0; i < mgp->num_slices; i++)
			__raw_writeb(i, &itable[i]);

		cmd.data0 = 1;
		cmd.data1 = myri10ge_rss_hash;
		status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_ENABLE,
					   &cmd, 0);
		if (status != 0) {
2343
			netdev_err(dev, "failed to enable slices\n");
B
Brice Goglin 已提交
2344 2345 2346 2347
			goto abort_with_nothing;
		}
	}

2348 2349 2350 2351
	status = myri10ge_request_irq(mgp);
	if (status != 0)
		goto abort_with_nothing;

2352 2353 2354 2355 2356 2357 2358
	/* decide what small buffer size to use.  For good TCP rx
	 * performance, it is important to not receive 1514 byte
	 * frames into jumbo buffers, as it confuses the socket buffer
	 * accounting code, leading to drops and erratic performance.
	 */

	if (dev->mtu <= ETH_DATA_LEN)
2359 2360 2361 2362
		/* enough for a TCP header */
		mgp->small_bytes = (128 > SMP_CACHE_BYTES)
		    ? (128 - MXGEFW_PAD)
		    : (SMP_CACHE_BYTES - MXGEFW_PAD);
2363
	else
2364 2365
		/* enough for a vlan encapsulated ETH_DATA_LEN frame */
		mgp->small_bytes = VLAN_ETH_FRAME_LEN;
2366 2367

	/* Override the small buffer size? */
J
Jon Mason 已提交
2368
	if (myri10ge_small_bytes >= 0)
2369 2370 2371 2372 2373 2374
		mgp->small_bytes = myri10ge_small_bytes;

	/* Firmware needs the big buff size as a power of 2.  Lie and
	 * tell him the buffer is larger, because we only use 1
	 * buffer/pkt, and the mtu will prevent overruns.
	 */
2375
	big_pow2 = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
2376
	if (big_pow2 < MYRI10GE_ALLOC_SIZE / 2) {
2377
		while (!is_power_of_2(big_pow2))
2378
			big_pow2++;
2379
		mgp->big_bytes = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
2380 2381 2382 2383 2384
	} else {
		big_pow2 = MYRI10GE_ALLOC_SIZE;
		mgp->big_bytes = big_pow2;
	}

B
Brice Goglin 已提交
2385 2386 2387 2388 2389 2390
	/* setup the per-slice data structures */
	for (slice = 0; slice < mgp->num_slices; slice++) {
		ss = &mgp->ss[slice];

		status = myri10ge_get_txrx(mgp, slice);
		if (status != 0) {
2391
			netdev_err(dev, "failed to get ring sizes or locations\n");
B
Brice Goglin 已提交
2392 2393 2394 2395 2396
			goto abort_with_rings;
		}
		status = myri10ge_allocate_rings(ss);
		if (status != 0)
			goto abort_with_rings;
B
Brice Goglin 已提交
2397 2398 2399 2400 2401

		/* only firmware which supports multiple TX queues
		 * supports setting up the tx stats on non-zero
		 * slices */
		if (slice == 0 || mgp->dev->real_num_tx_queues > 1)
B
Brice Goglin 已提交
2402 2403
			status = myri10ge_set_stats(mgp, slice);
		if (status) {
2404
			netdev_err(dev, "Couldn't set stats DMA\n");
B
Brice Goglin 已提交
2405 2406 2407 2408 2409 2410
			goto abort_with_rings;
		}

		/* must happen prior to any irq */
		napi_enable(&(ss)->napi);
	}
2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421

	/* now give firmware buffers sizes, and MTU */
	cmd.data0 = dev->mtu + ETH_HLEN + VLAN_HLEN;
	status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_MTU, &cmd, 0);
	cmd.data0 = mgp->small_bytes;
	status |=
	    myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_SMALL_BUFFER_SIZE, &cmd, 0);
	cmd.data0 = big_pow2;
	status |=
	    myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_BIG_BUFFER_SIZE, &cmd, 0);
	if (status) {
2422
		netdev_err(dev, "Couldn't set buffer sizes\n");
2423 2424 2425
		goto abort_with_rings;
	}

B
Brice Goglin 已提交
2426 2427 2428 2429 2430 2431 2432 2433
	/*
	 * Set Linux style TSO mode; this is needed only on newer
	 *  firmware versions.  Older versions default to Linux
	 *  style TSO
	 */
	cmd.data0 = 0;
	status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_TSO_MODE, &cmd, 0);
	if (status && status != -ENOSYS) {
2434
		netdev_err(dev, "Couldn't set TSO mode\n");
2435 2436 2437
		goto abort_with_rings;
	}

A
Al Viro 已提交
2438
	mgp->link_state = ~0U;
2439 2440 2441 2442
	mgp->rdma_tags_available = 15;

	status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_UP, &cmd, 0);
	if (status) {
2443
		netdev_err(dev, "Couldn't bring up link\n");
2444 2445 2446 2447 2448 2449
		goto abort_with_rings;
	}

	mgp->running = MYRI10GE_ETH_RUNNING;
	mgp->watchdog_timer.expires = jiffies + myri10ge_watchdog_timeout * HZ;
	add_timer(&mgp->watchdog_timer);
B
Brice Goglin 已提交
2450 2451
	netif_tx_wake_all_queues(dev);

2452 2453 2454
	return 0;

abort_with_rings:
2455 2456 2457 2458
	while (slice) {
		slice--;
		napi_disable(&mgp->ss[slice].napi);
	}
B
Brice Goglin 已提交
2459 2460
	for (i = 0; i < mgp->num_slices; i++)
		myri10ge_free_rings(&mgp->ss[i]);
2461

2462 2463
	myri10ge_free_irq(mgp);

2464 2465 2466 2467 2468 2469 2470
abort_with_nothing:
	mgp->running = MYRI10GE_ETH_STOPPED;
	return -ENOMEM;
}

static int myri10ge_close(struct net_device *dev)
{
2471
	struct myri10ge_priv *mgp = netdev_priv(dev);
2472 2473
	struct myri10ge_cmd cmd;
	int status, old_down_cnt;
B
Brice Goglin 已提交
2474
	int i;
2475 2476 2477 2478

	if (mgp->running != MYRI10GE_ETH_RUNNING)
		return 0;

B
Brice Goglin 已提交
2479
	if (mgp->ss[0].tx.req_bytes == NULL)
2480 2481 2482 2483
		return 0;

	del_timer_sync(&mgp->watchdog_timer);
	mgp->running = MYRI10GE_ETH_STOPPING;
B
Brice Goglin 已提交
2484 2485 2486
	for (i = 0; i < mgp->num_slices; i++) {
		napi_disable(&mgp->ss[i].napi);
	}
2487
	netif_carrier_off(dev);
B
Brice Goglin 已提交
2488 2489

	netif_tx_stop_all_queues(dev);
2490 2491 2492 2493 2494 2495
	if (mgp->rebooted == 0) {
		old_down_cnt = mgp->down_cnt;
		mb();
		status =
		    myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_DOWN, &cmd, 0);
		if (status)
2496
			netdev_err(dev, "Couldn't bring down link\n");
2497

2498 2499 2500
		wait_event_timeout(mgp->down_wq, old_down_cnt != mgp->down_cnt,
				   HZ);
		if (old_down_cnt == mgp->down_cnt)
2501
			netdev_err(dev, "never got down irq\n");
2502
	}
2503
	netif_tx_disable(dev);
2504
	myri10ge_free_irq(mgp);
B
Brice Goglin 已提交
2505 2506
	for (i = 0; i < mgp->num_slices; i++)
		myri10ge_free_rings(&mgp->ss[i]);
2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573

	mgp->running = MYRI10GE_ETH_STOPPED;
	return 0;
}

/* copy an array of struct mcp_kreq_ether_send's to the mcp.  Copy
 * backwards one at a time and handle ring wraps */

static inline void
myri10ge_submit_req_backwards(struct myri10ge_tx_buf *tx,
			      struct mcp_kreq_ether_send *src, int cnt)
{
	int idx, starting_slot;
	starting_slot = tx->req;
	while (cnt > 1) {
		cnt--;
		idx = (starting_slot + cnt) & tx->mask;
		myri10ge_pio_copy(&tx->lanai[idx], &src[cnt], sizeof(*src));
		mb();
	}
}

/*
 * copy an array of struct mcp_kreq_ether_send's to the mcp.  Copy
 * at most 32 bytes at a time, so as to avoid involving the software
 * pio handler in the nic.   We re-write the first segment's flags
 * to mark them valid only after writing the entire chain.
 */

static inline void
myri10ge_submit_req(struct myri10ge_tx_buf *tx, struct mcp_kreq_ether_send *src,
		    int cnt)
{
	int idx, i;
	struct mcp_kreq_ether_send __iomem *dstp, *dst;
	struct mcp_kreq_ether_send *srcp;
	u8 last_flags;

	idx = tx->req & tx->mask;

	last_flags = src->flags;
	src->flags = 0;
	mb();
	dst = dstp = &tx->lanai[idx];
	srcp = src;

	if ((idx + cnt) < tx->mask) {
		for (i = 0; i < (cnt - 1); i += 2) {
			myri10ge_pio_copy(dstp, srcp, 2 * sizeof(*src));
			mb();	/* force write every 32 bytes */
			srcp += 2;
			dstp += 2;
		}
	} else {
		/* submit all but the first request, and ensure
		 * that it is submitted below */
		myri10ge_submit_req_backwards(tx, src, cnt);
		i = 0;
	}
	if (i < cnt) {
		/* submit the first request */
		myri10ge_pio_copy(dstp, srcp, sizeof(*src));
		mb();		/* barrier before setting valid flag */
	}

	/* re-write the last 32-bits with the valid flags */
	src->flags = last_flags;
A
Al Viro 已提交
2574
	put_be32(*((__be32 *) src + 3), (__be32 __iomem *) dst + 3);
2575 2576 2577 2578 2579 2580
	tx->req += cnt;
	mb();
}

/*
 * Transmit a packet.  We need to split the packet so that a single
2581
 * segment does not cross myri10ge->tx_boundary, so this makes segment
2582 2583 2584 2585 2586 2587 2588
 * counting tricky.  So rather than try to count segments up front, we
 * just give up if there are too few segments to hold a reasonably
 * fragmented packet currently available.  If we run
 * out of segments while preparing a packet for DMA, we just linearize
 * it and try again.
 */

2589 2590
static netdev_tx_t myri10ge_xmit(struct sk_buff *skb,
				       struct net_device *dev)
2591 2592
{
	struct myri10ge_priv *mgp = netdev_priv(dev);
2593
	struct myri10ge_slice_state *ss;
2594
	struct mcp_kreq_ether_send *req;
2595
	struct myri10ge_tx_buf *tx;
2596
	struct skb_frag_struct *frag;
B
Brice Goglin 已提交
2597
	struct netdev_queue *netdev_queue;
2598
	dma_addr_t bus;
A
Al Viro 已提交
2599 2600
	u32 low;
	__be32 high_swapped;
2601 2602
	unsigned int len;
	int idx, last_idx, avail, frag_cnt, frag_idx, count, mss, max_segments;
B
Brice Goglin 已提交
2603
	u16 pseudo_hdr_offset, cksum_offset, queue;
2604 2605 2606
	int cum_len, seglen, boundary, rdma_count;
	u8 flags, odd_flag;

B
Brice Goglin 已提交
2607 2608 2609
	queue = skb_get_queue_mapping(skb);
	ss = &mgp->ss[queue];
	netdev_queue = netdev_get_tx_queue(mgp->dev, queue);
2610
	tx = &ss->tx;
B
Brice Goglin 已提交
2611

2612 2613 2614 2615 2616 2617 2618
again:
	req = tx->req_list;
	avail = tx->mask - 1 - (tx->req - tx->done);

	mss = 0;
	max_segments = MXGEFW_MAX_SEND_DESC;

2619
	if (skb_is_gso(skb)) {
2620
		mss = skb_shinfo(skb)->gso_size;
2621
		max_segments = MYRI10GE_MAX_SEND_DESC_TSO;
2622 2623 2624 2625
	}

	if ((unlikely(avail < max_segments))) {
		/* we are out of transmit resources */
2626
		tx->stop_queue++;
B
Brice Goglin 已提交
2627
		netif_tx_stop_queue(netdev_queue);
2628
		return NETDEV_TX_BUSY;
2629 2630 2631 2632 2633 2634 2635
	}

	/* Setup checksum offloading, if needed */
	cksum_offset = 0;
	pseudo_hdr_offset = 0;
	odd_flag = 0;
	flags = (MXGEFW_FLAGS_NO_TSO | MXGEFW_FLAGS_FIRST);
2636
	if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
2637
		cksum_offset = skb_checksum_start_offset(skb);
A
Al Viro 已提交
2638
		pseudo_hdr_offset = cksum_offset + skb->csum_offset;
2639 2640
		/* If the headers are excessively large, then we must
		 * fall back to a software checksum */
B
Brice Goglin 已提交
2641 2642
		if (unlikely(!mss && (cksum_offset > 255 ||
				      pseudo_hdr_offset > 127))) {
2643
			if (skb_checksum_help(skb))
2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661
				goto drop;
			cksum_offset = 0;
			pseudo_hdr_offset = 0;
		} else {
			odd_flag = MXGEFW_FLAGS_ALIGN_ODD;
			flags |= MXGEFW_FLAGS_CKSUM;
		}
	}

	cum_len = 0;

	if (mss) {		/* TSO */
		/* this removes any CKSUM flag from before */
		flags = (MXGEFW_FLAGS_TSO_HDR | MXGEFW_FLAGS_FIRST);

		/* negative cum_len signifies to the
		 * send loop that we are still in the
		 * header portion of the TSO packet.
B
Brice Goglin 已提交
2662
		 * TSO header can be at most 1KB long */
2663
		cum_len = -(skb_transport_offset(skb) + tcp_hdrlen(skb));
2664

B
Brice Goglin 已提交
2665 2666 2667 2668 2669 2670 2671 2672 2673
		/* for IPv6 TSO, the checksum offset stores the
		 * TCP header length, to save the firmware from
		 * the need to parse the headers */
		if (skb_is_gso_v6(skb)) {
			cksum_offset = tcp_hdrlen(skb);
			/* Can only handle headers <= max_tso6 long */
			if (unlikely(-cum_len > mgp->max_tso6))
				return myri10ge_sw_tso(skb, dev);
		}
2674 2675 2676
		/* for TSO, pseudo_hdr_offset holds mss.
		 * The firmware figures out where to put
		 * the checksum by parsing the header. */
A
Al Viro 已提交
2677
		pseudo_hdr_offset = mss;
2678 2679 2680 2681 2682 2683 2684
	} else
		/* Mark small packets, and pad out tiny packets */
	if (skb->len <= MXGEFW_SEND_SMALL_SIZE) {
		flags |= MXGEFW_FLAGS_SMALL;

		/* pad frames to at least ETH_ZLEN bytes */
		if (unlikely(skb->len < ETH_ZLEN)) {
2685
			if (skb_padto(skb, ETH_ZLEN)) {
2686 2687
				/* The packet is gone, so we must
				 * return 0 */
2688
				ss->stats.tx_dropped += 1;
2689
				return NETDEV_TX_OK;
2690 2691 2692 2693 2694 2695 2696 2697
			}
			/* adjust the len to account for the zero pad
			 * so that the nic can know how long it is */
			skb->len = ETH_ZLEN;
		}
	}

	/* map the skb for DMA */
E
Eric Dumazet 已提交
2698
	len = skb_headlen(skb);
2699 2700 2701
	idx = tx->req & tx->mask;
	tx->info[idx].skb = skb;
	bus = pci_map_single(mgp->pdev, skb->data, len, PCI_DMA_TODEVICE);
2702 2703
	dma_unmap_addr_set(&tx->info[idx], bus, bus);
	dma_unmap_len_set(&tx->info[idx], len, len);
2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729

	frag_cnt = skb_shinfo(skb)->nr_frags;
	frag_idx = 0;
	count = 0;
	rdma_count = 0;

	/* "rdma_count" is the number of RDMAs belonging to the
	 * current packet BEFORE the current send request. For
	 * non-TSO packets, this is equal to "count".
	 * For TSO packets, rdma_count needs to be reset
	 * to 0 after a segment cut.
	 *
	 * The rdma_count field of the send request is
	 * the number of RDMAs of the packet starting at
	 * that request. For TSO send requests with one ore more cuts
	 * in the middle, this is the number of RDMAs starting
	 * after the last cut in the request. All previous
	 * segments before the last cut implicitly have 1 RDMA.
	 *
	 * Since the number of RDMAs is not known beforehand,
	 * it must be filled-in retroactively - after each
	 * segmentation cut or at the end of the entire packet.
	 */

	while (1) {
		/* Break the SKB or Fragment up into pieces which
2730
		 * do not cross mgp->tx_boundary */
2731 2732 2733 2734 2735 2736 2737 2738 2739
		low = MYRI10GE_LOWPART_TO_U32(bus);
		high_swapped = htonl(MYRI10GE_HIGHPART_TO_U32(bus));
		while (len) {
			u8 flags_next;
			int cum_len_next;

			if (unlikely(count == max_segments))
				goto abort_linearize;

2740 2741
			boundary =
			    (low + mgp->tx_boundary) & ~(mgp->tx_boundary - 1);
2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759
			seglen = boundary - low;
			if (seglen > len)
				seglen = len;
			flags_next = flags & ~MXGEFW_FLAGS_FIRST;
			cum_len_next = cum_len + seglen;
			if (mss) {	/* TSO */
				(req - rdma_count)->rdma_count = rdma_count + 1;

				if (likely(cum_len >= 0)) {	/* payload */
					int next_is_first, chop;

					chop = (cum_len_next > mss);
					cum_len_next = cum_len_next % mss;
					next_is_first = (cum_len_next == 0);
					flags |= chop * MXGEFW_FLAGS_TSO_CHOP;
					flags_next |= next_is_first *
					    MXGEFW_FLAGS_FIRST;
					rdma_count |= -(chop | next_is_first);
2760
					rdma_count += chop & ~next_is_first;
2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774
				} else if (likely(cum_len_next >= 0)) {	/* header ends */
					int small;

					rdma_count = -1;
					cum_len_next = 0;
					seglen = -cum_len;
					small = (mss <= MXGEFW_SEND_SMALL_SIZE);
					flags_next = MXGEFW_FLAGS_TSO_PLD |
					    MXGEFW_FLAGS_FIRST |
					    (small * MXGEFW_FLAGS_SMALL);
				}
			}
			req->addr_high = high_swapped;
			req->addr_low = htonl(low);
A
Al Viro 已提交
2775
			req->pseudo_hdr_offset = htons(pseudo_hdr_offset);
2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788
			req->pad = 0;	/* complete solid 16-byte block; does this matter? */
			req->rdma_count = 1;
			req->length = htons(seglen);
			req->cksum_offset = cksum_offset;
			req->flags = flags | ((cum_len & 1) * odd_flag);

			low += seglen;
			len -= seglen;
			cum_len = cum_len_next;
			flags = flags_next;
			req++;
			count++;
			rdma_count++;
B
Brice Goglin 已提交
2789 2790 2791 2792 2793 2794
			if (cksum_offset != 0 && !(mss && skb_is_gso_v6(skb))) {
				if (unlikely(cksum_offset > seglen))
					cksum_offset -= seglen;
				else
					cksum_offset = 0;
			}
2795 2796 2797 2798 2799 2800 2801 2802
		}
		if (frag_idx == frag_cnt)
			break;

		/* map next fragment for DMA */
		idx = (count + tx->req) & tx->mask;
		frag = &skb_shinfo(skb)->frags[frag_idx];
		frag_idx++;
E
Eric Dumazet 已提交
2803
		len = skb_frag_size(frag);
2804
		bus = skb_frag_dma_map(&mgp->pdev->dev, frag, 0, len,
2805
				       DMA_TO_DEVICE);
2806 2807
		dma_unmap_addr_set(&tx->info[idx], bus, bus);
		dma_unmap_len_set(&tx->info[idx], len, len);
2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818
	}

	(req - rdma_count)->rdma_count = rdma_count;
	if (mss)
		do {
			req--;
			req->flags |= MXGEFW_FLAGS_TSO_LAST;
		} while (!(req->flags & (MXGEFW_FLAGS_TSO_CHOP |
					 MXGEFW_FLAGS_FIRST)));
	idx = ((count - 1) + tx->req) & tx->mask;
	tx->info[idx].last = 1;
B
Brice Goglin 已提交
2819
	myri10ge_submit_req(tx, tx->req_list, count);
B
Brice Goglin 已提交
2820 2821 2822 2823 2824
	/* if using multiple tx queues, make sure NIC polls the
	 * current slice */
	if ((mgp->dev->real_num_tx_queues > 1) && tx->queue_active == 0) {
		tx->queue_active = 1;
		put_be32(htonl(1), tx->send_go);
2825
		mb();
B
Brice Goglin 已提交
2826
		mmiowb();
B
Brice Goglin 已提交
2827
	}
2828 2829
	tx->pkt_start++;
	if ((avail - count) < MXGEFW_MAX_SEND_DESC) {
2830
		tx->stop_queue++;
B
Brice Goglin 已提交
2831
		netif_tx_stop_queue(netdev_queue);
2832
	}
2833
	return NETDEV_TX_OK;
2834 2835 2836 2837 2838 2839 2840 2841 2842 2843

abort_linearize:
	/* Free any DMA resources we've alloced and clear out the skb
	 * slot so as to not trip up assertions, and to avoid a
	 * double-free if linearizing fails */

	last_idx = (idx + 1) & tx->mask;
	idx = tx->req & tx->mask;
	tx->info[idx].skb = NULL;
	do {
2844
		len = dma_unmap_len(&tx->info[idx], len);
2845 2846 2847
		if (len) {
			if (tx->info[idx].skb != NULL)
				pci_unmap_single(mgp->pdev,
2848
						 dma_unmap_addr(&tx->info[idx],
2849 2850 2851 2852
								bus), len,
						 PCI_DMA_TODEVICE);
			else
				pci_unmap_page(mgp->pdev,
2853
					       dma_unmap_addr(&tx->info[idx],
2854 2855
							      bus), len,
					       PCI_DMA_TODEVICE);
2856
			dma_unmap_len_set(&tx->info[idx], len, 0);
2857 2858 2859 2860
			tx->info[idx].skb = NULL;
		}
		idx = (idx + 1) & tx->mask;
	} while (idx != last_idx);
H
Herbert Xu 已提交
2861
	if (skb_is_gso(skb)) {
2862
		netdev_err(mgp->dev, "TSO but wanted to linearize?!?!?\n");
2863 2864 2865
		goto drop;
	}

A
Andrew Morton 已提交
2866
	if (skb_linearize(skb))
2867 2868
		goto drop;

2869
	tx->linearized++;
2870 2871 2872 2873
	goto again;

drop:
	dev_kfree_skb_any(skb);
2874
	ss->stats.tx_dropped += 1;
2875
	return NETDEV_TX_OK;
2876 2877 2878

}

2879 2880
static netdev_tx_t myri10ge_sw_tso(struct sk_buff *skb,
					 struct net_device *dev)
B
Brice Goglin 已提交
2881 2882
{
	struct sk_buff *segs, *curr;
2883
	struct myri10ge_priv *mgp = netdev_priv(dev);
2884
	struct myri10ge_slice_state *ss;
2885
	netdev_tx_t status;
B
Brice Goglin 已提交
2886 2887

	segs = skb_gso_segment(skb, dev->features & ~NETIF_F_TSO6);
2888
	if (IS_ERR(segs))
B
Brice Goglin 已提交
2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907
		goto drop;

	while (segs) {
		curr = segs;
		segs = segs->next;
		curr->next = NULL;
		status = myri10ge_xmit(curr, dev);
		if (status != 0) {
			dev_kfree_skb_any(curr);
			if (segs != NULL) {
				curr = segs;
				segs = segs->next;
				curr->next = NULL;
				dev_kfree_skb_any(segs);
			}
			goto drop;
		}
	}
	dev_kfree_skb_any(skb);
2908
	return NETDEV_TX_OK;
B
Brice Goglin 已提交
2909 2910

drop:
2911
	ss = &mgp->ss[skb_get_queue_mapping(skb)];
B
Brice Goglin 已提交
2912
	dev_kfree_skb_any(skb);
2913
	ss->stats.tx_dropped += 1;
2914
	return NETDEV_TX_OK;
B
Brice Goglin 已提交
2915 2916
}

2917 2918
static struct rtnl_link_stats64 *myri10ge_get_stats(struct net_device *dev,
						    struct rtnl_link_stats64 *stats)
2919
{
E
Eric Dumazet 已提交
2920 2921
	const struct myri10ge_priv *mgp = netdev_priv(dev);
	const struct myri10ge_slice_netstats *slice_stats;
B
Brice Goglin 已提交
2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933
	int i;

	for (i = 0; i < mgp->num_slices; i++) {
		slice_stats = &mgp->ss[i].stats;
		stats->rx_packets += slice_stats->rx_packets;
		stats->tx_packets += slice_stats->tx_packets;
		stats->rx_bytes += slice_stats->rx_bytes;
		stats->tx_bytes += slice_stats->tx_bytes;
		stats->rx_dropped += slice_stats->rx_dropped;
		stats->tx_dropped += slice_stats->tx_dropped;
	}
	return stats;
2934 2935 2936 2937
}

static void myri10ge_set_multicast_list(struct net_device *dev)
{
2938
	struct myri10ge_priv *mgp = netdev_priv(dev);
2939
	struct myri10ge_cmd cmd;
2940
	struct netdev_hw_addr *ha;
2941
	__be32 data[2] = { 0, 0 };
2942 2943
	int err;

2944 2945
	/* can be called from atomic contexts,
	 * pass 1 to force atomicity in myri10ge_send_cmd() */
2946 2947 2948
	myri10ge_change_promisc(mgp, dev->flags & IFF_PROMISC, 1);

	/* This firmware is known to not support multicast */
2949
	if (!mgp->fw_multicast_support)
2950 2951 2952 2953 2954 2955
		return;

	/* Disable multicast filtering */

	err = myri10ge_send_cmd(mgp, MXGEFW_ENABLE_ALLMULTI, &cmd, 1);
	if (err != 0) {
2956 2957
		netdev_err(dev, "Failed MXGEFW_ENABLE_ALLMULTI, error status: %d\n",
			   err);
2958 2959 2960
		goto abort;
	}

2961
	if ((dev->flags & IFF_ALLMULTI) || mgp->adopted_rx_filter_bug) {
2962 2963 2964 2965 2966 2967 2968 2969 2970
		/* request to disable multicast filtering, so quit here */
		return;
	}

	/* Flush the filters */

	err = myri10ge_send_cmd(mgp, MXGEFW_LEAVE_ALL_MULTICAST_GROUPS,
				&cmd, 1);
	if (err != 0) {
2971 2972
		netdev_err(dev, "Failed MXGEFW_LEAVE_ALL_MULTICAST_GROUPS, error status: %d\n",
			   err);
2973 2974 2975 2976
		goto abort;
	}

	/* Walk the multicast list, and add each address */
2977 2978
	netdev_for_each_mc_addr(ha, dev) {
		memcpy(data, &ha->addr, 6);
A
Al Viro 已提交
2979 2980
		cmd.data0 = ntohl(data[0]);
		cmd.data1 = ntohl(data[1]);
2981 2982 2983 2984
		err = myri10ge_send_cmd(mgp, MXGEFW_JOIN_MULTICAST_GROUP,
					&cmd, 1);

		if (err != 0) {
2985
			netdev_err(dev, "Failed MXGEFW_JOIN_MULTICAST_GROUP, error status:%d %pM\n",
2986
				   err, ha->addr);
2987 2988 2989 2990 2991 2992
			goto abort;
		}
	}
	/* Enable multicast filtering */
	err = myri10ge_send_cmd(mgp, MXGEFW_DISABLE_ALLMULTI, &cmd, 1);
	if (err != 0) {
2993 2994
		netdev_err(dev, "Failed MXGEFW_DISABLE_ALLMULTI, error status: %d\n",
			   err);
2995 2996 2997 2998 2999 3000 3001
		goto abort;
	}

	return;

abort:
	return;
3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014
}

static int myri10ge_set_mac_address(struct net_device *dev, void *addr)
{
	struct sockaddr *sa = addr;
	struct myri10ge_priv *mgp = netdev_priv(dev);
	int status;

	if (!is_valid_ether_addr(sa->sa_data))
		return -EADDRNOTAVAIL;

	status = myri10ge_update_mac_address(mgp, sa->sa_data);
	if (status != 0) {
3015 3016
		netdev_err(dev, "changing mac address failed with %d\n",
			   status);
3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030
		return status;
	}

	/* change the dev structure */
	memcpy(dev->dev_addr, sa->sa_data, 6);
	return 0;
}

static int myri10ge_change_mtu(struct net_device *dev, int new_mtu)
{
	struct myri10ge_priv *mgp = netdev_priv(dev);
	int error = 0;

	if ((new_mtu < 68) || (ETH_HLEN + new_mtu > MYRI10GE_MAX_ETHER_MTU)) {
3031
		netdev_err(dev, "new mtu (%d) is not valid\n", new_mtu);
3032 3033
		return -EINVAL;
	}
3034
	netdev_info(dev, "changing mtu from %d to %d\n", dev->mtu, new_mtu);
3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056
	if (mgp->running) {
		/* if we change the mtu on an active device, we must
		 * reset the device so the firmware sees the change */
		myri10ge_close(dev);
		dev->mtu = new_mtu;
		myri10ge_open(dev);
	} else
		dev->mtu = new_mtu;

	return error;
}

/*
 * Enable ECRC to align PCI-E Completion packets on an 8-byte boundary.
 * Only do it if the bridge is a root port since we don't want to disturb
 * any other device, except if forced with myri10ge_ecrc_enable > 1.
 */

static void myri10ge_enable_ecrc(struct myri10ge_priv *mgp)
{
	struct pci_dev *bridge = mgp->pdev->bus->self;
	struct device *dev = &mgp->pdev->dev;
3057
	int cap;
3058 3059 3060 3061 3062 3063 3064
	unsigned err_cap;
	int ret;

	if (!myri10ge_ecrc_enable || !bridge)
		return;

	/* check that the bridge is a root port */
3065
	if (pci_pcie_type(bridge) != PCI_EXP_TYPE_ROOT_PORT) {
3066
		if (myri10ge_ecrc_enable > 1) {
3067
			struct pci_dev *prev_bridge, *old_bridge = bridge;
3068 3069 3070 3071

			/* Walk the hierarchy up to the root port
			 * where ECRC has to be enabled */
			do {
3072
				prev_bridge = bridge;
3073
				bridge = bridge->bus->self;
3074
				if (!bridge || prev_bridge == bridge) {
3075 3076 3077 3078 3079
					dev_err(dev,
						"Failed to find root port"
						" to force ECRC\n");
					return;
				}
3080 3081
			} while (pci_pcie_type(bridge) !=
				 PCI_EXP_TYPE_ROOT_PORT);
3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126

			dev_info(dev,
				 "Forcing ECRC on non-root port %s"
				 " (enabling on root port %s)\n",
				 pci_name(old_bridge), pci_name(bridge));
		} else {
			dev_err(dev,
				"Not enabling ECRC on non-root port %s\n",
				pci_name(bridge));
			return;
		}
	}

	cap = pci_find_ext_capability(bridge, PCI_EXT_CAP_ID_ERR);
	if (!cap)
		return;

	ret = pci_read_config_dword(bridge, cap + PCI_ERR_CAP, &err_cap);
	if (ret) {
		dev_err(dev, "failed reading ext-conf-space of %s\n",
			pci_name(bridge));
		dev_err(dev, "\t pci=nommconf in use? "
			"or buggy/incomplete/absent ACPI MCFG attr?\n");
		return;
	}
	if (!(err_cap & PCI_ERR_CAP_ECRC_GENC))
		return;

	err_cap |= PCI_ERR_CAP_ECRC_GENE;
	pci_write_config_dword(bridge, cap + PCI_ERR_CAP, err_cap);
	dev_info(dev, "Enabled ECRC on upstream bridge %s\n", pci_name(bridge));
}

/*
 * The Lanai Z8E PCI-E interface achieves higher Read-DMA throughput
 * when the PCI-E Completion packets are aligned on an 8-byte
 * boundary.  Some PCI-E chip sets always align Completion packets; on
 * the ones that do not, the alignment can be enforced by enabling
 * ECRC generation (if supported).
 *
 * When PCI-E Completion packets are not aligned, it is actually more
 * efficient to limit Read-DMA transactions to 2KB, rather than 4KB.
 *
 * If the driver can neither enable ECRC nor verify that it has
 * already been enabled, then it must use a firmware image which works
B
Brice Goglin 已提交
3127
 * around unaligned completion packets (myri10ge_rss_ethp_z8e.dat), and it
3128
 * should also ensure that it never gives the device a Read-DMA which is
3129
 * larger than 2KB by setting the tx_boundary to 2KB.  If ECRC is
B
Brice Goglin 已提交
3130
 * enabled, then the driver should use the aligned (myri10ge_rss_eth_z8e.dat)
3131
 * firmware image, and set tx_boundary to 4KB.
3132 3133
 */

3134
static void myri10ge_firmware_probe(struct myri10ge_priv *mgp)
3135
{
3136 3137
	struct pci_dev *pdev = mgp->pdev;
	struct device *dev = &pdev->dev;
B
Brice Goglin 已提交
3138
	int status;
3139

3140
	mgp->tx_boundary = 4096;
3141 3142 3143 3144
	/*
	 * Verify the max read request size was set to 4KB
	 * before trying the test with 4KB.
	 */
B
Brice Goglin 已提交
3145 3146
	status = pcie_get_readrq(pdev);
	if (status < 0) {
3147 3148 3149
		dev_err(dev, "Couldn't read max read req size: %d\n", status);
		goto abort;
	}
B
Brice Goglin 已提交
3150 3151
	if (status != 4096) {
		dev_warn(dev, "Max Read Request size != 4096 (%d)\n", status);
3152
		mgp->tx_boundary = 2048;
3153 3154 3155 3156 3157
	}
	/*
	 * load the optimized firmware (which assumes aligned PCIe
	 * completions) in order to see if it works on this host.
	 */
3158
	set_fw_name(mgp, myri10ge_fw_aligned, false);
B
Brice Goglin 已提交
3159
	status = myri10ge_load_firmware(mgp, 1);
3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184
	if (status != 0) {
		goto abort;
	}

	/*
	 * Enable ECRC if possible
	 */
	myri10ge_enable_ecrc(mgp);

	/*
	 * Run a DMA test which watches for unaligned completions and
	 * aborts on the first one seen.
	 */

	status = myri10ge_dma_test(mgp, MXGEFW_CMD_UNALIGNED_TEST);
	if (status == 0)
		return;		/* keep the aligned firmware */

	if (status != -E2BIG)
		dev_warn(dev, "DMA test failed: %d\n", status);
	if (status == -ENOSYS)
		dev_warn(dev, "Falling back to ethp! "
			 "Please install up to date fw\n");
abort:
	/* fall back to using the unaligned firmware */
3185
	mgp->tx_boundary = 2048;
3186
	set_fw_name(mgp, myri10ge_fw_unaligned, false);
3187 3188 3189 3190
}

static void myri10ge_select_firmware(struct myri10ge_priv *mgp)
{
3191 3192
	int overridden = 0;

3193
	if (myri10ge_force_firmware == 0) {
3194
		int link_width;
3195 3196
		u16 lnk;

3197
		pcie_capability_read_word(mgp->pdev, PCI_EXP_LNKSTA, &lnk);
3198 3199 3200 3201 3202 3203 3204 3205
		link_width = (lnk >> 4) & 0x3f;

		/* Check to see if Link is less than 8 or if the
		 * upstream bridge is known to provide aligned
		 * completions */
		if (link_width < 8) {
			dev_info(&mgp->pdev->dev, "PCIE x%d Link\n",
				 link_width);
3206
			mgp->tx_boundary = 4096;
3207
			set_fw_name(mgp, myri10ge_fw_aligned, false);
3208 3209
		} else {
			myri10ge_firmware_probe(mgp);
3210 3211 3212 3213 3214
		}
	} else {
		if (myri10ge_force_firmware == 1) {
			dev_info(&mgp->pdev->dev,
				 "Assuming aligned completions (forced)\n");
3215
			mgp->tx_boundary = 4096;
3216
			set_fw_name(mgp, myri10ge_fw_aligned, false);
3217 3218 3219
		} else {
			dev_info(&mgp->pdev->dev,
				 "Assuming unaligned completions (forced)\n");
3220
			mgp->tx_boundary = 2048;
3221
			set_fw_name(mgp, myri10ge_fw_unaligned, false);
3222 3223
		}
	}
3224 3225

	kparam_block_sysfs_write(myri10ge_fw_name);
3226
	if (myri10ge_fw_name != NULL) {
3227 3228 3229 3230 3231
		char *fw_name = kstrdup(myri10ge_fw_name, GFP_KERNEL);
		if (fw_name) {
			overridden = 1;
			set_fw_name(mgp, fw_name, true);
		}
3232
	}
3233 3234
	kparam_unblock_sysfs_write(myri10ge_fw_name);

3235 3236 3237
	if (mgp->board_number < MYRI10GE_MAX_BOARDS &&
	    myri10ge_fw_names[mgp->board_number] != NULL &&
	    strlen(myri10ge_fw_names[mgp->board_number])) {
3238
		set_fw_name(mgp, myri10ge_fw_names[mgp->board_number], false);
3239 3240 3241 3242 3243
		overridden = 1;
	}
	if (overridden)
		dev_info(&mgp->pdev->dev, "overriding firmware to %s\n",
			 mgp->fw_name);
3244 3245
}

3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265
static void myri10ge_mask_surprise_down(struct pci_dev *pdev)
{
	struct pci_dev *bridge = pdev->bus->self;
	int cap;
	u32 mask;

	if (bridge == NULL)
		return;

	cap = pci_find_ext_capability(bridge, PCI_EXT_CAP_ID_ERR);
	if (cap) {
		/* a sram parity error can cause a surprise link
		 * down; since we expect and can recover from sram
		 * parity errors, mask surprise link down events */
		pci_read_config_dword(bridge, cap + PCI_ERR_UNCOR_MASK, &mask);
		mask |= 0x20;
		pci_write_config_dword(bridge, cap + PCI_ERR_UNCOR_MASK, mask);
	}
}

3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278
#ifdef CONFIG_PM
static int myri10ge_suspend(struct pci_dev *pdev, pm_message_t state)
{
	struct myri10ge_priv *mgp;
	struct net_device *netdev;

	mgp = pci_get_drvdata(pdev);
	if (mgp == NULL)
		return -EINVAL;
	netdev = mgp->dev;

	netif_device_detach(netdev);
	if (netif_running(netdev)) {
3279
		netdev_info(netdev, "closing\n");
3280 3281 3282 3283 3284
		rtnl_lock();
		myri10ge_close(netdev);
		rtnl_unlock();
	}
	myri10ge_dummy_rdma(mgp, 0);
3285
	pci_save_state(pdev);
3286
	pci_disable_device(pdev);
3287 3288

	return pci_set_power_state(pdev, pci_choose_state(pdev, state));
3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301
}

static int myri10ge_resume(struct pci_dev *pdev)
{
	struct myri10ge_priv *mgp;
	struct net_device *netdev;
	int status;
	u16 vendor;

	mgp = pci_get_drvdata(pdev);
	if (mgp == NULL)
		return -EINVAL;
	netdev = mgp->dev;
3302
	pci_set_power_state(pdev, PCI_D0);	/* zeros conf space as a side effect */
3303 3304 3305
	msleep(5);		/* give card time to respond */
	pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
	if (vendor == 0xffff) {
3306
		netdev_err(mgp->dev, "device disappeared!\n");
3307 3308
		return -EIO;
	}
3309

3310
	pci_restore_state(pdev);
B
Brice Goglin 已提交
3311 3312

	status = pci_enable_device(pdev);
3313
	if (status) {
B
Brice Goglin 已提交
3314
		dev_err(&pdev->dev, "failed to enable device\n");
3315
		return status;
B
Brice Goglin 已提交
3316 3317
	}

3318 3319 3320
	pci_set_master(pdev);

	myri10ge_reset(mgp);
3321
	myri10ge_dummy_rdma(mgp, 1);
3322 3323 3324

	/* Save configuration space to be restored if the
	 * nic resets due to a parity error */
3325
	pci_save_state(pdev);
3326 3327 3328

	if (netif_running(netdev)) {
		rtnl_lock();
3329
		status = myri10ge_open(netdev);
3330
		rtnl_unlock();
3331 3332 3333
		if (status != 0)
			goto abort_with_enabled;

3334 3335 3336 3337 3338
	}
	netif_device_attach(netdev);

	return 0;

B
Brice Goglin 已提交
3339 3340
abort_with_enabled:
	pci_disable_device(pdev);
3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360
	return -EIO;

}
#endif				/* CONFIG_PM */

static u32 myri10ge_read_reboot(struct myri10ge_priv *mgp)
{
	struct pci_dev *pdev = mgp->pdev;
	int vs = mgp->vendor_specific_offset;
	u32 reboot;

	/*enter read32 mode */
	pci_write_config_byte(pdev, vs + 0x10, 0x3);

	/*read REBOOT_STATUS (0xfffffff0) */
	pci_write_config_dword(pdev, vs + 0x18, 0xfffffff0);
	pci_read_config_dword(pdev, vs + 0x14, &reboot);
	return reboot;
}

3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396
static void
myri10ge_check_slice(struct myri10ge_slice_state *ss, int *reset_needed,
		     int *busy_slice_cnt, u32 rx_pause_cnt)
{
	struct myri10ge_priv *mgp = ss->mgp;
	int slice = ss - mgp->ss;

	if (ss->tx.req != ss->tx.done &&
	    ss->tx.done == ss->watchdog_tx_done &&
	    ss->watchdog_tx_req != ss->watchdog_tx_done) {
		/* nic seems like it might be stuck.. */
		if (rx_pause_cnt != mgp->watchdog_pause) {
			if (net_ratelimit())
				netdev_warn(mgp->dev, "slice %d: TX paused, "
					    "check link partner\n", slice);
		} else {
			netdev_warn(mgp->dev,
				    "slice %d: TX stuck %d %d %d %d %d %d\n",
				    slice, ss->tx.queue_active, ss->tx.req,
				    ss->tx.done, ss->tx.pkt_start,
				    ss->tx.pkt_done,
				    (int)ntohl(mgp->ss[slice].fw_stats->
					       send_done_count));
			*reset_needed = 1;
			ss->stuck = 1;
		}
	}
	if (ss->watchdog_tx_done != ss->tx.done ||
	    ss->watchdog_rx_done != ss->rx_done.cnt) {
		*busy_slice_cnt += 1;
	}
	ss->watchdog_tx_done = ss->tx.done;
	ss->watchdog_tx_req = ss->tx.req;
	ss->watchdog_rx_done = ss->rx_done.cnt;
}

3397 3398 3399 3400
/*
 * This watchdog is used to check whether the board has suffered
 * from a parity error and needs to be recovered.
 */
D
David Howells 已提交
3401
static void myri10ge_watchdog(struct work_struct *work)
3402
{
D
David Howells 已提交
3403
	struct myri10ge_priv *mgp =
3404
	    container_of(work, struct myri10ge_priv, watchdog_work);
3405 3406
	struct myri10ge_slice_state *ss;
	u32 reboot, rx_pause_cnt;
3407
	int status, rebooted;
B
Brice Goglin 已提交
3408
	int i;
3409 3410
	int reset_needed = 0;
	int busy_slice_cnt = 0;
3411 3412 3413 3414
	u16 cmd, vendor;

	mgp->watchdog_resets++;
	pci_read_config_word(mgp->pdev, PCI_COMMAND, &cmd);
3415
	rebooted = 0;
3416 3417 3418 3419 3420
	if ((cmd & PCI_COMMAND_MASTER) == 0) {
		/* Bus master DMA disabled?  Check to see
		 * if the card rebooted due to a parity error
		 * For now, just report it */
		reboot = myri10ge_read_reboot(mgp);
3421
		netdev_err(mgp->dev, "NIC rebooted (0x%x),%s resetting\n",
3422
			   reboot, myri10ge_reset_recover ? "" : " not");
3423 3424
		if (myri10ge_reset_recover == 0)
			return;
3425 3426 3427 3428
		rtnl_lock();
		mgp->rebooted = 1;
		rebooted = 1;
		myri10ge_close(mgp->dev);
3429
		myri10ge_reset_recover--;
3430
		mgp->rebooted = 0;
3431 3432 3433 3434 3435 3436 3437
		/*
		 * A rebooted nic will come back with config space as
		 * it was after power was applied to PCIe bus.
		 * Attempt to restore config space which was saved
		 * when the driver was loaded, or the last time the
		 * nic was resumed from power saving mode.
		 */
3438
		pci_restore_state(mgp->pdev);
3439 3440

		/* save state again for accounting reasons */
3441
		pci_save_state(mgp->pdev);
3442

3443 3444 3445 3446 3447 3448 3449
	} else {
		/* if we get back -1's from our slot, perhaps somebody
		 * powered off our card.  Don't try to reset it in
		 * this case */
		if (cmd == 0xffff) {
			pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
			if (vendor == 0xffff) {
3450
				netdev_err(mgp->dev, "device disappeared!\n");
3451 3452 3453
				return;
			}
		}
3454 3455 3456
		/* Perhaps it is a software error. See if stuck slice
		 * has recovered, reset if not */
		rx_pause_cnt = ntohl(mgp->ss[0].fw_stats->dropped_pause);
B
Brice Goglin 已提交
3457
		for (i = 0; i < mgp->num_slices; i++) {
3458 3459 3460 3461 3462 3463 3464
			ss = mgp->ss;
			if (ss->stuck) {
				myri10ge_check_slice(ss, &reset_needed,
						     &busy_slice_cnt,
						     rx_pause_cnt);
				ss->stuck = 0;
			}
B
Brice Goglin 已提交
3465
		}
3466 3467 3468 3469 3470 3471
		if (!reset_needed) {
			netdev_dbg(mgp->dev, "not resetting\n");
			return;
		}

		netdev_err(mgp->dev, "device timeout, resetting\n");
3472
	}
B
Brice Goglin 已提交
3473

3474 3475 3476 3477
	if (!rebooted) {
		rtnl_lock();
		myri10ge_close(mgp->dev);
	}
B
Brice Goglin 已提交
3478
	status = myri10ge_load_firmware(mgp, 1);
3479
	if (status != 0)
3480
		netdev_err(mgp->dev, "failed to load firmware\n");
3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495
	else
		myri10ge_open(mgp->dev);
	rtnl_unlock();
}

/*
 * We use our own timer routine rather than relying upon
 * netdev->tx_timeout because we have a very large hardware transmit
 * queue.  Due to the large queue, the netdev->tx_timeout function
 * cannot detect a NIC with a parity error in a timely fashion if the
 * NIC is lightly loaded.
 */
static void myri10ge_watchdog_timer(unsigned long arg)
{
	struct myri10ge_priv *mgp;
3496
	struct myri10ge_slice_state *ss;
3497
	int i, reset_needed, busy_slice_cnt;
3498
	u32 rx_pause_cnt;
3499
	u16 cmd;
3500 3501

	mgp = (struct myri10ge_priv *)arg;
3502

B
Brice Goglin 已提交
3503
	rx_pause_cnt = ntohl(mgp->ss[0].fw_stats->dropped_pause);
3504
	busy_slice_cnt = 0;
B
Brice Goglin 已提交
3505 3506
	for (i = 0, reset_needed = 0;
	     i < mgp->num_slices && reset_needed == 0; ++i) {
3507

B
Brice Goglin 已提交
3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523
		ss = &mgp->ss[i];
		if (ss->rx_small.watchdog_needed) {
			myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
						mgp->small_bytes + MXGEFW_PAD,
						1);
			if (ss->rx_small.fill_cnt - ss->rx_small.cnt >=
			    myri10ge_fill_thresh)
				ss->rx_small.watchdog_needed = 0;
		}
		if (ss->rx_big.watchdog_needed) {
			myri10ge_alloc_rx_pages(mgp, &ss->rx_big,
						mgp->big_bytes, 1);
			if (ss->rx_big.fill_cnt - ss->rx_big.cnt >=
			    myri10ge_fill_thresh)
				ss->rx_big.watchdog_needed = 0;
		}
3524 3525
		myri10ge_check_slice(ss, &reset_needed, &busy_slice_cnt,
				     rx_pause_cnt);
3526 3527 3528 3529 3530 3531 3532 3533 3534
	}
	/* if we've sent or received no traffic, poll the NIC to
	 * ensure it is still there.  Otherwise, we risk not noticing
	 * an error in a timely fashion */
	if (busy_slice_cnt == 0) {
		pci_read_config_word(mgp->pdev, PCI_COMMAND, &cmd);
		if ((cmd & PCI_COMMAND_MASTER) == 0) {
			reset_needed = 1;
		}
3535 3536
	}
	mgp->watchdog_pause = rx_pause_cnt;
B
Brice Goglin 已提交
3537 3538 3539 3540 3541 3542 3543 3544

	if (reset_needed) {
		schedule_work(&mgp->watchdog_work);
	} else {
		/* rearm timer */
		mod_timer(&mgp->watchdog_timer,
			  jiffies + myri10ge_watchdog_timeout * HZ);
	}
3545 3546
}

3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571
static void myri10ge_free_slices(struct myri10ge_priv *mgp)
{
	struct myri10ge_slice_state *ss;
	struct pci_dev *pdev = mgp->pdev;
	size_t bytes;
	int i;

	if (mgp->ss == NULL)
		return;

	for (i = 0; i < mgp->num_slices; i++) {
		ss = &mgp->ss[i];
		if (ss->rx_done.entry != NULL) {
			bytes = mgp->max_intr_slots *
			    sizeof(*ss->rx_done.entry);
			dma_free_coherent(&pdev->dev, bytes,
					  ss->rx_done.entry, ss->rx_done.bus);
			ss->rx_done.entry = NULL;
		}
		if (ss->fw_stats != NULL) {
			bytes = sizeof(*ss->fw_stats);
			dma_free_coherent(&pdev->dev, bytes,
					  ss->fw_stats, ss->fw_stats_bus);
			ss->fw_stats = NULL;
		}
J
Jon Mason 已提交
3572
		netif_napi_del(&ss->napi);
3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595
	}
	kfree(mgp->ss);
	mgp->ss = NULL;
}

static int myri10ge_alloc_slices(struct myri10ge_priv *mgp)
{
	struct myri10ge_slice_state *ss;
	struct pci_dev *pdev = mgp->pdev;
	size_t bytes;
	int i;

	bytes = sizeof(*mgp->ss) * mgp->num_slices;
	mgp->ss = kzalloc(bytes, GFP_KERNEL);
	if (mgp->ss == NULL) {
		return -ENOMEM;
	}

	for (i = 0; i < mgp->num_slices; i++) {
		ss = &mgp->ss[i];
		bytes = mgp->max_intr_slots * sizeof(*ss->rx_done.entry);
		ss->rx_done.entry = dma_alloc_coherent(&pdev->dev, bytes,
						       &ss->rx_done.bus,
3596
						       GFP_KERNEL | __GFP_ZERO);
3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617
		if (ss->rx_done.entry == NULL)
			goto abort;
		bytes = sizeof(*ss->fw_stats);
		ss->fw_stats = dma_alloc_coherent(&pdev->dev, bytes,
						  &ss->fw_stats_bus,
						  GFP_KERNEL);
		if (ss->fw_stats == NULL)
			goto abort;
		ss->mgp = mgp;
		ss->dev = mgp->dev;
		netif_napi_add(ss->dev, &ss->napi, myri10ge_poll,
			       myri10ge_napi_weight);
	}
	return 0;
abort:
	myri10ge_free_slices(mgp);
	return -ENOMEM;
}

/*
 * This function determines the number of slices supported.
L
Lucas De Marchi 已提交
3618
 * The number slices is the minimum of the number of CPUS,
3619 3620 3621 3622 3623 3624 3625 3626
 * the number of MSI-X irqs supported, the number of slices
 * supported by the firmware
 */
static void myri10ge_probe_slices(struct myri10ge_priv *mgp)
{
	struct myri10ge_cmd cmd;
	struct pci_dev *pdev = mgp->pdev;
	char *old_fw;
3627
	bool old_allocated;
3628 3629 3630 3631
	int i, status, ncpus, msix_cap;

	mgp->num_slices = 1;
	msix_cap = pci_find_capability(pdev, PCI_CAP_ID_MSIX);
3632
	ncpus = netif_get_num_default_rss_queues();
3633 3634 3635 3636 3637 3638 3639

	if (myri10ge_max_slices == 1 || msix_cap == 0 ||
	    (myri10ge_max_slices == -1 && ncpus < 2))
		return;

	/* try to load the slice aware rss firmware */
	old_fw = mgp->fw_name;
3640 3641 3642 3643
	old_allocated = mgp->fw_name_allocated;
	/* don't free old_fw if we override it. */
	mgp->fw_name_allocated = false;

3644 3645 3646
	if (myri10ge_fw_name != NULL) {
		dev_info(&mgp->pdev->dev, "overriding rss firmware to %s\n",
			 myri10ge_fw_name);
3647
		set_fw_name(mgp, myri10ge_fw_name, false);
3648
	} else if (old_fw == myri10ge_fw_aligned)
3649
		set_fw_name(mgp, myri10ge_fw_rss_aligned, false);
3650
	else
3651
		set_fw_name(mgp, myri10ge_fw_rss_unaligned, false);
3652 3653 3654
	status = myri10ge_load_firmware(mgp, 0);
	if (status != 0) {
		dev_info(&pdev->dev, "Rss firmware not found\n");
3655 3656
		if (old_allocated)
			kfree(old_fw);
3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702
		return;
	}

	/* hit the board with a reset to ensure it is alive */
	memset(&cmd, 0, sizeof(cmd));
	status = myri10ge_send_cmd(mgp, MXGEFW_CMD_RESET, &cmd, 0);
	if (status != 0) {
		dev_err(&mgp->pdev->dev, "failed reset\n");
		goto abort_with_fw;
	}

	mgp->max_intr_slots = cmd.data0 / sizeof(struct mcp_slot);

	/* tell it the size of the interrupt queues */
	cmd.data0 = mgp->max_intr_slots * sizeof(struct mcp_slot);
	status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_SIZE, &cmd, 0);
	if (status != 0) {
		dev_err(&mgp->pdev->dev, "failed MXGEFW_CMD_SET_INTRQ_SIZE\n");
		goto abort_with_fw;
	}

	/* ask the maximum number of slices it supports */
	status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_RSS_QUEUES, &cmd, 0);
	if (status != 0)
		goto abort_with_fw;
	else
		mgp->num_slices = cmd.data0;

	/* Only allow multiple slices if MSI-X is usable */
	if (!myri10ge_msi) {
		goto abort_with_fw;
	}

	/* if the admin did not specify a limit to how many
	 * slices we should use, cap it automatically to the
	 * number of CPUs currently online */
	if (myri10ge_max_slices == -1)
		myri10ge_max_slices = ncpus;

	if (mgp->num_slices > myri10ge_max_slices)
		mgp->num_slices = myri10ge_max_slices;

	/* Now try to allocate as many MSI-X vectors as we have
	 * slices. We give up on MSI-X if we can only get a single
	 * vector. */

3703 3704
	mgp->msix_vectors = kcalloc(mgp->num_slices, sizeof(*mgp->msix_vectors),
				    GFP_KERNEL);
3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720
	if (mgp->msix_vectors == NULL)
		goto disable_msix;
	for (i = 0; i < mgp->num_slices; i++) {
		mgp->msix_vectors[i].entry = i;
	}

	while (mgp->num_slices > 1) {
		/* make sure it is a power of two */
		while (!is_power_of_2(mgp->num_slices))
			mgp->num_slices--;
		if (mgp->num_slices == 1)
			goto disable_msix;
		status = pci_enable_msix(pdev, mgp->msix_vectors,
					 mgp->num_slices);
		if (status == 0) {
			pci_disable_msix(pdev);
3721 3722
			if (old_allocated)
				kfree(old_fw);
3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738
			return;
		}
		if (status > 0)
			mgp->num_slices = status;
		else
			goto disable_msix;
	}

disable_msix:
	if (mgp->msix_vectors != NULL) {
		kfree(mgp->msix_vectors);
		mgp->msix_vectors = NULL;
	}

abort_with_fw:
	mgp->num_slices = 1;
3739
	set_fw_name(mgp, old_fw, old_allocated);
3740 3741 3742
	myri10ge_load_firmware(mgp, 0);
}

3743 3744 3745 3746
static const struct net_device_ops myri10ge_netdev_ops = {
	.ndo_open		= myri10ge_open,
	.ndo_stop		= myri10ge_close,
	.ndo_start_xmit		= myri10ge_xmit,
3747
	.ndo_get_stats64	= myri10ge_get_stats,
3748 3749
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_change_mtu		= myri10ge_change_mtu,
3750
	.ndo_set_rx_mode	= myri10ge_set_multicast_list,
3751 3752 3753
	.ndo_set_mac_address	= myri10ge_set_mac_address,
};

3754 3755 3756 3757 3758 3759 3760 3761
static int myri10ge_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	struct net_device *netdev;
	struct myri10ge_priv *mgp;
	struct device *dev = &pdev->dev;
	int i;
	int status = -ENXIO;
	int dac_enabled;
3762
	unsigned hdr_offset, ss_offset;
3763
	static int board_number;
3764

B
Brice Goglin 已提交
3765
	netdev = alloc_etherdev_mq(sizeof(*mgp), MYRI10GE_MAX_SLICES);
3766
	if (netdev == NULL)
3767 3768
		return -ENOMEM;

M
Maik Hampel 已提交
3769 3770
	SET_NETDEV_DEV(netdev, &pdev->dev);

3771 3772 3773 3774 3775
	mgp = netdev_priv(netdev);
	mgp->dev = netdev;
	mgp->pdev = pdev;
	mgp->pause = myri10ge_flow_control;
	mgp->intr_coal_delay = myri10ge_intr_coal_delay;
3776
	mgp->msg_enable = netif_msg_init(myri10ge_debug, MYRI10GE_MSG_DEFAULT);
3777
	mgp->board_number = board_number;
3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791
	init_waitqueue_head(&mgp->down_wq);

	if (pci_enable_device(pdev)) {
		dev_err(&pdev->dev, "pci_enable_device call failed\n");
		status = -ENODEV;
		goto abort_with_netdev;
	}

	/* Find the vendor-specific cap so we can check
	 * the reboot register later on */
	mgp->vendor_specific_offset
	    = pci_find_capability(pdev, PCI_CAP_ID_VNDR);

	/* Set our max read request to 4KB */
B
Brice Goglin 已提交
3792
	status = pcie_set_readrq(pdev, 4096);
3793 3794 3795
	if (status != 0) {
		dev_err(&pdev->dev, "Error %d writing PCI_EXP_DEVCTL\n",
			status);
3796
		goto abort_with_enabled;
3797 3798
	}

3799
	myri10ge_mask_surprise_down(pdev);
3800 3801
	pci_set_master(pdev);
	dac_enabled = 1;
3802
	status = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
3803 3804 3805
	if (status != 0) {
		dac_enabled = 0;
		dev_err(&pdev->dev,
3806 3807
			"64-bit pci address mask was refused, "
			"trying 32-bit\n");
3808
		status = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
3809 3810 3811
	}
	if (status != 0) {
		dev_err(&pdev->dev, "Error %d setting DMA mask\n", status);
3812
		goto abort_with_enabled;
3813
	}
3814
	(void)pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
B
Brice Goglin 已提交
3815 3816
	mgp->cmd = dma_alloc_coherent(&pdev->dev, sizeof(*mgp->cmd),
				      &mgp->cmd_bus, GFP_KERNEL);
3817
	if (mgp->cmd == NULL)
3818
		goto abort_with_enabled;
3819 3820 3821 3822

	mgp->board_span = pci_resource_len(pdev, 0);
	mgp->iomem_base = pci_resource_start(pdev, 0);
	mgp->mtrr = -1;
3823
	mgp->wc_enabled = 0;
3824 3825 3826
#ifdef CONFIG_MTRR
	mgp->mtrr = mtrr_add(mgp->iomem_base, mgp->board_span,
			     MTRR_TYPE_WRCOMB, 1);
3827 3828
	if (mgp->mtrr >= 0)
		mgp->wc_enabled = 1;
3829
#endif
B
Brice Goglin 已提交
3830
	mgp->sram = ioremap_wc(mgp->iomem_base, mgp->board_span);
3831 3832 3833 3834
	if (mgp->sram == NULL) {
		dev_err(&pdev->dev, "ioremap failed for %ld bytes at 0x%lx\n",
			mgp->board_span, mgp->iomem_base);
		status = -ENXIO;
B
Brice Goglin 已提交
3835
		goto abort_with_mtrr;
3836
	}
3837
	hdr_offset =
3838
	    swab32(readl(mgp->sram + MCP_HEADER_PTR_OFFSET)) & 0xffffc;
3839
	ss_offset = hdr_offset + offsetof(struct mcp_gen_header, string_specs);
3840
	mgp->sram_size = swab32(readl(mgp->sram + ss_offset));
3841 3842 3843 3844 3845 3846 3847
	if (mgp->sram_size > mgp->board_span ||
	    mgp->sram_size <= MYRI10GE_FW_OFFSET) {
		dev_err(&pdev->dev,
			"invalid sram_size %dB or board span %ldB\n",
			mgp->sram_size, mgp->board_span);
		goto abort_with_ioremap;
	}
3848
	memcpy_fromio(mgp->eeprom_strings,
3849
		      mgp->sram + mgp->sram_size, MYRI10GE_EEPROM_STRINGS_SIZE);
3850 3851 3852 3853 3854 3855 3856 3857
	memset(mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE - 2, 0, 2);
	status = myri10ge_read_mac_addr(mgp);
	if (status)
		goto abort_with_ioremap;

	for (i = 0; i < ETH_ALEN; i++)
		netdev->dev_addr[i] = mgp->mac_addr[i];

3858 3859
	myri10ge_select_firmware(mgp);

B
Brice Goglin 已提交
3860
	status = myri10ge_load_firmware(mgp, 1);
3861 3862
	if (status != 0) {
		dev_err(&pdev->dev, "failed to load firmware\n");
B
Brice Goglin 已提交
3863 3864 3865 3866 3867 3868 3869
		goto abort_with_ioremap;
	}
	myri10ge_probe_slices(mgp);
	status = myri10ge_alloc_slices(mgp);
	if (status != 0) {
		dev_err(&pdev->dev, "failed to alloc slice state\n");
		goto abort_with_firmware;
3870
	}
3871 3872
	netif_set_real_num_tx_queues(netdev, mgp->num_slices);
	netif_set_real_num_rx_queues(netdev, mgp->num_slices);
3873 3874 3875
	status = myri10ge_reset(mgp);
	if (status != 0) {
		dev_err(&pdev->dev, "failed reset\n");
B
Brice Goglin 已提交
3876
		goto abort_with_slices;
3877
	}
3878
#ifdef CONFIG_MYRI10GE_DCA
3879 3880
	myri10ge_setup_dca(mgp);
#endif
3881 3882 3883 3884 3885
	pci_set_drvdata(pdev, mgp);
	if ((myri10ge_initial_mtu + ETH_HLEN) > MYRI10GE_MAX_ETHER_MTU)
		myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
	if ((myri10ge_initial_mtu + ETH_HLEN) < 68)
		myri10ge_initial_mtu = 68;
3886 3887

	netdev->netdev_ops = &myri10ge_netdev_ops;
3888
	netdev->mtu = myri10ge_initial_mtu;
3889
	netdev->hw_features = mgp->features | NETIF_F_RXCSUM;
3890

3891 3892
	/* fake NETIF_F_HW_VLAN_CTAG_RX for good GRO performance */
	netdev->hw_features |= NETIF_F_HW_VLAN_CTAG_RX;
3893

3894
	netdev->features = netdev->hw_features;
B
Brice Goglin 已提交
3895

3896 3897 3898
	if (dac_enabled)
		netdev->features |= NETIF_F_HIGHDMA;

3899 3900 3901 3902 3903 3904
	netdev->vlan_features |= mgp->features;
	if (mgp->fw_ver_tiny < 37)
		netdev->vlan_features &= ~NETIF_F_TSO6;
	if (mgp->fw_ver_tiny < 32)
		netdev->vlan_features &= ~NETIF_F_TSO;

3905
	/* make sure we can get an irq, and that MSI can be
3906
	 * setup (if available). */
3907 3908 3909 3910 3911
	status = myri10ge_request_irq(mgp);
	if (status != 0)
		goto abort_with_firmware;
	myri10ge_free_irq(mgp);

3912 3913
	/* Save configuration space to be restored if the
	 * nic resets due to a parity error */
3914
	pci_save_state(pdev);
3915 3916 3917 3918 3919 3920

	/* Setup the watchdog timer */
	setup_timer(&mgp->watchdog_timer, myri10ge_watchdog_timer,
		    (unsigned long)mgp);

	SET_ETHTOOL_OPS(netdev, &myri10ge_ethtool_ops);
D
David Howells 已提交
3921
	INIT_WORK(&mgp->watchdog_work, myri10ge_watchdog);
3922 3923 3924
	status = register_netdev(netdev);
	if (status != 0) {
		dev_err(&pdev->dev, "register_netdev failed: %d\n", status);
3925
		goto abort_with_state;
3926
	}
B
Brice Goglin 已提交
3927 3928 3929 3930 3931 3932 3933
	if (mgp->msix_enabled)
		dev_info(dev, "%d MSI-X IRQs, tx bndry %d, fw %s, WC %s\n",
			 mgp->num_slices, mgp->tx_boundary, mgp->fw_name,
			 (mgp->wc_enabled ? "Enabled" : "Disabled"));
	else
		dev_info(dev, "%s IRQ %d, tx bndry %d, fw %s, WC %s\n",
			 mgp->msi_enabled ? "MSI" : "xPIC",
3934
			 pdev->irq, mgp->tx_boundary, mgp->fw_name,
B
Brice Goglin 已提交
3935
			 (mgp->wc_enabled ? "Enabled" : "Disabled"));
3936

3937
	board_number++;
3938 3939
	return 0;

3940
abort_with_state:
3941
	pci_restore_state(pdev);
3942

B
Brice Goglin 已提交
3943 3944 3945
abort_with_slices:
	myri10ge_free_slices(mgp);

3946 3947 3948 3949
abort_with_firmware:
	myri10ge_dummy_rdma(mgp, 0);

abort_with_ioremap:
3950 3951 3952 3953
	if (mgp->mac_addr_string != NULL)
		dev_err(&pdev->dev,
			"myri10ge_probe() failed: MAC=%s, SN=%ld\n",
			mgp->mac_addr_string, mgp->serial_number);
3954 3955
	iounmap(mgp->sram);

B
Brice Goglin 已提交
3956
abort_with_mtrr:
3957 3958 3959 3960
#ifdef CONFIG_MTRR
	if (mgp->mtrr >= 0)
		mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
#endif
B
Brice Goglin 已提交
3961 3962
	dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
			  mgp->cmd, mgp->cmd_bus);
3963

3964 3965
abort_with_enabled:
	pci_disable_device(pdev);
3966

3967
abort_with_netdev:
3968
	set_fw_name(mgp, NULL, false);
3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988
	free_netdev(netdev);
	return status;
}

/*
 * myri10ge_remove
 *
 * Does what is necessary to shutdown one Myrinet device. Called
 *   once for each Myrinet card by the kernel when a module is
 *   unloaded.
 */
static void myri10ge_remove(struct pci_dev *pdev)
{
	struct myri10ge_priv *mgp;
	struct net_device *netdev;

	mgp = pci_get_drvdata(pdev);
	if (mgp == NULL)
		return;

3989
	cancel_work_sync(&mgp->watchdog_work);
3990 3991 3992
	netdev = mgp->dev;
	unregister_netdev(netdev);

3993
#ifdef CONFIG_MYRI10GE_DCA
3994 3995
	myri10ge_teardown_dca(mgp);
#endif
3996 3997
	myri10ge_dummy_rdma(mgp, 0);

3998
	/* avoid a memory leak */
3999
	pci_restore_state(pdev);
4000

4001 4002 4003 4004 4005 4006
	iounmap(mgp->sram);

#ifdef CONFIG_MTRR
	if (mgp->mtrr >= 0)
		mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
#endif
B
Brice Goglin 已提交
4007 4008 4009
	myri10ge_free_slices(mgp);
	if (mgp->msix_vectors != NULL)
		kfree(mgp->msix_vectors);
B
Brice Goglin 已提交
4010 4011
	dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
			  mgp->cmd, mgp->cmd_bus);
4012

4013
	set_fw_name(mgp, NULL, false);
4014
	free_netdev(netdev);
4015
	pci_disable_device(pdev);
4016 4017 4018
	pci_set_drvdata(pdev, NULL);
}

B
Brice Goglin 已提交
4019
#define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E 	0x0008
4020
#define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E_9	0x0009
4021

4022
static DEFINE_PCI_DEVICE_TABLE(myri10ge_pci_tbl) = {
B
Brice Goglin 已提交
4023
	{PCI_DEVICE(PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E)},
4024 4025
	{PCI_DEVICE
	 (PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E_9)},
4026 4027 4028
	{0},
};

B
Brice Goglin 已提交
4029 4030
MODULE_DEVICE_TABLE(pci, myri10ge_pci_tbl);

4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041
static struct pci_driver myri10ge_driver = {
	.name = "myri10ge",
	.probe = myri10ge_probe,
	.remove = myri10ge_remove,
	.id_table = myri10ge_pci_tbl,
#ifdef CONFIG_PM
	.suspend = myri10ge_suspend,
	.resume = myri10ge_resume,
#endif
};

4042
#ifdef CONFIG_MYRI10GE_DCA
4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059
static int
myri10ge_notify_dca(struct notifier_block *nb, unsigned long event, void *p)
{
	int err = driver_for_each_device(&myri10ge_driver.driver,
					 NULL, &event,
					 myri10ge_notify_dca_device);

	if (err)
		return NOTIFY_BAD;
	return NOTIFY_DONE;
}

static struct notifier_block myri10ge_dca_notifier = {
	.notifier_call = myri10ge_notify_dca,
	.next = NULL,
	.priority = 0,
};
B
Brice Goglin 已提交
4060
#endif				/* CONFIG_MYRI10GE_DCA */
4061

4062 4063
static __init int myri10ge_init_module(void)
{
4064
	pr_info("Version %s\n", MYRI10GE_VERSION_STR);
B
Brice Goglin 已提交
4065

B
Brice Goglin 已提交
4066
	if (myri10ge_rss_hash > MXGEFW_RSS_HASH_TYPE_MAX) {
4067 4068
		pr_err("Illegal rssh hash type %d, defaulting to source port\n",
		       myri10ge_rss_hash);
B
Brice Goglin 已提交
4069 4070
		myri10ge_rss_hash = MXGEFW_RSS_HASH_TYPE_SRC_PORT;
	}
4071
#ifdef CONFIG_MYRI10GE_DCA
4072 4073
	dca_register_notify(&myri10ge_dca_notifier);
#endif
B
Brice Goglin 已提交
4074 4075
	if (myri10ge_max_slices > MYRI10GE_MAX_SLICES)
		myri10ge_max_slices = MYRI10GE_MAX_SLICES;
B
Brice Goglin 已提交
4076

4077 4078 4079 4080 4081 4082 4083
	return pci_register_driver(&myri10ge_driver);
}

module_init(myri10ge_init_module);

static __exit void myri10ge_cleanup_module(void)
{
4084
#ifdef CONFIG_MYRI10GE_DCA
4085 4086
	dca_unregister_notify(&myri10ge_dca_notifier);
#endif
4087 4088 4089 4090
	pci_unregister_driver(&myri10ge_driver);
}

module_exit(myri10ge_cleanup_module);