init.c 31.3 KB
Newer Older
S
Sujith 已提交
1
/*
2
 * Copyright (c) 2008-2011 Atheros Communications Inc.
S
Sujith 已提交
3 4 5 6 7 8 9 10 11 12 13 14 15 16
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

17 18
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

19
#include <linux/dma-mapping.h>
20
#include <linux/slab.h>
21
#include <linux/ath9k_platform.h>
22
#include <linux/module.h>
23
#include <linux/relay.h>
24
#include <net/ieee80211_radiotap.h>
25

S
Sujith 已提交
26 27
#include "ath9k.h"

28 29 30 31 32
struct ath9k_eeprom_ctx {
	struct completion complete;
	struct ath_hw *ah;
};

S
Sujith 已提交
33 34 35 36 37 38 39 40 41 42 43
static char *dev_info = "ath9k";

MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static unsigned int ath9k_debug = ATH_DBG_DEFAULT;
module_param_named(debug, ath9k_debug, uint, 0);
MODULE_PARM_DESC(debug, "Debugging mask");

44 45
int ath9k_modparam_nohwcrypt;
module_param_named(nohwcrypt, ath9k_modparam_nohwcrypt, int, 0444);
S
Sujith 已提交
46 47
MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");

48
int led_blink;
49 50 51
module_param_named(blink, led_blink, int, 0444);
MODULE_PARM_DESC(blink, "Enable LED blink on activity");

52 53 54 55
static int ath9k_btcoex_enable;
module_param_named(btcoex_enable, ath9k_btcoex_enable, int, 0444);
MODULE_PARM_DESC(btcoex_enable, "Enable wifi-BT coexistence");

56 57 58
static int ath9k_bt_ant_diversity;
module_param_named(bt_ant_diversity, ath9k_bt_ant_diversity, int, 0444);
MODULE_PARM_DESC(bt_ant_diversity, "Enable WLAN/BT RX antenna diversity");
59

60
bool is_ath9k_unloaded;
S
Sujith 已提交
61 62 63
/* We use the hw_value as an index into our private channel structure */

#define CHAN2G(_freq, _idx)  { \
64
	.band = IEEE80211_BAND_2GHZ, \
S
Sujith 已提交
65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80
	.center_freq = (_freq), \
	.hw_value = (_idx), \
	.max_power = 20, \
}

#define CHAN5G(_freq, _idx) { \
	.band = IEEE80211_BAND_5GHZ, \
	.center_freq = (_freq), \
	.hw_value = (_idx), \
	.max_power = 20, \
}

/* Some 2 GHz radios are actually tunable on 2312-2732
 * on 5 MHz steps, we support the channels which we know
 * we have calibration data for all cards though to make
 * this static */
81
static const struct ieee80211_channel ath9k_2ghz_chantable[] = {
S
Sujith 已提交
82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101
	CHAN2G(2412, 0), /* Channel 1 */
	CHAN2G(2417, 1), /* Channel 2 */
	CHAN2G(2422, 2), /* Channel 3 */
	CHAN2G(2427, 3), /* Channel 4 */
	CHAN2G(2432, 4), /* Channel 5 */
	CHAN2G(2437, 5), /* Channel 6 */
	CHAN2G(2442, 6), /* Channel 7 */
	CHAN2G(2447, 7), /* Channel 8 */
	CHAN2G(2452, 8), /* Channel 9 */
	CHAN2G(2457, 9), /* Channel 10 */
	CHAN2G(2462, 10), /* Channel 11 */
	CHAN2G(2467, 11), /* Channel 12 */
	CHAN2G(2472, 12), /* Channel 13 */
	CHAN2G(2484, 13), /* Channel 14 */
};

/* Some 5 GHz radios are actually tunable on XXXX-YYYY
 * on 5 MHz steps, we support the channels which we know
 * we have calibration data for all cards though to make
 * this static */
102
static const struct ieee80211_channel ath9k_5ghz_chantable[] = {
S
Sujith 已提交
103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148
	/* _We_ call this UNII 1 */
	CHAN5G(5180, 14), /* Channel 36 */
	CHAN5G(5200, 15), /* Channel 40 */
	CHAN5G(5220, 16), /* Channel 44 */
	CHAN5G(5240, 17), /* Channel 48 */
	/* _We_ call this UNII 2 */
	CHAN5G(5260, 18), /* Channel 52 */
	CHAN5G(5280, 19), /* Channel 56 */
	CHAN5G(5300, 20), /* Channel 60 */
	CHAN5G(5320, 21), /* Channel 64 */
	/* _We_ call this "Middle band" */
	CHAN5G(5500, 22), /* Channel 100 */
	CHAN5G(5520, 23), /* Channel 104 */
	CHAN5G(5540, 24), /* Channel 108 */
	CHAN5G(5560, 25), /* Channel 112 */
	CHAN5G(5580, 26), /* Channel 116 */
	CHAN5G(5600, 27), /* Channel 120 */
	CHAN5G(5620, 28), /* Channel 124 */
	CHAN5G(5640, 29), /* Channel 128 */
	CHAN5G(5660, 30), /* Channel 132 */
	CHAN5G(5680, 31), /* Channel 136 */
	CHAN5G(5700, 32), /* Channel 140 */
	/* _We_ call this UNII 3 */
	CHAN5G(5745, 33), /* Channel 149 */
	CHAN5G(5765, 34), /* Channel 153 */
	CHAN5G(5785, 35), /* Channel 157 */
	CHAN5G(5805, 36), /* Channel 161 */
	CHAN5G(5825, 37), /* Channel 165 */
};

/* Atheros hardware rate code addition for short premble */
#define SHPCHECK(__hw_rate, __flags) \
	((__flags & IEEE80211_RATE_SHORT_PREAMBLE) ? (__hw_rate | 0x04 ) : 0)

#define RATE(_bitrate, _hw_rate, _flags) {              \
	.bitrate        = (_bitrate),                   \
	.flags          = (_flags),                     \
	.hw_value       = (_hw_rate),                   \
	.hw_value_short = (SHPCHECK(_hw_rate, _flags))  \
}

static struct ieee80211_rate ath9k_legacy_rates[] = {
	RATE(10, 0x1b, 0),
	RATE(20, 0x1a, IEEE80211_RATE_SHORT_PREAMBLE),
	RATE(55, 0x19, IEEE80211_RATE_SHORT_PREAMBLE),
	RATE(110, 0x18, IEEE80211_RATE_SHORT_PREAMBLE),
149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164
	RATE(60, 0x0b, (IEEE80211_RATE_SUPPORTS_5MHZ |
			IEEE80211_RATE_SUPPORTS_10MHZ)),
	RATE(90, 0x0f, (IEEE80211_RATE_SUPPORTS_5MHZ |
			IEEE80211_RATE_SUPPORTS_10MHZ)),
	RATE(120, 0x0a, (IEEE80211_RATE_SUPPORTS_5MHZ |
			 IEEE80211_RATE_SUPPORTS_10MHZ)),
	RATE(180, 0x0e, (IEEE80211_RATE_SUPPORTS_5MHZ |
			 IEEE80211_RATE_SUPPORTS_10MHZ)),
	RATE(240, 0x09, (IEEE80211_RATE_SUPPORTS_5MHZ |
			 IEEE80211_RATE_SUPPORTS_10MHZ)),
	RATE(360, 0x0d, (IEEE80211_RATE_SUPPORTS_5MHZ |
			 IEEE80211_RATE_SUPPORTS_10MHZ)),
	RATE(480, 0x08, (IEEE80211_RATE_SUPPORTS_5MHZ |
			 IEEE80211_RATE_SUPPORTS_10MHZ)),
	RATE(540, 0x0c, (IEEE80211_RATE_SUPPORTS_5MHZ |
			 IEEE80211_RATE_SUPPORTS_10MHZ)),
S
Sujith 已提交
165 166
};

167 168 169 170 171 172 173 174 175 176 177 178 179 180 181
#ifdef CONFIG_MAC80211_LEDS
static const struct ieee80211_tpt_blink ath9k_tpt_blink[] = {
	{ .throughput = 0 * 1024, .blink_time = 334 },
	{ .throughput = 1 * 1024, .blink_time = 260 },
	{ .throughput = 5 * 1024, .blink_time = 220 },
	{ .throughput = 10 * 1024, .blink_time = 190 },
	{ .throughput = 20 * 1024, .blink_time = 170 },
	{ .throughput = 50 * 1024, .blink_time = 150 },
	{ .throughput = 70 * 1024, .blink_time = 130 },
	{ .throughput = 100 * 1024, .blink_time = 110 },
	{ .throughput = 200 * 1024, .blink_time = 80 },
	{ .throughput = 300 * 1024, .blink_time = 50 },
};
#endif

S
Sujith 已提交
182
static void ath9k_deinit_softc(struct ath_softc *sc);
S
Sujith 已提交
183 184 185 186 187 188 189 190 191 192 193 194 195

/*
 * Read and write, they both share the same lock. We do this to serialize
 * reads and writes on Atheros 802.11n PCI devices only. This is required
 * as the FIFO on these devices can only accept sanely 2 requests.
 */

static void ath9k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
{
	struct ath_hw *ah = (struct ath_hw *) hw_priv;
	struct ath_common *common = ath9k_hw_common(ah);
	struct ath_softc *sc = (struct ath_softc *) common->priv;

196
	if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
S
Sujith 已提交
197 198 199 200 201 202 203 204 205 206 207 208 209 210 211
		unsigned long flags;
		spin_lock_irqsave(&sc->sc_serial_rw, flags);
		iowrite32(val, sc->mem + reg_offset);
		spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
	} else
		iowrite32(val, sc->mem + reg_offset);
}

static unsigned int ath9k_ioread32(void *hw_priv, u32 reg_offset)
{
	struct ath_hw *ah = (struct ath_hw *) hw_priv;
	struct ath_common *common = ath9k_hw_common(ah);
	struct ath_softc *sc = (struct ath_softc *) common->priv;
	u32 val;

212
	if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
S
Sujith 已提交
213 214 215 216 217 218 219 220 221
		unsigned long flags;
		spin_lock_irqsave(&sc->sc_serial_rw, flags);
		val = ioread32(sc->mem + reg_offset);
		spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
	} else
		val = ioread32(sc->mem + reg_offset);
	return val;
}

R
Rajkumar Manoharan 已提交
222 223 224 225 226 227 228 229 230 231 232 233 234
static unsigned int __ath9k_reg_rmw(struct ath_softc *sc, u32 reg_offset,
				    u32 set, u32 clr)
{
	u32 val;

	val = ioread32(sc->mem + reg_offset);
	val &= ~clr;
	val |= set;
	iowrite32(val, sc->mem + reg_offset);

	return val;
}

235 236 237 238 239 240 241 242
static unsigned int ath9k_reg_rmw(void *hw_priv, u32 reg_offset, u32 set, u32 clr)
{
	struct ath_hw *ah = (struct ath_hw *) hw_priv;
	struct ath_common *common = ath9k_hw_common(ah);
	struct ath_softc *sc = (struct ath_softc *) common->priv;
	unsigned long uninitialized_var(flags);
	u32 val;

243
	if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
244
		spin_lock_irqsave(&sc->sc_serial_rw, flags);
R
Rajkumar Manoharan 已提交
245
		val = __ath9k_reg_rmw(sc, reg_offset, set, clr);
246
		spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
R
Rajkumar Manoharan 已提交
247 248
	} else
		val = __ath9k_reg_rmw(sc, reg_offset, set, clr);
249 250 251 252

	return val;
}

S
Sujith 已提交
253 254 255 256 257 258 259
/**************************/
/*     Initialization     */
/**************************/

static void setup_ht_cap(struct ath_softc *sc,
			 struct ieee80211_sta_ht_cap *ht_info)
{
260 261
	struct ath_hw *ah = sc->sc_ah;
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
262
	u8 tx_streams, rx_streams;
263
	int i, max_streams;
S
Sujith 已提交
264 265 266 267 268 269 270

	ht_info->ht_supported = true;
	ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
		       IEEE80211_HT_CAP_SM_PS |
		       IEEE80211_HT_CAP_SGI_40 |
		       IEEE80211_HT_CAP_DSSSCCK40;

L
Luis R. Rodriguez 已提交
271 272 273
	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_LDPC)
		ht_info->cap |= IEEE80211_HT_CAP_LDPC_CODING;

274 275 276
	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_SGI_20)
		ht_info->cap |= IEEE80211_HT_CAP_SGI_20;

S
Sujith 已提交
277 278 279
	ht_info->ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
	ht_info->ampdu_density = IEEE80211_HT_MPDU_DENSITY_8;

280
	if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah))
281
		max_streams = 1;
282 283
	else if (AR_SREV_9462(ah))
		max_streams = 2;
284
	else if (AR_SREV_9300_20_OR_LATER(ah))
285 286 287 288
		max_streams = 3;
	else
		max_streams = 2;

289
	if (AR_SREV_9280_20_OR_LATER(ah)) {
290 291 292 293 294
		if (max_streams >= 2)
			ht_info->cap |= IEEE80211_HT_CAP_TX_STBC;
		ht_info->cap |= (1 << IEEE80211_HT_CAP_RX_STBC_SHIFT);
	}

S
Sujith 已提交
295 296
	/* set up supported mcs set */
	memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
297 298
	tx_streams = ath9k_cmn_count_streams(ah->txchainmask, max_streams);
	rx_streams = ath9k_cmn_count_streams(ah->rxchainmask, max_streams);
299

300
	ath_dbg(common, CONFIG, "TX streams %d, RX streams: %d\n",
J
Joe Perches 已提交
301
		tx_streams, rx_streams);
S
Sujith 已提交
302 303 304 305 306 307 308

	if (tx_streams != rx_streams) {
		ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
		ht_info->mcs.tx_params |= ((tx_streams - 1) <<
				IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
	}

309 310
	for (i = 0; i < rx_streams; i++)
		ht_info->mcs.rx_mask[i] = 0xff;
S
Sujith 已提交
311 312 313 314

	ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_DEFINED;
}

315 316
static void ath9k_reg_notifier(struct wiphy *wiphy,
			       struct regulatory_request *request)
S
Sujith 已提交
317 318
{
	struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
319
	struct ath_softc *sc = hw->priv;
320 321 322
	struct ath_hw *ah = sc->sc_ah;
	struct ath_regulatory *reg = ath9k_hw_regulatory(ah);

323
	ath_reg_notifier_apply(wiphy, request, reg);
324 325 326 327 328 329 330

	/* Set tx power */
	if (ah->curchan) {
		sc->config.txpowlimit = 2 * ah->curchan->chan->max_power;
		ath9k_ps_wakeup(sc);
		ath9k_hw_set_txpowerlimit(ah, sc->config.txpowlimit, false);
		sc->curtxpow = ath9k_hw_regulatory(ah)->power_limit;
331 332 333 334
		/* synchronize DFS detector if regulatory domain changed */
		if (sc->dfs_detector != NULL)
			sc->dfs_detector->set_dfs_domain(sc->dfs_detector,
							 request->dfs_region);
335 336
		ath9k_ps_restore(sc);
	}
S
Sujith 已提交
337 338 339 340 341 342 343 344 345
}

/*
 *  This function will allocate both the DMA descriptor structure, and the
 *  buffers it contains.  These are used to contain the descriptors used
 *  by the system.
*/
int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
		      struct list_head *head, const char *name,
346
		      int nbuf, int ndesc, bool is_tx)
S
Sujith 已提交
347 348
{
	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
349
	u8 *ds;
350
	int i, bsize, desc_len;
S
Sujith 已提交
351

352
	ath_dbg(common, CONFIG, "%s DMA: %u buffers %u desc/buf\n",
J
Joe Perches 已提交
353
		name, nbuf, ndesc);
S
Sujith 已提交
354 355

	INIT_LIST_HEAD(head);
356 357 358 359 360 361

	if (is_tx)
		desc_len = sc->sc_ah->caps.tx_desc_len;
	else
		desc_len = sizeof(struct ath_desc);

S
Sujith 已提交
362
	/* ath_desc must be a multiple of DWORDs */
363
	if ((desc_len % 4) != 0) {
364
		ath_err(common, "ath_desc not DWORD aligned\n");
365
		BUG_ON((desc_len % 4) != 0);
366
		return -ENOMEM;
S
Sujith 已提交
367 368
	}

369
	dd->dd_desc_len = desc_len * nbuf * ndesc;
S
Sujith 已提交
370 371 372 373 374 375 376 377 378 379 380 381

	/*
	 * Need additional DMA memory because we can't use
	 * descriptors that cross the 4K page boundary. Assume
	 * one skipped descriptor per 4K page.
	 */
	if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
		u32 ndesc_skipped =
			ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
		u32 dma_len;

		while (ndesc_skipped) {
382
			dma_len = ndesc_skipped * desc_len;
S
Sujith 已提交
383 384 385
			dd->dd_desc_len += dma_len;

			ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
386
		}
S
Sujith 已提交
387 388 389
	}

	/* allocate descriptors */
390 391 392 393 394
	dd->dd_desc = dmam_alloc_coherent(sc->dev, dd->dd_desc_len,
					  &dd->dd_desc_paddr, GFP_KERNEL);
	if (!dd->dd_desc)
		return -ENOMEM;

395
	ds = (u8 *) dd->dd_desc;
396
	ath_dbg(common, CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
J
Joe Perches 已提交
397 398
		name, ds, (u32) dd->dd_desc_len,
		ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
S
Sujith 已提交
399 400

	/* allocate buffers */
401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459
	if (is_tx) {
		struct ath_buf *bf;

		bsize = sizeof(struct ath_buf) * nbuf;
		bf = devm_kzalloc(sc->dev, bsize, GFP_KERNEL);
		if (!bf)
			return -ENOMEM;

		for (i = 0; i < nbuf; i++, bf++, ds += (desc_len * ndesc)) {
			bf->bf_desc = ds;
			bf->bf_daddr = DS2PHYS(dd, ds);

			if (!(sc->sc_ah->caps.hw_caps &
				  ATH9K_HW_CAP_4KB_SPLITTRANS)) {
				/*
				 * Skip descriptor addresses which can cause 4KB
				 * boundary crossing (addr + length) with a 32 dword
				 * descriptor fetch.
				 */
				while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
					BUG_ON((caddr_t) bf->bf_desc >=
						   ((caddr_t) dd->dd_desc +
						dd->dd_desc_len));

					ds += (desc_len * ndesc);
					bf->bf_desc = ds;
					bf->bf_daddr = DS2PHYS(dd, ds);
				}
			}
			list_add_tail(&bf->list, head);
		}
	} else {
		struct ath_rxbuf *bf;

		bsize = sizeof(struct ath_rxbuf) * nbuf;
		bf = devm_kzalloc(sc->dev, bsize, GFP_KERNEL);
		if (!bf)
			return -ENOMEM;

		for (i = 0; i < nbuf; i++, bf++, ds += (desc_len * ndesc)) {
			bf->bf_desc = ds;
			bf->bf_daddr = DS2PHYS(dd, ds);

			if (!(sc->sc_ah->caps.hw_caps &
				  ATH9K_HW_CAP_4KB_SPLITTRANS)) {
				/*
				 * Skip descriptor addresses which can cause 4KB
				 * boundary crossing (addr + length) with a 32 dword
				 * descriptor fetch.
				 */
				while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
					BUG_ON((caddr_t) bf->bf_desc >=
						   ((caddr_t) dd->dd_desc +
						dd->dd_desc_len));

					ds += (desc_len * ndesc);
					bf->bf_desc = ds;
					bf->bf_daddr = DS2PHYS(dd, ds);
				}
S
Sujith 已提交
460
			}
461
			list_add_tail(&bf->list, head);
S
Sujith 已提交
462 463 464 465 466
		}
	}
	return 0;
}

S
Sujith 已提交
467 468 469 470 471
static int ath9k_init_queues(struct ath_softc *sc)
{
	int i = 0;

	sc->beacon.beaconq = ath9k_hw_beaconq_setup(sc->sc_ah);
S
Sujith 已提交
472 473 474 475
	sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);

	ath_cabq_update(sc);

476 477
	sc->tx.uapsdq = ath_txq_setup(sc, ATH9K_TX_QUEUE_UAPSD, 0);

478
	for (i = 0; i < IEEE80211_NUM_ACS; i++) {
479
		sc->tx.txq_map[i] = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, i);
480
		sc->tx.txq_map[i]->mac80211_qnum = i;
481
		sc->tx.txq_max_pending[i] = ATH_MAX_QDEPTH;
482
	}
S
Sujith 已提交
483 484 485
	return 0;
}

486
static int ath9k_init_channels_rates(struct ath_softc *sc)
S
Sujith 已提交
487
{
488 489
	void *channels;

490 491 492 493
	BUILD_BUG_ON(ARRAY_SIZE(ath9k_2ghz_chantable) +
		     ARRAY_SIZE(ath9k_5ghz_chantable) !=
		     ATH9K_NUM_CHANNELS);

494
	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ) {
495
		channels = devm_kzalloc(sc->dev,
496 497 498 499
			sizeof(ath9k_2ghz_chantable), GFP_KERNEL);
		if (!channels)
		    return -ENOMEM;

500 501
		memcpy(channels, ath9k_2ghz_chantable,
		       sizeof(ath9k_2ghz_chantable));
502
		sc->sbands[IEEE80211_BAND_2GHZ].channels = channels;
S
Sujith 已提交
503 504 505 506 507 508
		sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
		sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
			ARRAY_SIZE(ath9k_2ghz_chantable);
		sc->sbands[IEEE80211_BAND_2GHZ].bitrates = ath9k_legacy_rates;
		sc->sbands[IEEE80211_BAND_2GHZ].n_bitrates =
			ARRAY_SIZE(ath9k_legacy_rates);
S
Sujith 已提交
509 510
	}

511
	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ) {
512
		channels = devm_kzalloc(sc->dev,
513
			sizeof(ath9k_5ghz_chantable), GFP_KERNEL);
514
		if (!channels)
515 516
			return -ENOMEM;

517 518
		memcpy(channels, ath9k_5ghz_chantable,
		       sizeof(ath9k_5ghz_chantable));
519
		sc->sbands[IEEE80211_BAND_5GHZ].channels = channels;
S
Sujith 已提交
520 521 522 523 524 525 526 527
		sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
		sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
			ARRAY_SIZE(ath9k_5ghz_chantable);
		sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
			ath9k_legacy_rates + 4;
		sc->sbands[IEEE80211_BAND_5GHZ].n_bitrates =
			ARRAY_SIZE(ath9k_legacy_rates) - 4;
	}
528
	return 0;
S
Sujith 已提交
529
}
S
Sujith 已提交
530

S
Sujith 已提交
531 532 533 534
static void ath9k_init_misc(struct ath_softc *sc)
{
	struct ath_common *common = ath9k_hw_common(sc->sc_ah);
	int i = 0;
535

S
Sujith 已提交
536
	setup_timer(&common->ani.timer, ath_ani_calibrate, (unsigned long)sc);
S
Sujith 已提交
537

538
	sc->last_rssi = ATH_RSSI_DUMMY_MARKER;
S
Sujith 已提交
539
	sc->config.txpowlimit = ATH_TXPOWER_MAX;
540
	memcpy(common->bssidmask, ath_bcast_mac, ETH_ALEN);
S
Sujith 已提交
541
	sc->beacon.slottime = ATH9K_SLOT_TIME_9;
S
Sujith 已提交
542

543
	for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++)
S
Sujith 已提交
544
		sc->beacon.bslot[i] = NULL;
545 546 547

	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
		sc->ant_comb.count = ATH_ANT_DIV_COMB_INIT_COUNT;
548 549 550 551 552 553 554

	sc->spec_config.enabled = 0;
	sc->spec_config.short_repeat = true;
	sc->spec_config.count = 8;
	sc->spec_config.endless = false;
	sc->spec_config.period = 0xFF;
	sc->spec_config.fft_period = 0xF;
S
Sujith 已提交
555
}
S
Sujith 已提交
556

557
static void ath9k_init_pcoem_platform(struct ath_softc *sc)
558 559
{
	struct ath_hw *ah = sc->sc_ah;
560
	struct ath9k_hw_capabilities *pCap = &ah->caps;
561 562 563 564 565
	struct ath_common *common = ath9k_hw_common(ah);

	if (common->bus_ops->ath_bus_type != ATH_PCI)
		return;

566 567
	if (sc->driver_data & (ATH9K_PCI_CUS198 |
			       ATH9K_PCI_CUS230)) {
568 569
		ah->config.xlna_gpio = 9;
		ah->config.xatten_margin_cfg = true;
570
		ah->config.alt_mingainidx = true;
571
		ah->config.ant_ctrl_comm2g_switch_enable = 0x000BBB88;
572 573
		sc->ant_comb.low_rssi_thresh = 20;
		sc->ant_comb.fast_div_bias = 3;
574

575 576 577
		ath_info(common, "Set parameters for %s\n",
			 (sc->driver_data & ATH9K_PCI_CUS198) ?
			 "CUS198" : "CUS230");
578 579 580
	}

	if (sc->driver_data & ATH9K_PCI_CUS217)
S
Sujith Manoharan 已提交
581
		ath_info(common, "CUS217 card detected\n");
582

S
Sujith Manoharan 已提交
583 584 585
	if (sc->driver_data & ATH9K_PCI_CUS252)
		ath_info(common, "CUS252 card detected\n");

586 587 588 589 590 591
	if (sc->driver_data & ATH9K_PCI_AR9565_1ANT)
		ath_info(common, "WB335 1-ANT card detected\n");

	if (sc->driver_data & ATH9K_PCI_AR9565_2ANT)
		ath_info(common, "WB335 2-ANT card detected\n");

592 593 594
	if (sc->driver_data & ATH9K_PCI_KILLER)
		ath_info(common, "Killer Wireless card detected\n");

595 596 597 598 599 600 601 602 603 604 605
	/*
	 * Some WB335 cards do not support antenna diversity. Since
	 * we use a hardcoded value for AR9565 instead of using the
	 * EEPROM/OTP data, remove the combining feature from
	 * the HW capabilities bitmap.
	 */
	if (sc->driver_data & (ATH9K_PCI_AR9565_1ANT | ATH9K_PCI_AR9565_2ANT)) {
		if (!(sc->driver_data & ATH9K_PCI_BT_ANT_DIV))
			pCap->hw_caps &= ~ATH9K_HW_CAP_ANT_DIV_COMB;
	}

606 607 608
	if (sc->driver_data & ATH9K_PCI_BT_ANT_DIV) {
		pCap->hw_caps |= ATH9K_HW_CAP_BT_ANT_DIV;
		ath_info(common, "Set BT/WLAN RX diversity capability\n");
609
	}
610 611 612 613 614

	if (sc->driver_data & ATH9K_PCI_D3_L1_WAR) {
		ah->config.pcie_waen = 0x0040473b;
		ath_info(common, "Enable WAR for ASPM D3/L1\n");
	}
615 616 617 618 619

	if (sc->driver_data & ATH9K_PCI_NO_PLL_PWRSAVE) {
		ah->config.no_pll_pwrsave = true;
		ath_info(common, "Disable PLL PowerSave\n");
	}
620 621
}

622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666
static void ath9k_eeprom_request_cb(const struct firmware *eeprom_blob,
				    void *ctx)
{
	struct ath9k_eeprom_ctx *ec = ctx;

	if (eeprom_blob)
		ec->ah->eeprom_blob = eeprom_blob;

	complete(&ec->complete);
}

static int ath9k_eeprom_request(struct ath_softc *sc, const char *name)
{
	struct ath9k_eeprom_ctx ec;
	struct ath_hw *ah = ah = sc->sc_ah;
	int err;

	/* try to load the EEPROM content asynchronously */
	init_completion(&ec.complete);
	ec.ah = sc->sc_ah;

	err = request_firmware_nowait(THIS_MODULE, 1, name, sc->dev, GFP_KERNEL,
				      &ec, ath9k_eeprom_request_cb);
	if (err < 0) {
		ath_err(ath9k_hw_common(ah),
			"EEPROM request failed\n");
		return err;
	}

	wait_for_completion(&ec.complete);

	if (!ah->eeprom_blob) {
		ath_err(ath9k_hw_common(ah),
			"Unable to load EEPROM file %s\n", name);
		return -EINVAL;
	}

	return 0;
}

static void ath9k_eeprom_release(struct ath_softc *sc)
{
	release_firmware(sc->sc_ah->eeprom_blob);
}

667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687
static int ath9k_init_soc_platform(struct ath_softc *sc)
{
	struct ath9k_platform_data *pdata = sc->dev->platform_data;
	struct ath_hw *ah = sc->sc_ah;
	int ret = 0;

	if (!pdata)
		return 0;

	if (pdata->eeprom_name) {
		ret = ath9k_eeprom_request(sc, pdata->eeprom_name);
		if (ret)
			return ret;
	}

	if (pdata->tx_gain_buffalo)
		ah->config.tx_gain_buffalo = true;

	return ret;
}

688
static int ath9k_init_softc(u16 devid, struct ath_softc *sc,
S
Sujith 已提交
689 690
			    const struct ath_bus_ops *bus_ops)
{
691
	struct ath9k_platform_data *pdata = sc->dev->platform_data;
S
Sujith 已提交
692
	struct ath_hw *ah = NULL;
693
	struct ath9k_hw_capabilities *pCap;
S
Sujith 已提交
694 695 696
	struct ath_common *common;
	int ret = 0, i;
	int csz = 0;
S
Sujith 已提交
697

698
	ah = devm_kzalloc(sc->dev, sizeof(struct ath_hw), GFP_KERNEL);
S
Sujith 已提交
699 700 701
	if (!ah)
		return -ENOMEM;

702
	ah->dev = sc->dev;
B
Ben Greear 已提交
703
	ah->hw = sc->hw;
S
Sujith 已提交
704
	ah->hw_version.devid = devid;
705 706
	ah->reg_ops.read = ath9k_ioread32;
	ah->reg_ops.write = ath9k_iowrite32;
707
	ah->reg_ops.rmw = ath9k_reg_rmw;
708
	atomic_set(&ah->intr_ref_cnt, -1);
S
Sujith 已提交
709
	sc->sc_ah = ah;
710
	pCap = &ah->caps;
S
Sujith 已提交
711

712 713
	common = ath9k_hw_common(ah);
	sc->dfs_detector = dfs_pattern_detector_init(common, NL80211_DFS_UNSET);
L
Luis R. Rodriguez 已提交
714
	sc->tx99_power = MAX_RATE_POWER + 1;
F
Felix Fietkau 已提交
715
	init_waitqueue_head(&sc->tx_wait);
716

717
	if (!pdata) {
718
		ah->ah_flags |= AH_USE_EEPROM;
719 720 721 722 723
		sc->sc_ah->led_pin = -1;
	} else {
		sc->sc_ah->gpio_mask = pdata->gpio_mask;
		sc->sc_ah->gpio_val = pdata->gpio_val;
		sc->sc_ah->led_pin = pdata->led_pin;
724
		ah->is_clk_25mhz = pdata->is_clk_25mhz;
725
		ah->get_mac_revision = pdata->get_mac_revision;
726
		ah->external_reset = pdata->external_reset;
727
	}
728

729
	common->ops = &ah->reg_ops;
S
Sujith 已提交
730 731 732 733 734
	common->bus_ops = bus_ops;
	common->ah = ah;
	common->hw = sc->hw;
	common->priv = sc;
	common->debug_mask = ath9k_debug;
735
	common->btcoex_enabled = ath9k_btcoex_enable == 1;
736
	common->disable_ani = false;
737

738 739 740
	/*
	 * Platform quirks.
	 */
741 742 743 744 745
	ath9k_init_pcoem_platform(sc);

	ret = ath9k_init_soc_platform(sc);
	if (ret)
		return ret;
746

747
	/*
748 749
	 * Enable WLAN/BT RX Antenna diversity only when:
	 *
750
	 * - BTCOEX is disabled.
751 752
	 * - the user manually requests the feature.
	 * - the HW cap is set using the platform data.
753
	 */
754
	if (!common->btcoex_enabled && ath9k_bt_ant_diversity &&
755
	    (pCap->hw_caps & ATH9K_HW_CAP_BT_ANT_DIV))
756
		common->bt_ant_diversity = 1;
757

758
	spin_lock_init(&common->cc_lock);
S
Sujith 已提交
759 760 761 762
	spin_lock_init(&sc->sc_serial_rw);
	spin_lock_init(&sc->sc_pm_lock);
	mutex_init(&sc->mutex);
	tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
763
	tasklet_init(&sc->bcon_tasklet, ath9k_beacon_tasklet,
S
Sujith 已提交
764 765
		     (unsigned long)sc);

766
	setup_timer(&sc->sleep_timer, ath_ps_full_sleep, (unsigned long)sc);
767 768 769 770 771 772
	INIT_WORK(&sc->hw_reset_work, ath_reset_work);
	INIT_WORK(&sc->hw_check_work, ath_hw_check);
	INIT_WORK(&sc->paprd_work, ath_paprd_calibrate);
	INIT_DELAYED_WORK(&sc->hw_pll_work, ath_hw_pll_work);
	setup_timer(&sc->rx_poll_timer, ath_rx_poll, (unsigned long)sc);

S
Sujith 已提交
773 774 775 776 777 778 779
	/*
	 * Cache line size is used to size and align various
	 * structures used to communicate with the hardware.
	 */
	ath_read_cachesize(common, &csz);
	common->cachelsz = csz << 2; /* convert to bytes */

780
	/* Initializes the hardware for all supported chipsets */
S
Sujith 已提交
781
	ret = ath9k_hw_init(ah);
782
	if (ret)
S
Sujith 已提交
783
		goto err_hw;
S
Sujith 已提交
784

785 786 787
	if (pdata && pdata->macaddr)
		memcpy(common->macaddr, pdata->macaddr, ETH_ALEN);

S
Sujith 已提交
788 789 790 791 792 793 794 795
	ret = ath9k_init_queues(sc);
	if (ret)
		goto err_queues;

	ret =  ath9k_init_btcoex(sc);
	if (ret)
		goto err_btcoex;

796 797 798 799
	ret = ath9k_init_channels_rates(sc);
	if (ret)
		goto err_btcoex;

800
	ath9k_cmn_init_crypto(sc->sc_ah);
S
Sujith 已提交
801
	ath9k_init_misc(sc);
802
	ath_fill_led_pin(sc);
S
Sujith 已提交
803

S
Sujith Manoharan 已提交
804 805 806
	if (common->bus_ops->aspm_init)
		common->bus_ops->aspm_init(common);

S
Sujith 已提交
807
	return 0;
S
Sujith 已提交
808 809

err_btcoex:
S
Sujith 已提交
810 811 812
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
		if (ATH_TXQ_SETUP(sc, i))
			ath_tx_cleanupq(sc, &sc->tx.txq[i]);
S
Sujith 已提交
813 814 815
err_queues:
	ath9k_hw_deinit(ah);
err_hw:
816
	ath9k_eeprom_release(sc);
L
Luis R. Rodriguez 已提交
817
	dev_kfree_skb_any(sc->tx99_skb);
S
Sujith 已提交
818
	return ret;
S
Sujith 已提交
819 820
}

821 822 823 824 825
static void ath9k_init_band_txpower(struct ath_softc *sc, int band)
{
	struct ieee80211_supported_band *sband;
	struct ieee80211_channel *chan;
	struct ath_hw *ah = sc->sc_ah;
826
	struct cfg80211_chan_def chandef;
827 828 829 830 831 832
	int i;

	sband = &sc->sbands[band];
	for (i = 0; i < sband->n_channels; i++) {
		chan = &sband->channels[i];
		ah->curchan = &ah->channels[chan->hw_value];
833
		cfg80211_chandef_create(&chandef, chan, NL80211_CHAN_HT20);
834
		ath9k_cmn_get_channel(sc->hw, ah, &chandef);
835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851
		ath9k_hw_set_txpowerlimit(ah, MAX_RATE_POWER, true);
	}
}

static void ath9k_init_txpower_limits(struct ath_softc *sc)
{
	struct ath_hw *ah = sc->sc_ah;
	struct ath9k_channel *curchan = ah->curchan;

	if (ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
		ath9k_init_band_txpower(sc, IEEE80211_BAND_2GHZ);
	if (ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
		ath9k_init_band_txpower(sc, IEEE80211_BAND_5GHZ);

	ah->curchan = curchan;
}

852 853 854 855 856 857 858 859 860 861 862
void ath9k_reload_chainmask_settings(struct ath_softc *sc)
{
	if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT))
		return;

	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
		setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
		setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
}

863 864 865 866 867 868 869 870 871 872 873 874
static const struct ieee80211_iface_limit if_limits[] = {
	{ .max = 2048,	.types = BIT(NL80211_IFTYPE_STATION) |
				 BIT(NL80211_IFTYPE_P2P_CLIENT) |
				 BIT(NL80211_IFTYPE_WDS) },
	{ .max = 8,	.types =
#ifdef CONFIG_MAC80211_MESH
				 BIT(NL80211_IFTYPE_MESH_POINT) |
#endif
				 BIT(NL80211_IFTYPE_AP) |
				 BIT(NL80211_IFTYPE_P2P_GO) },
};

875
static const struct ieee80211_iface_limit if_dfs_limits[] = {
S
Simon Wunderlich 已提交
876
	{ .max = 1,	.types = BIT(NL80211_IFTYPE_AP) |
C
Chun-Yeow Yeoh 已提交
877 878 879
#ifdef CONFIG_MAC80211_MESH
				 BIT(NL80211_IFTYPE_MESH_POINT) |
#endif
S
Simon Wunderlich 已提交
880
				 BIT(NL80211_IFTYPE_ADHOC) },
881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896
};

static const struct ieee80211_iface_combination if_comb[] = {
	{
		.limits = if_limits,
		.n_limits = ARRAY_SIZE(if_limits),
		.max_interfaces = 2048,
		.num_different_channels = 1,
		.beacon_int_infra_match = true,
	},
	{
		.limits = if_dfs_limits,
		.n_limits = ARRAY_SIZE(if_dfs_limits),
		.max_interfaces = 1,
		.num_different_channels = 1,
		.beacon_int_infra_match = true,
897 898
		.radar_detect_widths =	BIT(NL80211_CHAN_WIDTH_20_NOHT) |
					BIT(NL80211_CHAN_WIDTH_20),
899
	}
900
};
901

S
Sujith 已提交
902
void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
S
Sujith 已提交
903
{
904 905
	struct ath_hw *ah = sc->sc_ah;
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
906

S
Sujith 已提交
907 908 909 910 911
	hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
		IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
		IEEE80211_HW_SIGNAL_DBM |
		IEEE80211_HW_SUPPORTS_PS |
		IEEE80211_HW_PS_NULLFUNC_STACK |
912
		IEEE80211_HW_SPECTRUM_MGMT |
913
		IEEE80211_HW_REPORTS_TX_ACK_STATUS |
914 915
		IEEE80211_HW_SUPPORTS_RC_TABLE |
		IEEE80211_HW_SUPPORTS_HT_CCK_RATES;
S
Sujith 已提交
916

917 918 919 920 921 922 923
	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
		hw->flags |= IEEE80211_HW_AMPDU_AGGREGATION;

		if (AR_SREV_9280_20_OR_LATER(ah))
			hw->radiotap_mcs_details |=
				IEEE80211_RADIOTAP_MCS_HAVE_STBC;
	}
924

925
	if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || ath9k_modparam_nohwcrypt)
S
Sujith 已提交
926 927
		hw->flags |= IEEE80211_HW_MFP_CAPABLE;

928 929
	hw->wiphy->features |= NL80211_FEATURE_ACTIVE_MONITOR;

L
Luis R. Rodriguez 已提交
930 931 932 933 934 935 936 937 938 939 940 941
	if (!config_enabled(CONFIG_ATH9K_TX99)) {
		hw->wiphy->interface_modes =
			BIT(NL80211_IFTYPE_P2P_GO) |
			BIT(NL80211_IFTYPE_P2P_CLIENT) |
			BIT(NL80211_IFTYPE_AP) |
			BIT(NL80211_IFTYPE_WDS) |
			BIT(NL80211_IFTYPE_STATION) |
			BIT(NL80211_IFTYPE_ADHOC) |
			BIT(NL80211_IFTYPE_MESH_POINT);
		hw->wiphy->iface_combinations = if_comb;
		hw->wiphy->n_iface_combinations = ARRAY_SIZE(if_comb);
	}
942

943
	hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
S
Sujith 已提交
944

J
Jouni Malinen 已提交
945
	hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
J
Jouni Malinen 已提交
946
	hw->wiphy->flags |= WIPHY_FLAG_SUPPORTS_TDLS;
947
	hw->wiphy->flags |= WIPHY_FLAG_HAS_REMAIN_ON_CHANNEL;
948
	hw->wiphy->flags |= WIPHY_FLAG_SUPPORTS_5_10_MHZ;
949
	hw->wiphy->flags |= WIPHY_FLAG_HAS_CHANNEL_SWITCH;
J
Jouni Malinen 已提交
950

S
Sujith 已提交
951 952 953
	hw->queues = 4;
	hw->max_rates = 4;
	hw->channel_change_time = 5000;
954
	hw->max_listen_interval = 1;
955
	hw->max_rate_tries = 10;
S
Sujith 已提交
956 957 958
	hw->sta_data_size = sizeof(struct ath_node);
	hw->vif_data_size = sizeof(struct ath_vif);

959 960 961 962 963 964 965 966 967 968
	hw->wiphy->available_antennas_rx = BIT(ah->caps.max_rxchains) - 1;
	hw->wiphy->available_antennas_tx = BIT(ah->caps.max_txchains) - 1;

	/* single chain devices with rx diversity */
	if (ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
		hw->wiphy->available_antennas_rx = BIT(0) | BIT(1);

	sc->ant_rx = hw->wiphy->available_antennas_rx;
	sc->ant_tx = hw->wiphy->available_antennas_tx;

969
	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
S
Sujith 已提交
970 971
		hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
			&sc->sbands[IEEE80211_BAND_2GHZ];
972
	if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
S
Sujith 已提交
973 974
		hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
			&sc->sbands[IEEE80211_BAND_5GHZ];
S
Sujith 已提交
975

976
	ath9k_init_wow(hw);
977
	ath9k_reload_chainmask_settings(sc);
S
Sujith 已提交
978 979

	SET_IEEE80211_PERM_ADDR(hw, common->macaddr);
S
Sujith 已提交
980 981
}

982
int ath9k_init_device(u16 devid, struct ath_softc *sc,
S
Sujith 已提交
983 984 985 986 987
		    const struct ath_bus_ops *bus_ops)
{
	struct ieee80211_hw *hw = sc->hw;
	struct ath_common *common;
	struct ath_hw *ah;
S
Sujith 已提交
988
	int error = 0;
S
Sujith 已提交
989 990
	struct ath_regulatory *reg;

S
Sujith 已提交
991
	/* Bring up device */
992
	error = ath9k_init_softc(devid, sc, bus_ops);
993 994
	if (error)
		return error;
S
Sujith 已提交
995 996 997

	ah = sc->sc_ah;
	common = ath9k_hw_common(ah);
S
Sujith 已提交
998
	ath9k_set_hw_capab(sc, hw);
S
Sujith 已提交
999

S
Sujith 已提交
1000
	/* Initialize regulatory */
S
Sujith 已提交
1001 1002 1003
	error = ath_regd_init(&common->regulatory, sc->hw->wiphy,
			      ath9k_reg_notifier);
	if (error)
1004
		goto deinit;
S
Sujith 已提交
1005 1006 1007

	reg = &common->regulatory;

S
Sujith 已提交
1008
	/* Setup TX DMA */
S
Sujith 已提交
1009 1010
	error = ath_tx_init(sc, ATH_TXBUF);
	if (error != 0)
1011
		goto deinit;
S
Sujith 已提交
1012

S
Sujith 已提交
1013
	/* Setup RX DMA */
S
Sujith 已提交
1014 1015
	error = ath_rx_init(sc, ATH_RXBUF);
	if (error != 0)
1016
		goto deinit;
S
Sujith 已提交
1017

1018 1019
	ath9k_init_txpower_limits(sc);

1020 1021 1022 1023 1024 1025 1026
#ifdef CONFIG_MAC80211_LEDS
	/* must be initialized before ieee80211_register_hw */
	sc->led_cdev.default_trigger = ieee80211_create_tpt_led_trigger(sc->hw,
		IEEE80211_TPT_LEDTRIG_FL_RADIO, ath9k_tpt_blink,
		ARRAY_SIZE(ath9k_tpt_blink));
#endif

S
Sujith 已提交
1027
	/* Register with mac80211 */
S
Sujith 已提交
1028
	error = ieee80211_register_hw(hw);
S
Sujith 已提交
1029
	if (error)
1030
		goto rx_cleanup;
S
Sujith 已提交
1031

1032 1033
	error = ath9k_init_debug(ah);
	if (error) {
1034
		ath_err(common, "Unable to create debugfs files\n");
1035
		goto unregister;
1036 1037
	}

S
Sujith 已提交
1038
	/* Handle world regulatory */
S
Sujith 已提交
1039 1040 1041
	if (!ath_is_world_regd(reg)) {
		error = regulatory_hint(hw->wiphy, reg->alpha2);
		if (error)
1042
			goto debug_cleanup;
S
Sujith 已提交
1043 1044
	}

S
Sujith 已提交
1045
	ath_init_leds(sc);
S
Sujith 已提交
1046 1047 1048 1049
	ath_start_rfkill_poll(sc);

	return 0;

1050 1051
debug_cleanup:
	ath9k_deinit_debug(sc);
1052
unregister:
S
Sujith 已提交
1053
	ieee80211_unregister_hw(hw);
1054
rx_cleanup:
S
Sujith 已提交
1055
	ath_rx_cleanup(sc);
1056
deinit:
S
Sujith 已提交
1057
	ath9k_deinit_softc(sc);
S
Sujith 已提交
1058 1059 1060 1061 1062 1063 1064
	return error;
}

/*****************************/
/*     De-Initialization     */
/*****************************/

S
Sujith 已提交
1065
static void ath9k_deinit_softc(struct ath_softc *sc)
S
Sujith 已提交
1066
{
S
Sujith 已提交
1067
	int i = 0;
S
Sujith 已提交
1068

1069
	ath9k_deinit_btcoex(sc);
1070

S
Sujith 已提交
1071 1072 1073 1074
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
		if (ATH_TXQ_SETUP(sc, i))
			ath_tx_cleanupq(sc, &sc->tx.txq[i]);

1075
	del_timer_sync(&sc->sleep_timer);
S
Sujith 已提交
1076
	ath9k_hw_deinit(sc->sc_ah);
1077 1078
	if (sc->dfs_detector != NULL)
		sc->dfs_detector->exit(sc->dfs_detector);
S
Sujith 已提交
1079

1080
	ath9k_eeprom_release(sc);
S
Sujith 已提交
1081 1082
}

S
Sujith 已提交
1083
void ath9k_deinit_device(struct ath_softc *sc)
S
Sujith 已提交
1084 1085 1086 1087 1088 1089
{
	struct ieee80211_hw *hw = sc->hw;

	ath9k_ps_wakeup(sc);

	wiphy_rfkill_stop_polling(sc->hw->wiphy);
S
Sujith 已提交
1090
	ath_deinit_leds(sc);
S
Sujith 已提交
1091

1092 1093
	ath9k_ps_restore(sc);

1094
	ath9k_deinit_debug(sc);
S
Sujith 已提交
1095 1096
	ieee80211_unregister_hw(hw);
	ath_rx_cleanup(sc);
S
Sujith 已提交
1097
	ath9k_deinit_softc(sc);
S
Sujith 已提交
1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110
}

/************************/
/*     Module Hooks     */
/************************/

static int __init ath9k_init(void)
{
	int error;

	/* Register rate control algorithm */
	error = ath_rate_control_register();
	if (error != 0) {
1111 1112
		pr_err("Unable to register rate control algorithm: %d\n",
		       error);
S
Sujith 已提交
1113 1114 1115 1116 1117
		goto err_out;
	}

	error = ath_pci_init();
	if (error < 0) {
1118
		pr_err("No PCI devices found, driver not installed\n");
S
Sujith 已提交
1119
		error = -ENODEV;
1120
		goto err_rate_unregister;
S
Sujith 已提交
1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142
	}

	error = ath_ahb_init();
	if (error < 0) {
		error = -ENODEV;
		goto err_pci_exit;
	}

	return 0;

 err_pci_exit:
	ath_pci_exit();

 err_rate_unregister:
	ath_rate_control_unregister();
 err_out:
	return error;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
1143
	is_ath9k_unloaded = true;
S
Sujith 已提交
1144 1145 1146
	ath_ahb_exit();
	ath_pci_exit();
	ath_rate_control_unregister();
1147
	pr_info("%s: Driver unloaded\n", dev_info);
S
Sujith 已提交
1148 1149
}
module_exit(ath9k_exit);