exynos4.dtsi 15.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * Samsung's Exynos4 SoC series common device tree source
 *
 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
 *		http://www.samsung.com
 * Copyright (c) 2010-2011 Linaro Ltd.
 *		www.linaro.org
 *
 * Samsung's Exynos4 SoC series device nodes are listed in this file.  Particular
 * SoCs from Exynos4 series can include this file and provide values for SoCs
 * specfic bindings.
 *
 * Note: This file does not include device nodes for all the controllers in
 * Exynos4 SoCs. As device tree coverage for Exynos4 increases, additional
 * nodes can be added to this file.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

22
#include <dt-bindings/clock/exynos4.h>
23
#include <dt-bindings/clock/exynos-audss-clk.h>
24
#include "skeleton.dtsi"
25 26 27 28 29 30 31 32

/ {
	interrupt-parent = <&gic>;

	aliases {
		spi0 = &spi_0;
		spi1 = &spi_1;
		spi2 = &spi_2;
33 34 35 36 37 38 39 40
		i2c0 = &i2c_0;
		i2c1 = &i2c_1;
		i2c2 = &i2c_2;
		i2c3 = &i2c_3;
		i2c4 = &i2c_4;
		i2c5 = &i2c_5;
		i2c6 = &i2c_6;
		i2c7 = &i2c_7;
41 42 43 44 45 46
		csis0 = &csis_0;
		csis1 = &csis_1;
		fimc0 = &fimc_0;
		fimc1 = &fimc_1;
		fimc2 = &fimc_2;
		fimc3 = &fimc_3;
47 48 49 50
		serial0 = &serial_0;
		serial1 = &serial_1;
		serial2 = &serial_2;
		serial3 = &serial_3;
51 52
	};

53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69
	clock_audss: clock-controller@03810000 {
		compatible = "samsung,exynos4210-audss-clock";
		reg = <0x03810000 0x0C>;
		#clock-cells = <1>;
	};

	i2s0: i2s@03830000 {
		compatible = "samsung,s5pv210-i2s";
		reg = <0x03830000 0x100>;
		clocks = <&clock_audss EXYNOS_I2S_BUS>;
		clock-names = "iis";
		dmas = <&pdma0 12>, <&pdma0 11>, <&pdma0 10>;
		dma-names = "tx", "rx", "tx-sec";
		samsung,idma-addr = <0x03000000>;
		status = "disabled";
	};

70 71 72 73 74
	chipid@10000000 {
		compatible = "samsung,exynos4210-chipid";
		reg = <0x10000000 0x100>;
	};

75 76 77 78 79 80
	mipi_phy: video-phy@10020710 {
		compatible = "samsung,s5pv210-mipi-video-phy";
		reg = <0x10020710 8>;
		#phy-cells = <1>;
	};

81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
	pd_mfc: mfc-power-domain@10023C40 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10023C40 0x20>;
	};

	pd_g3d: g3d-power-domain@10023C60 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10023C60 0x20>;
	};

	pd_lcd0: lcd0-power-domain@10023C80 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10023C80 0x20>;
	};

	pd_tv: tv-power-domain@10023C20 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10023C20 0x20>;
	};

	pd_cam: cam-power-domain@10023C00 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10023C00 0x20>;
	};

	pd_gps: gps-power-domain@10023CE0 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10023CE0 0x20>;
109 110
	};

111 112 113 114 115
	pd_gps_alive: gps-alive-power-domain@10023D00 {
		compatible = "samsung,exynos4210-pd";
		reg = <0x10023D00 0x20>;
	};

116
	gic: interrupt-controller@10490000 {
117 118 119
		compatible = "arm,cortex-a9-gic";
		#interrupt-cells = <3>;
		interrupt-controller;
120
		reg = <0x10490000 0x10000>, <0x10480000 0x10000>;
121 122
	};

123
	combiner: interrupt-controller@10440000 {
124 125 126 127 128 129
		compatible = "samsung,exynos4210-combiner";
		#interrupt-cells = <2>;
		interrupt-controller;
		reg = <0x10440000 0x1000>;
	};

130 131 132 133 134 135
	pmu {
		compatible = "arm,cortex-a9-pmu";
		interrupt-parent = <&combiner>;
		interrupts = <2 2>, <3 2>;
	};

136
	sys_reg: syscon@10010000 {
137 138 139 140
		compatible = "samsung,exynos4-sysreg", "syscon";
		reg = <0x10010000 0x400>;
	};

141 142 143 144 145
	pmu_system_controller: system-controller@10020000 {
		compatible = "samsung,exynos4210-pmu", "syscon";
		reg = <0x10020000 0x4000>;
	};

146 147 148 149 150 151 152
	dsi_0: dsi@11C80000 {
		compatible = "samsung,exynos4210-mipi-dsi";
		reg = <0x11C80000 0x10000>;
		interrupts = <0 79 0>;
		samsung,power-domain = <&pd_lcd0>;
		phys = <&mipi_phy 1>;
		phy-names = "dsim";
153
		clocks = <&clock CLK_DSIM0>, <&clock CLK_SCLK_MIPI0>;
154 155 156 157 158 159
		clock-names = "bus_clk", "pll_clk";
		status = "disabled";
		#address-cells = <1>;
		#size-cells = <0>;
	};

160 161 162 163 164
	camera {
		compatible = "samsung,fimc", "simple-bus";
		status = "disabled";
		#address-cells = <1>;
		#size-cells = <1>;
165 166
		#clock-cells = <1>;
		clock-output-names = "cam_a_clkout", "cam_b_clkout";
167 168 169 170 171 172
		ranges;

		fimc_0: fimc@11800000 {
			compatible = "samsung,exynos4210-fimc";
			reg = <0x11800000 0x1000>;
			interrupts = <0 84 0>;
173
			clocks = <&clock CLK_FIMC0>, <&clock CLK_SCLK_FIMC0>;
174 175 176 177 178 179 180 181 182 183
			clock-names = "fimc", "sclk_fimc";
			samsung,power-domain = <&pd_cam>;
			samsung,sysreg = <&sys_reg>;
			status = "disabled";
		};

		fimc_1: fimc@11810000 {
			compatible = "samsung,exynos4210-fimc";
			reg = <0x11810000 0x1000>;
			interrupts = <0 85 0>;
184
			clocks = <&clock CLK_FIMC1>, <&clock CLK_SCLK_FIMC1>;
185 186 187 188 189 190 191 192 193 194
			clock-names = "fimc", "sclk_fimc";
			samsung,power-domain = <&pd_cam>;
			samsung,sysreg = <&sys_reg>;
			status = "disabled";
		};

		fimc_2: fimc@11820000 {
			compatible = "samsung,exynos4210-fimc";
			reg = <0x11820000 0x1000>;
			interrupts = <0 86 0>;
195
			clocks = <&clock CLK_FIMC2>, <&clock CLK_SCLK_FIMC2>;
196 197 198 199 200 201 202 203 204 205
			clock-names = "fimc", "sclk_fimc";
			samsung,power-domain = <&pd_cam>;
			samsung,sysreg = <&sys_reg>;
			status = "disabled";
		};

		fimc_3: fimc@11830000 {
			compatible = "samsung,exynos4210-fimc";
			reg = <0x11830000 0x1000>;
			interrupts = <0 87 0>;
206
			clocks = <&clock CLK_FIMC3>, <&clock CLK_SCLK_FIMC3>;
207 208 209 210 211 212 213 214 215 216
			clock-names = "fimc", "sclk_fimc";
			samsung,power-domain = <&pd_cam>;
			samsung,sysreg = <&sys_reg>;
			status = "disabled";
		};

		csis_0: csis@11880000 {
			compatible = "samsung,exynos4210-csis";
			reg = <0x11880000 0x4000>;
			interrupts = <0 78 0>;
217
			clocks = <&clock CLK_CSIS0>, <&clock CLK_SCLK_CSIS0>;
218 219 220
			clock-names = "csis", "sclk_csis";
			bus-width = <4>;
			samsung,power-domain = <&pd_cam>;
221 222
			phys = <&mipi_phy 0>;
			phy-names = "csis";
223 224 225 226 227 228 229 230 231
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};

		csis_1: csis@11890000 {
			compatible = "samsung,exynos4210-csis";
			reg = <0x11890000 0x4000>;
			interrupts = <0 80 0>;
232
			clocks = <&clock CLK_CSIS1>, <&clock CLK_SCLK_CSIS1>;
233 234 235
			clock-names = "csis", "sclk_csis";
			bus-width = <2>;
			samsung,power-domain = <&pd_cam>;
236 237
			phys = <&mipi_phy 2>;
			phy-names = "csis";
238 239 240 241 242 243
			status = "disabled";
			#address-cells = <1>;
			#size-cells = <0>;
		};
	};

244 245 246 247
	watchdog@10060000 {
		compatible = "samsung,s3c2410-wdt";
		reg = <0x10060000 0x100>;
		interrupts = <0 43 0>;
248
		clocks = <&clock CLK_WDT>;
249
		clock-names = "watchdog";
250
		status = "disabled";
251 252 253 254 255 256
	};

	rtc@10070000 {
		compatible = "samsung,s3c6410-rtc";
		reg = <0x10070000 0x100>;
		interrupts = <0 44 0>, <0 45 0>;
257
		clocks = <&clock CLK_RTC>;
258
		clock-names = "rtc";
259
		status = "disabled";
260 261 262 263 264 265
	};

	keypad@100A0000 {
		compatible = "samsung,s5pv210-keypad";
		reg = <0x100A0000 0x100>;
		interrupts = <0 109 0>;
266
		clocks = <&clock CLK_KEYIF>;
267
		clock-names = "keypad";
268
		status = "disabled";
269 270 271 272 273 274
	};

	sdhci@12510000 {
		compatible = "samsung,exynos4210-sdhci";
		reg = <0x12510000 0x100>;
		interrupts = <0 73 0>;
275
		clocks = <&clock CLK_SDMMC0>, <&clock CLK_SCLK_MMC0>;
276
		clock-names = "hsmmc", "mmc_busclk.2";
277
		status = "disabled";
278 279 280 281 282 283
	};

	sdhci@12520000 {
		compatible = "samsung,exynos4210-sdhci";
		reg = <0x12520000 0x100>;
		interrupts = <0 74 0>;
284
		clocks = <&clock CLK_SDMMC1>, <&clock CLK_SCLK_MMC1>;
285
		clock-names = "hsmmc", "mmc_busclk.2";
286
		status = "disabled";
287 288 289 290 291 292
	};

	sdhci@12530000 {
		compatible = "samsung,exynos4210-sdhci";
		reg = <0x12530000 0x100>;
		interrupts = <0 75 0>;
293
		clocks = <&clock CLK_SDMMC2>, <&clock CLK_SCLK_MMC2>;
294
		clock-names = "hsmmc", "mmc_busclk.2";
295
		status = "disabled";
296 297 298 299 300 301
	};

	sdhci@12540000 {
		compatible = "samsung,exynos4210-sdhci";
		reg = <0x12540000 0x100>;
		interrupts = <0 76 0>;
302
		clocks = <&clock CLK_SDMMC3>, <&clock CLK_SCLK_MMC3>;
303
		clock-names = "hsmmc", "mmc_busclk.2";
304
		status = "disabled";
305 306 307 308 309 310 311 312 313 314
	};

	exynos_usbphy: exynos-usbphy@125B0000 {
		compatible = "samsung,exynos4210-usb2-phy";
		reg = <0x125B0000 0x100>;
		samsung,pmureg-phandle = <&pmu_system_controller>;
		clocks = <&clock CLK_USB_DEVICE>, <&clock CLK_XUSBXTI>;
		clock-names = "phy", "ref";
		#phy-cells = <1>;
		status = "disabled";
315 316 317 318 319 320 321 322 323 324 325
	};

	hsotg@12480000 {
		compatible = "samsung,s3c6400-hsotg";
		reg = <0x12480000 0x20000>;
		interrupts = <0 71 0>;
		clocks = <&clock CLK_USB_DEVICE>;
		clock-names = "otg";
		phys = <&exynos_usbphy 0>;
		phy-names = "usb2-phy";
		status = "disabled";
326 327
	};

328 329 330 331
	ehci@12580000 {
		compatible = "samsung,exynos4210-ehci";
		reg = <0x12580000 0x100>;
		interrupts = <0 70 0>;
332
		clocks = <&clock CLK_USB_HOST>;
333 334
		clock-names = "usbhost";
		status = "disabled";
335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351
		#address-cells = <1>;
		#size-cells = <0>;
		port@0 {
		    reg = <0>;
		    phys = <&exynos_usbphy 1>;
		    status = "disabled";
		};
		port@1 {
		    reg = <1>;
		    phys = <&exynos_usbphy 2>;
		    status = "disabled";
		};
		port@2 {
		    reg = <2>;
		    phys = <&exynos_usbphy 3>;
		    status = "disabled";
		};
352 353 354 355 356 357
	};

	ohci@12590000 {
		compatible = "samsung,exynos4210-ohci";
		reg = <0x12590000 0x100>;
		interrupts = <0 70 0>;
358
		clocks = <&clock CLK_USB_HOST>;
359 360
		clock-names = "usbhost";
		status = "disabled";
361 362 363 364 365 366 367
		#address-cells = <1>;
		#size-cells = <0>;
		port@0 {
		    reg = <0>;
		    phys = <&exynos_usbphy 1>;
		    status = "disabled";
		};
368 369
	};

370
	i2s1: i2s@13960000 {
371
		compatible = "samsung,s3c6410-i2s";
372 373 374 375 376 377 378 379 380
		reg = <0x13960000 0x100>;
		clocks = <&clock CLK_I2S1>;
		clock-names = "iis";
		dmas = <&pdma1 12>, <&pdma1 11>;
		dma-names = "tx", "rx";
		status = "disabled";
	};

	i2s2: i2s@13970000 {
381
		compatible = "samsung,s3c6410-i2s";
382 383 384 385 386 387 388 389
		reg = <0x13970000 0x100>;
		clocks = <&clock CLK_I2S2>;
		clock-names = "iis";
		dmas = <&pdma0 14>, <&pdma0 13>;
		dma-names = "tx", "rx";
		status = "disabled";
	};

390 391 392 393 394
	mfc: codec@13400000 {
		compatible = "samsung,mfc-v5";
		reg = <0x13400000 0x10000>;
		interrupts = <0 94 0>;
		samsung,power-domain = <&pd_mfc>;
395 396
		clocks = <&clock CLK_MFC>, <&clock CLK_SCLK_MFC>;
		clock-names = "mfc", "sclk_mfc";
397 398 399
		status = "disabled";
	};

400
	serial_0: serial@13800000 {
401 402 403
		compatible = "samsung,exynos4210-uart";
		reg = <0x13800000 0x100>;
		interrupts = <0 52 0>;
404
		clocks = <&clock CLK_UART0>, <&clock CLK_SCLK_UART0>;
405
		clock-names = "uart", "clk_uart_baud0";
406
		status = "disabled";
407 408
	};

409
	serial_1: serial@13810000 {
410 411 412
		compatible = "samsung,exynos4210-uart";
		reg = <0x13810000 0x100>;
		interrupts = <0 53 0>;
413
		clocks = <&clock CLK_UART1>, <&clock CLK_SCLK_UART1>;
414
		clock-names = "uart", "clk_uart_baud0";
415
		status = "disabled";
416 417
	};

418
	serial_2: serial@13820000 {
419 420 421
		compatible = "samsung,exynos4210-uart";
		reg = <0x13820000 0x100>;
		interrupts = <0 54 0>;
422
		clocks = <&clock CLK_UART2>, <&clock CLK_SCLK_UART2>;
423
		clock-names = "uart", "clk_uart_baud0";
424
		status = "disabled";
425 426
	};

427
	serial_3: serial@13830000 {
428 429 430
		compatible = "samsung,exynos4210-uart";
		reg = <0x13830000 0x100>;
		interrupts = <0 55 0>;
431
		clocks = <&clock CLK_UART3>, <&clock CLK_SCLK_UART3>;
432
		clock-names = "uart", "clk_uart_baud0";
433
		status = "disabled";
434 435
	};

436
	i2c_0: i2c@13860000 {
437 438
		#address-cells = <1>;
		#size-cells = <0>;
439 440 441
		compatible = "samsung,s3c2440-i2c";
		reg = <0x13860000 0x100>;
		interrupts = <0 58 0>;
442
		clocks = <&clock CLK_I2C0>;
443
		clock-names = "i2c";
444 445
		pinctrl-names = "default";
		pinctrl-0 = <&i2c0_bus>;
446
		status = "disabled";
447 448
	};

449
	i2c_1: i2c@13870000 {
450 451
		#address-cells = <1>;
		#size-cells = <0>;
452 453 454
		compatible = "samsung,s3c2440-i2c";
		reg = <0x13870000 0x100>;
		interrupts = <0 59 0>;
455
		clocks = <&clock CLK_I2C1>;
456
		clock-names = "i2c";
457 458
		pinctrl-names = "default";
		pinctrl-0 = <&i2c1_bus>;
459
		status = "disabled";
460 461
	};

462
	i2c_2: i2c@13880000 {
463 464
		#address-cells = <1>;
		#size-cells = <0>;
465 466 467
		compatible = "samsung,s3c2440-i2c";
		reg = <0x13880000 0x100>;
		interrupts = <0 60 0>;
468
		clocks = <&clock CLK_I2C2>;
469
		clock-names = "i2c";
470 471
		pinctrl-names = "default";
		pinctrl-0 = <&i2c2_bus>;
472
		status = "disabled";
473 474
	};

475
	i2c_3: i2c@13890000 {
476 477
		#address-cells = <1>;
		#size-cells = <0>;
478 479 480
		compatible = "samsung,s3c2440-i2c";
		reg = <0x13890000 0x100>;
		interrupts = <0 61 0>;
481
		clocks = <&clock CLK_I2C3>;
482
		clock-names = "i2c";
483 484
		pinctrl-names = "default";
		pinctrl-0 = <&i2c3_bus>;
485
		status = "disabled";
486 487
	};

488
	i2c_4: i2c@138A0000 {
489 490
		#address-cells = <1>;
		#size-cells = <0>;
491 492 493
		compatible = "samsung,s3c2440-i2c";
		reg = <0x138A0000 0x100>;
		interrupts = <0 62 0>;
494
		clocks = <&clock CLK_I2C4>;
495
		clock-names = "i2c";
496 497
		pinctrl-names = "default";
		pinctrl-0 = <&i2c4_bus>;
498
		status = "disabled";
499 500
	};

501
	i2c_5: i2c@138B0000 {
502 503
		#address-cells = <1>;
		#size-cells = <0>;
504 505 506
		compatible = "samsung,s3c2440-i2c";
		reg = <0x138B0000 0x100>;
		interrupts = <0 63 0>;
507
		clocks = <&clock CLK_I2C5>;
508
		clock-names = "i2c";
509 510
		pinctrl-names = "default";
		pinctrl-0 = <&i2c5_bus>;
511
		status = "disabled";
512 513
	};

514
	i2c_6: i2c@138C0000 {
515 516
		#address-cells = <1>;
		#size-cells = <0>;
517 518 519
		compatible = "samsung,s3c2440-i2c";
		reg = <0x138C0000 0x100>;
		interrupts = <0 64 0>;
520
		clocks = <&clock CLK_I2C6>;
521
		clock-names = "i2c";
522 523
		pinctrl-names = "default";
		pinctrl-0 = <&i2c6_bus>;
524
		status = "disabled";
525 526
	};

527
	i2c_7: i2c@138D0000 {
528 529
		#address-cells = <1>;
		#size-cells = <0>;
530 531 532
		compatible = "samsung,s3c2440-i2c";
		reg = <0x138D0000 0x100>;
		interrupts = <0 65 0>;
533
		clocks = <&clock CLK_I2C7>;
534
		clock-names = "i2c";
535 536
		pinctrl-names = "default";
		pinctrl-0 = <&i2c7_bus>;
537
		status = "disabled";
538 539 540 541 542 543
	};

	spi_0: spi@13920000 {
		compatible = "samsung,exynos4210-spi";
		reg = <0x13920000 0x100>;
		interrupts = <0 66 0>;
544 545
		dmas = <&pdma0 7>, <&pdma0 6>;
		dma-names = "tx", "rx";
546 547
		#address-cells = <1>;
		#size-cells = <0>;
548
		clocks = <&clock CLK_SPI0>, <&clock CLK_SCLK_SPI0>;
549
		clock-names = "spi", "spi_busclk0";
550 551
		pinctrl-names = "default";
		pinctrl-0 = <&spi0_bus>;
552
		status = "disabled";
553 554 555 556 557 558
	};

	spi_1: spi@13930000 {
		compatible = "samsung,exynos4210-spi";
		reg = <0x13930000 0x100>;
		interrupts = <0 67 0>;
559 560
		dmas = <&pdma1 7>, <&pdma1 6>;
		dma-names = "tx", "rx";
561 562
		#address-cells = <1>;
		#size-cells = <0>;
563
		clocks = <&clock CLK_SPI1>, <&clock CLK_SCLK_SPI1>;
564
		clock-names = "spi", "spi_busclk0";
565 566
		pinctrl-names = "default";
		pinctrl-0 = <&spi1_bus>;
567
		status = "disabled";
568 569 570 571 572 573
	};

	spi_2: spi@13940000 {
		compatible = "samsung,exynos4210-spi";
		reg = <0x13940000 0x100>;
		interrupts = <0 68 0>;
574 575
		dmas = <&pdma0 9>, <&pdma0 8>;
		dma-names = "tx", "rx";
576 577
		#address-cells = <1>;
		#size-cells = <0>;
578
		clocks = <&clock CLK_SPI2>, <&clock CLK_SCLK_SPI2>;
579
		clock-names = "spi", "spi_busclk0";
580 581
		pinctrl-names = "default";
		pinctrl-0 = <&spi2_bus>;
582
		status = "disabled";
583 584
	};

585 586 587 588
	pwm@139D0000 {
		compatible = "samsung,exynos4210-pwm";
		reg = <0x139D0000 0x1000>;
		interrupts = <0 37 0>, <0 38 0>, <0 39 0>, <0 40 0>, <0 41 0>;
589
		clocks = <&clock CLK_PWM>;
590
		clock-names = "timers";
591
		#pwm-cells = <3>;
592 593 594
		status = "disabled";
	};

595 596 597 598 599 600 601 602 603 604 605
	amba {
		#address-cells = <1>;
		#size-cells = <1>;
		compatible = "arm,amba-bus";
		interrupt-parent = <&gic>;
		ranges;

		pdma0: pdma@12680000 {
			compatible = "arm,pl330", "arm,primecell";
			reg = <0x12680000 0x1000>;
			interrupts = <0 35 0>;
606
			clocks = <&clock CLK_PDMA0>;
607
			clock-names = "apb_pclk";
608 609 610
			#dma-cells = <1>;
			#dma-channels = <8>;
			#dma-requests = <32>;
611 612 613 614 615 616
		};

		pdma1: pdma@12690000 {
			compatible = "arm,pl330", "arm,primecell";
			reg = <0x12690000 0x1000>;
			interrupts = <0 36 0>;
617
			clocks = <&clock CLK_PDMA1>;
618
			clock-names = "apb_pclk";
619 620 621
			#dma-cells = <1>;
			#dma-channels = <8>;
			#dma-requests = <32>;
622
		};
623 624 625 626 627

		mdma1: mdma@12850000 {
			compatible = "arm,pl330", "arm,primecell";
			reg = <0x12850000 0x1000>;
			interrupts = <0 34 0>;
628
			clocks = <&clock CLK_MDMA>;
629
			clock-names = "apb_pclk";
630 631 632
			#dma-cells = <1>;
			#dma-channels = <8>;
			#dma-requests = <1>;
633
		};
634
	};
635 636 637 638 639 640 641

	fimd: fimd@11c00000 {
		compatible = "samsung,exynos4210-fimd";
		interrupt-parent = <&combiner>;
		reg = <0x11c00000 0x20000>;
		interrupt-names = "fifo", "vsync", "lcd_sys";
		interrupts = <11 0>, <11 1>, <11 2>;
642
		clocks = <&clock CLK_SCLK_FIMD0>, <&clock CLK_FIMD0>;
643 644
		clock-names = "sclk_fimd", "fimd";
		samsung,power-domain = <&pd_lcd0>;
645
		samsung,sysreg = <&sys_reg>;
646 647
		status = "disabled";
	};
648
};