macb.c 62.5 KB
Newer Older
1
/*
J
Jamie Iles 已提交
2
 * Cadence MACB/GEM Ethernet Controller driver
3 4 5 6 7 8 9 10
 *
 * Copyright (C) 2004-2006 Atmel Corporation
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

11
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
12 13 14 15 16
#include <linux/clk.h>
#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/kernel.h>
#include <linux/types.h>
17
#include <linux/circ_buf.h>
18 19
#include <linux/slab.h>
#include <linux/init.h>
S
Soren Brinkmann 已提交
20
#include <linux/io.h>
21
#include <linux/gpio.h>
22
#include <linux/interrupt.h>
23 24 25
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
#include <linux/dma-mapping.h>
26
#include <linux/platform_data/macb.h>
27
#include <linux/platform_device.h>
F
frederic RODO 已提交
28
#include <linux/phy.h>
29
#include <linux/of.h>
30
#include <linux/of_device.h>
31
#include <linux/of_mdio.h>
32
#include <linux/of_net.h>
33 34 35

#include "macb.h"

36 37
#define MACB_RX_BUFFER_SIZE	128
#define RX_BUFFER_MULTIPLE	64  /* bytes */
38 39
#define RX_RING_SIZE		512 /* must be power of 2 */
#define RX_RING_BYTES		(sizeof(struct macb_dma_desc) * RX_RING_SIZE)
40

41 42
#define TX_RING_SIZE		128 /* must be power of 2 */
#define TX_RING_BYTES		(sizeof(struct macb_dma_desc) * TX_RING_SIZE)
43

44 45
/* level of occupied TX descriptors under which we wake up TX process */
#define MACB_TX_WAKEUP_THRESH	(3 * TX_RING_SIZE / 4)
46 47 48

#define MACB_RX_INT_FLAGS	(MACB_BIT(RCOMP) | MACB_BIT(RXUBR)	\
				 | MACB_BIT(ISR_ROVR))
N
Nicolas Ferre 已提交
49 50 51 52 53
#define MACB_TX_ERR_FLAGS	(MACB_BIT(ISR_TUND)			\
					| MACB_BIT(ISR_RLE)		\
					| MACB_BIT(TXERR))
#define MACB_TX_INT_FLAGS	(MACB_TX_ERR_FLAGS | MACB_BIT(TCOMP))

54 55 56
#define MACB_MAX_TX_LEN		((unsigned int)((1 << MACB_TX_FRMLEN_SIZE) - 1))
#define GEM_MAX_TX_LEN		((unsigned int)((1 << GEM_TX_FRMLEN_SIZE) - 1))

N
Nicolas Ferre 已提交
57 58 59 60 61
/*
 * Graceful stop timeouts in us. We should allow up to
 * 1 frame time (10 Mbits/s, full-duplex, ignoring collisions)
 */
#define MACB_HALT_TIMEOUT	1230
62

63 64 65 66 67 68
/* Ring buffer accessors */
static unsigned int macb_tx_ring_wrap(unsigned int index)
{
	return index & (TX_RING_SIZE - 1);
}

69 70
static struct macb_dma_desc *macb_tx_desc(struct macb_queue *queue,
					  unsigned int index)
71
{
72
	return &queue->tx_ring[macb_tx_ring_wrap(index)];
73 74
}

75 76
static struct macb_tx_skb *macb_tx_skb(struct macb_queue *queue,
				       unsigned int index)
77
{
78
	return &queue->tx_skb[macb_tx_ring_wrap(index)];
79 80
}

81
static dma_addr_t macb_tx_dma(struct macb_queue *queue, unsigned int index)
82 83 84 85 86
{
	dma_addr_t offset;

	offset = macb_tx_ring_wrap(index) * sizeof(struct macb_dma_desc);

87
	return queue->tx_ring_dma + offset;
88 89 90 91 92 93 94 95 96 97 98 99 100 101
}

static unsigned int macb_rx_ring_wrap(unsigned int index)
{
	return index & (RX_RING_SIZE - 1);
}

static struct macb_dma_desc *macb_rx_desc(struct macb *bp, unsigned int index)
{
	return &bp->rx_ring[macb_rx_ring_wrap(index)];
}

static void *macb_rx_buffer(struct macb *bp, unsigned int index)
{
102
	return bp->rx_buffers + bp->rx_buffer_size * macb_rx_ring_wrap(index);
103 104
}

105
void macb_set_hwaddr(struct macb *bp)
106 107 108 109 110
{
	u32 bottom;
	u16 top;

	bottom = cpu_to_le32(*((u32 *)bp->dev->dev_addr));
J
Jamie Iles 已提交
111
	macb_or_gem_writel(bp, SA1B, bottom);
112
	top = cpu_to_le16(*((u16 *)(bp->dev->dev_addr + 4)));
J
Jamie Iles 已提交
113
	macb_or_gem_writel(bp, SA1T, top);
114 115 116 117 118 119 120 121

	/* Clear unused address register sets */
	macb_or_gem_writel(bp, SA2B, 0);
	macb_or_gem_writel(bp, SA2T, 0);
	macb_or_gem_writel(bp, SA3B, 0);
	macb_or_gem_writel(bp, SA3T, 0);
	macb_or_gem_writel(bp, SA4B, 0);
	macb_or_gem_writel(bp, SA4T, 0);
122
}
123
EXPORT_SYMBOL_GPL(macb_set_hwaddr);
124

125
void macb_get_hwaddr(struct macb *bp)
126
{
127
	struct macb_platform_data *pdata;
128 129 130
	u32 bottom;
	u16 top;
	u8 addr[6];
131 132
	int i;

J
Jingoo Han 已提交
133
	pdata = dev_get_platdata(&bp->pdev->dev);
134

135 136 137 138 139
	/* Check all 4 address register for vaild address */
	for (i = 0; i < 4; i++) {
		bottom = macb_or_gem_readl(bp, SA1B + i * 8);
		top = macb_or_gem_readl(bp, SA1T + i * 8);

140 141 142 143 144 145 146 147 148 149 150 151 152 153 154
		if (pdata && pdata->rev_eth_addr) {
			addr[5] = bottom & 0xff;
			addr[4] = (bottom >> 8) & 0xff;
			addr[3] = (bottom >> 16) & 0xff;
			addr[2] = (bottom >> 24) & 0xff;
			addr[1] = top & 0xff;
			addr[0] = (top & 0xff00) >> 8;
		} else {
			addr[0] = bottom & 0xff;
			addr[1] = (bottom >> 8) & 0xff;
			addr[2] = (bottom >> 16) & 0xff;
			addr[3] = (bottom >> 24) & 0xff;
			addr[4] = top & 0xff;
			addr[5] = (top >> 8) & 0xff;
		}
155 156 157 158 159

		if (is_valid_ether_addr(addr)) {
			memcpy(bp->dev->dev_addr, addr, sizeof(addr));
			return;
		}
160
	}
161 162 163

	netdev_info(bp->dev, "invalid hw address, using random\n");
	eth_hw_addr_random(bp->dev);
164
}
165
EXPORT_SYMBOL_GPL(macb_get_hwaddr);
166

F
frederic RODO 已提交
167
static int macb_mdio_read(struct mii_bus *bus, int mii_id, int regnum)
168
{
F
frederic RODO 已提交
169
	struct macb *bp = bus->priv;
170 171 172 173
	int value;

	macb_writel(bp, MAN, (MACB_BF(SOF, MACB_MAN_SOF)
			      | MACB_BF(RW, MACB_MAN_READ)
F
frederic RODO 已提交
174 175
			      | MACB_BF(PHYA, mii_id)
			      | MACB_BF(REGA, regnum)
176 177
			      | MACB_BF(CODE, MACB_MAN_CODE)));

F
frederic RODO 已提交
178 179 180
	/* wait for end of transfer */
	while (!MACB_BFEXT(IDLE, macb_readl(bp, NSR)))
		cpu_relax();
181 182 183 184 185 186

	value = MACB_BFEXT(DATA, macb_readl(bp, MAN));

	return value;
}

F
frederic RODO 已提交
187 188
static int macb_mdio_write(struct mii_bus *bus, int mii_id, int regnum,
			   u16 value)
189
{
F
frederic RODO 已提交
190
	struct macb *bp = bus->priv;
191 192 193

	macb_writel(bp, MAN, (MACB_BF(SOF, MACB_MAN_SOF)
			      | MACB_BF(RW, MACB_MAN_WRITE)
F
frederic RODO 已提交
194 195
			      | MACB_BF(PHYA, mii_id)
			      | MACB_BF(REGA, regnum)
196
			      | MACB_BF(CODE, MACB_MAN_CODE)
F
frederic RODO 已提交
197
			      | MACB_BF(DATA, value)));
198

F
frederic RODO 已提交
199 200 201 202 203 204
	/* wait for end of transfer */
	while (!MACB_BFEXT(IDLE, macb_readl(bp, NSR)))
		cpu_relax();

	return 0;
}
205

206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226
/**
 * macb_set_tx_clk() - Set a clock to a new frequency
 * @clk		Pointer to the clock to change
 * @rate	New frequency in Hz
 * @dev		Pointer to the struct net_device
 */
static void macb_set_tx_clk(struct clk *clk, int speed, struct net_device *dev)
{
	long ferr, rate, rate_rounded;

	switch (speed) {
	case SPEED_10:
		rate = 2500000;
		break;
	case SPEED_100:
		rate = 25000000;
		break;
	case SPEED_1000:
		rate = 125000000;
		break;
	default:
S
Soren Brinkmann 已提交
227
		return;
228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246
	}

	rate_rounded = clk_round_rate(clk, rate);
	if (rate_rounded < 0)
		return;

	/* RGMII allows 50 ppm frequency error. Test and warn if this limit
	 * is not satisfied.
	 */
	ferr = abs(rate_rounded - rate);
	ferr = DIV_ROUND_UP(ferr, rate / 100000);
	if (ferr > 5)
		netdev_warn(dev, "unable to generate target frequency: %ld Hz\n",
				rate);

	if (clk_set_rate(clk, rate_rounded))
		netdev_err(dev, "adjusting tx_clk failed.\n");
}

F
frederic RODO 已提交
247
static void macb_handle_link_change(struct net_device *dev)
248
{
F
frederic RODO 已提交
249 250 251
	struct macb *bp = netdev_priv(dev);
	struct phy_device *phydev = bp->phy_dev;
	unsigned long flags;
252

F
frederic RODO 已提交
253
	int status_change = 0;
254

F
frederic RODO 已提交
255 256 257 258 259 260 261 262 263
	spin_lock_irqsave(&bp->lock, flags);

	if (phydev->link) {
		if ((bp->speed != phydev->speed) ||
		    (bp->duplex != phydev->duplex)) {
			u32 reg;

			reg = macb_readl(bp, NCFGR);
			reg &= ~(MACB_BIT(SPD) | MACB_BIT(FD));
264 265
			if (macb_is_gem(bp))
				reg &= ~GEM_BIT(GBE);
F
frederic RODO 已提交
266 267 268

			if (phydev->duplex)
				reg |= MACB_BIT(FD);
A
Atsushi Nemoto 已提交
269
			if (phydev->speed == SPEED_100)
F
frederic RODO 已提交
270
				reg |= MACB_BIT(SPD);
271 272
			if (phydev->speed == SPEED_1000 &&
			    bp->caps & MACB_CAPS_GIGABIT_MODE_AVAILABLE)
273
				reg |= GEM_BIT(GBE);
F
frederic RODO 已提交
274

275
			macb_or_gem_writel(bp, NCFGR, reg);
F
frederic RODO 已提交
276 277 278 279 280

			bp->speed = phydev->speed;
			bp->duplex = phydev->duplex;
			status_change = 1;
		}
281 282
	}

F
frederic RODO 已提交
283
	if (phydev->link != bp->link) {
284
		if (!phydev->link) {
F
frederic RODO 已提交
285 286 287 288
			bp->speed = 0;
			bp->duplex = -1;
		}
		bp->link = phydev->link;
289

F
frederic RODO 已提交
290 291
		status_change = 1;
	}
292

F
frederic RODO 已提交
293 294
	spin_unlock_irqrestore(&bp->lock, flags);

295 296 297
	if (!IS_ERR(bp->tx_clk))
		macb_set_tx_clk(bp->tx_clk, phydev->speed, dev);

F
frederic RODO 已提交
298
	if (status_change) {
299 300
		if (phydev->link) {
			netif_carrier_on(dev);
301 302 303 304
			netdev_info(dev, "link up (%d/%s)\n",
				    phydev->speed,
				    phydev->duplex == DUPLEX_FULL ?
				    "Full" : "Half");
305 306
		} else {
			netif_carrier_off(dev);
307
			netdev_info(dev, "link down\n");
308
		}
F
frederic RODO 已提交
309
	}
310 311
}

F
frederic RODO 已提交
312 313
/* based on au1000_eth. c*/
static int macb_mii_probe(struct net_device *dev)
314
{
F
frederic RODO 已提交
315
	struct macb *bp = netdev_priv(dev);
316
	struct macb_platform_data *pdata;
317
	struct phy_device *phydev;
318
	int phy_irq;
319
	int ret;
F
frederic RODO 已提交
320

321
	phydev = phy_find_first(bp->mii_bus);
F
frederic RODO 已提交
322
	if (!phydev) {
323
		netdev_err(dev, "no PHY found\n");
324
		return -ENXIO;
F
frederic RODO 已提交
325 326
	}

327 328 329 330 331 332 333 334
	pdata = dev_get_platdata(&bp->pdev->dev);
	if (pdata && gpio_is_valid(pdata->phy_irq_pin)) {
		ret = devm_gpio_request(&bp->pdev->dev, pdata->phy_irq_pin, "phy int");
		if (!ret) {
			phy_irq = gpio_to_irq(pdata->phy_irq_pin);
			phydev->irq = (phy_irq < 0) ? PHY_POLL : phy_irq;
		}
	}
F
frederic RODO 已提交
335 336

	/* attach the mac to the phy */
337
	ret = phy_connect_direct(dev, phydev, &macb_handle_link_change,
338
				 bp->phy_interface);
339
	if (ret) {
340
		netdev_err(dev, "Could not attach to PHY\n");
341
		return ret;
F
frederic RODO 已提交
342 343 344
	}

	/* mask with MAC supported features */
345
	if (macb_is_gem(bp) && bp->caps & MACB_CAPS_GIGABIT_MODE_AVAILABLE)
346 347 348
		phydev->supported &= PHY_GBIT_FEATURES;
	else
		phydev->supported &= PHY_BASIC_FEATURES;
F
frederic RODO 已提交
349 350 351 352 353 354 355 356 357

	phydev->advertising = phydev->supported;

	bp->link = 0;
	bp->speed = 0;
	bp->duplex = -1;
	bp->phy_dev = phydev;

	return 0;
358 359
}

360
int macb_mii_init(struct macb *bp)
361
{
362
	struct macb_platform_data *pdata;
363
	struct device_node *np;
F
frederic RODO 已提交
364
	int err = -ENXIO, i;
365

366
	/* Enable management port */
F
frederic RODO 已提交
367
	macb_writel(bp, NCR, MACB_BIT(MPE));
368

369 370 371 372 373 374 375 376 377
	bp->mii_bus = mdiobus_alloc();
	if (bp->mii_bus == NULL) {
		err = -ENOMEM;
		goto err_out;
	}

	bp->mii_bus->name = "MACB_mii_bus";
	bp->mii_bus->read = &macb_mdio_read;
	bp->mii_bus->write = &macb_mdio_write;
378 379
	snprintf(bp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
		bp->pdev->name, bp->pdev->id);
380 381
	bp->mii_bus->priv = bp;
	bp->mii_bus->parent = &bp->dev->dev;
J
Jingoo Han 已提交
382
	pdata = dev_get_platdata(&bp->pdev->dev);
383

384 385
	bp->mii_bus->irq = kmalloc(sizeof(int)*PHY_MAX_ADDR, GFP_KERNEL);
	if (!bp->mii_bus->irq) {
F
frederic RODO 已提交
386
		err = -ENOMEM;
387
		goto err_out_free_mdiobus;
388 389
	}

390
	dev_set_drvdata(&bp->dev->dev, bp->mii_bus);
391

392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423
	np = bp->pdev->dev.of_node;
	if (np) {
		/* try dt phy registration */
		err = of_mdiobus_register(bp->mii_bus, np);

		/* fallback to standard phy registration if no phy were
		   found during dt phy registration */
		if (!err && !phy_find_first(bp->mii_bus)) {
			for (i = 0; i < PHY_MAX_ADDR; i++) {
				struct phy_device *phydev;

				phydev = mdiobus_scan(bp->mii_bus, i);
				if (IS_ERR(phydev)) {
					err = PTR_ERR(phydev);
					break;
				}
			}

			if (err)
				goto err_out_unregister_bus;
		}
	} else {
		for (i = 0; i < PHY_MAX_ADDR; i++)
			bp->mii_bus->irq[i] = PHY_POLL;

		if (pdata)
			bp->mii_bus->phy_mask = pdata->phy_mask;

		err = mdiobus_register(bp->mii_bus);
	}

	if (err)
F
frederic RODO 已提交
424
		goto err_out_free_mdio_irq;
425

426 427
	err = macb_mii_probe(bp->dev);
	if (err)
F
frederic RODO 已提交
428
		goto err_out_unregister_bus;
429

F
frederic RODO 已提交
430
	return 0;
431

F
frederic RODO 已提交
432
err_out_unregister_bus:
433
	mdiobus_unregister(bp->mii_bus);
F
frederic RODO 已提交
434
err_out_free_mdio_irq:
435 436 437
	kfree(bp->mii_bus->irq);
err_out_free_mdiobus:
	mdiobus_free(bp->mii_bus);
F
frederic RODO 已提交
438 439
err_out:
	return err;
440
}
441
EXPORT_SYMBOL_GPL(macb_mii_init);
442 443 444 445

static void macb_update_stats(struct macb *bp)
{
	u32 __iomem *reg = bp->regs + MACB_PFR;
446 447
	u32 *p = &bp->hw_stats.macb.rx_pause_frames;
	u32 *end = &bp->hw_stats.macb.tx_pause_frames + 1;
448 449 450 451

	WARN_ON((unsigned long)(end - p - 1) != (MACB_TPF - MACB_PFR) / 4);

	for(; p < end; p++, reg++)
452
		*p += __raw_readl(reg);
453 454
}

N
Nicolas Ferre 已提交
455
static int macb_halt_tx(struct macb *bp)
456
{
N
Nicolas Ferre 已提交
457 458
	unsigned long	halt_time, timeout;
	u32		status;
459

N
Nicolas Ferre 已提交
460
	macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(THALT));
461

N
Nicolas Ferre 已提交
462 463 464 465 466 467
	timeout = jiffies + usecs_to_jiffies(MACB_HALT_TIMEOUT);
	do {
		halt_time = jiffies;
		status = macb_readl(bp, TSR);
		if (!(status & MACB_BIT(TGO)))
			return 0;
468

N
Nicolas Ferre 已提交
469 470
		usleep_range(10, 250);
	} while (time_before(halt_time, timeout));
471

N
Nicolas Ferre 已提交
472 473
	return -ETIMEDOUT;
}
474

475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492
static void macb_tx_unmap(struct macb *bp, struct macb_tx_skb *tx_skb)
{
	if (tx_skb->mapping) {
		if (tx_skb->mapped_as_page)
			dma_unmap_page(&bp->pdev->dev, tx_skb->mapping,
				       tx_skb->size, DMA_TO_DEVICE);
		else
			dma_unmap_single(&bp->pdev->dev, tx_skb->mapping,
					 tx_skb->size, DMA_TO_DEVICE);
		tx_skb->mapping = 0;
	}

	if (tx_skb->skb) {
		dev_kfree_skb_any(tx_skb->skb);
		tx_skb->skb = NULL;
	}
}

N
Nicolas Ferre 已提交
493 494
static void macb_tx_error_task(struct work_struct *work)
{
495 496 497
	struct macb_queue	*queue = container_of(work, struct macb_queue,
						      tx_error_task);
	struct macb		*bp = queue->bp;
N
Nicolas Ferre 已提交
498
	struct macb_tx_skb	*tx_skb;
499
	struct macb_dma_desc	*desc;
N
Nicolas Ferre 已提交
500 501
	struct sk_buff		*skb;
	unsigned int		tail;
502 503 504 505 506
	unsigned long		flags;

	netdev_vdbg(bp->dev, "macb_tx_error_task: q = %u, t = %u, h = %u\n",
		    (unsigned int)(queue - bp->queues),
		    queue->tx_tail, queue->tx_head);
507

508 509 510 511 512 513 514
	/* Prevent the queue IRQ handlers from running: each of them may call
	 * macb_tx_interrupt(), which in turn may call netif_wake_subqueue().
	 * As explained below, we have to halt the transmission before updating
	 * TBQP registers so we call netif_tx_stop_all_queues() to notify the
	 * network engine about the macb/gem being halted.
	 */
	spin_lock_irqsave(&bp->lock, flags);
515

N
Nicolas Ferre 已提交
516
	/* Make sure nobody is trying to queue up new packets */
517
	netif_tx_stop_all_queues(bp->dev);
518

N
Nicolas Ferre 已提交
519 520 521
	/*
	 * Stop transmission now
	 * (in case we have just queued new packets)
522
	 * macb/gem must be halted to write TBQP register
N
Nicolas Ferre 已提交
523 524 525 526
	 */
	if (macb_halt_tx(bp))
		/* Just complain for now, reinitializing TX path can be good */
		netdev_err(bp->dev, "BUG: halt tx timed out\n");
527

N
Nicolas Ferre 已提交
528 529 530 531
	/*
	 * Treat frames in TX queue including the ones that caused the error.
	 * Free transmit buffers in upper layer.
	 */
532 533
	for (tail = queue->tx_tail; tail != queue->tx_head; tail++) {
		u32	ctrl;
534

535
		desc = macb_tx_desc(queue, tail);
N
Nicolas Ferre 已提交
536
		ctrl = desc->ctrl;
537
		tx_skb = macb_tx_skb(queue, tail);
N
Nicolas Ferre 已提交
538
		skb = tx_skb->skb;
539

N
Nicolas Ferre 已提交
540
		if (ctrl & MACB_BIT(TX_USED)) {
541 542 543 544
			/* skb is set for the last buffer of the frame */
			while (!skb) {
				macb_tx_unmap(bp, tx_skb);
				tail++;
545
				tx_skb = macb_tx_skb(queue, tail);
546 547 548 549 550 551 552 553 554 555 556 557
				skb = tx_skb->skb;
			}

			/* ctrl still refers to the first buffer descriptor
			 * since it's the only one written back by the hardware
			 */
			if (!(ctrl & MACB_BIT(TX_BUF_EXHAUSTED))) {
				netdev_vdbg(bp->dev, "txerr skb %u (data %p) TX complete\n",
					    macb_tx_ring_wrap(tail), skb->data);
				bp->stats.tx_packets++;
				bp->stats.tx_bytes += skb->len;
			}
N
Nicolas Ferre 已提交
558 559 560 561 562 563 564 565 566
		} else {
			/*
			 * "Buffers exhausted mid-frame" errors may only happen
			 * if the driver is buggy, so complain loudly about those.
			 * Statistics are updated by hardware.
			 */
			if (ctrl & MACB_BIT(TX_BUF_EXHAUSTED))
				netdev_err(bp->dev,
					   "BUG: TX buffers exhausted mid-frame\n");
567

N
Nicolas Ferre 已提交
568 569 570
			desc->ctrl = ctrl | MACB_BIT(TX_USED);
		}

571
		macb_tx_unmap(bp, tx_skb);
572 573
	}

574 575 576 577 578
	/* Set end of TX queue */
	desc = macb_tx_desc(queue, 0);
	desc->addr = 0;
	desc->ctrl = MACB_BIT(TX_USED);

N
Nicolas Ferre 已提交
579 580 581 582
	/* Make descriptor updates visible to hardware */
	wmb();

	/* Reinitialize the TX desc queue */
583
	queue_writel(queue, TBQP, queue->tx_ring_dma);
N
Nicolas Ferre 已提交
584
	/* Make TX ring reflect state of hardware */
585 586
	queue->tx_head = 0;
	queue->tx_tail = 0;
N
Nicolas Ferre 已提交
587 588 589

	/* Housework before enabling TX IRQ */
	macb_writel(bp, TSR, macb_readl(bp, TSR));
590 591 592 593 594 595 596
	queue_writel(queue, IER, MACB_TX_INT_FLAGS);

	/* Now we are ready to start transmission again */
	netif_tx_start_all_queues(bp->dev);
	macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(TSTART));

	spin_unlock_irqrestore(&bp->lock, flags);
N
Nicolas Ferre 已提交
597 598
}

599
static void macb_tx_interrupt(struct macb_queue *queue)
N
Nicolas Ferre 已提交
600 601 602 603
{
	unsigned int tail;
	unsigned int head;
	u32 status;
604 605
	struct macb *bp = queue->bp;
	u16 queue_index = queue - bp->queues;
N
Nicolas Ferre 已提交
606 607 608 609

	status = macb_readl(bp, TSR);
	macb_writel(bp, TSR, status);

610
	if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
611
		queue_writel(queue, ISR, MACB_BIT(TCOMP));
612

N
Nicolas Ferre 已提交
613 614
	netdev_vdbg(bp->dev, "macb_tx_interrupt status = 0x%03lx\n",
		(unsigned long)status);
615

616 617
	head = queue->tx_head;
	for (tail = queue->tx_tail; tail != head; tail++) {
618 619 620 621
		struct macb_tx_skb	*tx_skb;
		struct sk_buff		*skb;
		struct macb_dma_desc	*desc;
		u32			ctrl;
622

623
		desc = macb_tx_desc(queue, tail);
624

625
		/* Make hw descriptor updates visible to CPU */
626
		rmb();
627

628
		ctrl = desc->ctrl;
629

630 631 632
		/* TX_USED bit is only set by hardware on the very first buffer
		 * descriptor of the transmitted frame.
		 */
633
		if (!(ctrl & MACB_BIT(TX_USED)))
634 635
			break;

636 637
		/* Process all buffers of the current transmitted frame */
		for (;; tail++) {
638
			tx_skb = macb_tx_skb(queue, tail);
639 640 641 642 643 644 645 646 647
			skb = tx_skb->skb;

			/* First, update TX stats if needed */
			if (skb) {
				netdev_vdbg(bp->dev, "skb %u (data %p) TX complete\n",
					    macb_tx_ring_wrap(tail), skb->data);
				bp->stats.tx_packets++;
				bp->stats.tx_bytes += skb->len;
			}
648

649 650 651 652 653 654 655 656 657 658
			/* Now we can safely release resources */
			macb_tx_unmap(bp, tx_skb);

			/* skb is set only for the last buffer of the frame.
			 * WARNING: at this point skb has been freed by
			 * macb_tx_unmap().
			 */
			if (skb)
				break;
		}
659 660
	}

661 662 663 664 665
	queue->tx_tail = tail;
	if (__netif_subqueue_stopped(bp->dev, queue_index) &&
	    CIRC_CNT(queue->tx_head, queue->tx_tail,
		     TX_RING_SIZE) <= MACB_TX_WAKEUP_THRESH)
		netif_wake_subqueue(bp->dev, queue_index);
666 667
}

N
Nicolas Ferre 已提交
668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693
static void gem_rx_refill(struct macb *bp)
{
	unsigned int		entry;
	struct sk_buff		*skb;
	dma_addr_t		paddr;

	while (CIRC_SPACE(bp->rx_prepared_head, bp->rx_tail, RX_RING_SIZE) > 0) {
		entry = macb_rx_ring_wrap(bp->rx_prepared_head);

		/* Make hw descriptor updates visible to CPU */
		rmb();

		bp->rx_prepared_head++;

		if (bp->rx_skbuff[entry] == NULL) {
			/* allocate sk_buff for this free entry in ring */
			skb = netdev_alloc_skb(bp->dev, bp->rx_buffer_size);
			if (unlikely(skb == NULL)) {
				netdev_err(bp->dev,
					   "Unable to allocate sk_buff\n");
				break;
			}

			/* now fill corresponding descriptor entry */
			paddr = dma_map_single(&bp->pdev->dev, skb->data,
					       bp->rx_buffer_size, DMA_FROM_DEVICE);
694 695 696 697 698 699
			if (dma_mapping_error(&bp->pdev->dev, paddr)) {
				dev_kfree_skb(skb);
				break;
			}

			bp->rx_skbuff[entry] = skb;
N
Nicolas Ferre 已提交
700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786

			if (entry == RX_RING_SIZE - 1)
				paddr |= MACB_BIT(RX_WRAP);
			bp->rx_ring[entry].addr = paddr;
			bp->rx_ring[entry].ctrl = 0;

			/* properly align Ethernet header */
			skb_reserve(skb, NET_IP_ALIGN);
		}
	}

	/* Make descriptor updates visible to hardware */
	wmb();

	netdev_vdbg(bp->dev, "rx ring: prepared head %d, tail %d\n",
		   bp->rx_prepared_head, bp->rx_tail);
}

/* Mark DMA descriptors from begin up to and not including end as unused */
static void discard_partial_frame(struct macb *bp, unsigned int begin,
				  unsigned int end)
{
	unsigned int frag;

	for (frag = begin; frag != end; frag++) {
		struct macb_dma_desc *desc = macb_rx_desc(bp, frag);
		desc->addr &= ~MACB_BIT(RX_USED);
	}

	/* Make descriptor updates visible to hardware */
	wmb();

	/*
	 * When this happens, the hardware stats registers for
	 * whatever caused this is updated, so we don't have to record
	 * anything.
	 */
}

static int gem_rx(struct macb *bp, int budget)
{
	unsigned int		len;
	unsigned int		entry;
	struct sk_buff		*skb;
	struct macb_dma_desc	*desc;
	int			count = 0;

	while (count < budget) {
		u32 addr, ctrl;

		entry = macb_rx_ring_wrap(bp->rx_tail);
		desc = &bp->rx_ring[entry];

		/* Make hw descriptor updates visible to CPU */
		rmb();

		addr = desc->addr;
		ctrl = desc->ctrl;

		if (!(addr & MACB_BIT(RX_USED)))
			break;

		bp->rx_tail++;
		count++;

		if (!(ctrl & MACB_BIT(RX_SOF) && ctrl & MACB_BIT(RX_EOF))) {
			netdev_err(bp->dev,
				   "not whole frame pointed by descriptor\n");
			bp->stats.rx_dropped++;
			break;
		}
		skb = bp->rx_skbuff[entry];
		if (unlikely(!skb)) {
			netdev_err(bp->dev,
				   "inconsistent Rx descriptor chain\n");
			bp->stats.rx_dropped++;
			break;
		}
		/* now everything is ready for receiving packet */
		bp->rx_skbuff[entry] = NULL;
		len = MACB_BFEXT(RX_FRMLEN, ctrl);

		netdev_vdbg(bp->dev, "gem_rx %u (len %u)\n", entry, len);

		skb_put(skb, len);
		addr = MACB_BF(RX_WADDR, MACB_BFEXT(RX_WADDR, addr));
		dma_unmap_single(&bp->pdev->dev, addr,
787
				 bp->rx_buffer_size, DMA_FROM_DEVICE);
N
Nicolas Ferre 已提交
788 789 790

		skb->protocol = eth_type_trans(skb, bp->dev);
		skb_checksum_none_assert(skb);
791 792 793 794
		if (bp->dev->features & NETIF_F_RXCSUM &&
		    !(bp->dev->flags & IFF_PROMISC) &&
		    GEM_BFEXT(RX_CSUM, ctrl) & GEM_RX_CSUM_CHECKED_MASK)
			skb->ip_summed = CHECKSUM_UNNECESSARY;
N
Nicolas Ferre 已提交
795 796 797 798 799 800 801 802

		bp->stats.rx_packets++;
		bp->stats.rx_bytes += skb->len;

#if defined(DEBUG) && defined(VERBOSE_DEBUG)
		netdev_vdbg(bp->dev, "received skb of length %u, csum: %08x\n",
			    skb->len, skb->csum);
		print_hex_dump(KERN_DEBUG, " mac: ", DUMP_PREFIX_ADDRESS, 16, 1,
803
			       skb_mac_header(skb), 16, true);
N
Nicolas Ferre 已提交
804 805 806 807 808 809 810 811 812 813 814 815
		print_hex_dump(KERN_DEBUG, "data: ", DUMP_PREFIX_ADDRESS, 16, 1,
			       skb->data, 32, true);
#endif

		netif_receive_skb(skb);
	}

	gem_rx_refill(bp);

	return count;
}

816 817 818 819 820
static int macb_rx_frame(struct macb *bp, unsigned int first_frag,
			 unsigned int last_frag)
{
	unsigned int len;
	unsigned int frag;
821
	unsigned int offset;
822
	struct sk_buff *skb;
823
	struct macb_dma_desc *desc;
824

825 826
	desc = macb_rx_desc(bp, last_frag);
	len = MACB_BFEXT(RX_FRMLEN, desc->ctrl);
827

828
	netdev_vdbg(bp->dev, "macb_rx_frame frags %u - %u (len %u)\n",
829 830
		macb_rx_ring_wrap(first_frag),
		macb_rx_ring_wrap(last_frag), len);
831

832 833 834 835 836 837 838 839 840 841
	/*
	 * The ethernet header starts NET_IP_ALIGN bytes into the
	 * first buffer. Since the header is 14 bytes, this makes the
	 * payload word-aligned.
	 *
	 * Instead of calling skb_reserve(NET_IP_ALIGN), we just copy
	 * the two padding bytes into the skb so that we avoid hitting
	 * the slowpath in memcpy(), and pull them off afterwards.
	 */
	skb = netdev_alloc_skb(bp->dev, len + NET_IP_ALIGN);
842 843
	if (!skb) {
		bp->stats.rx_dropped++;
844 845 846
		for (frag = first_frag; ; frag++) {
			desc = macb_rx_desc(bp, frag);
			desc->addr &= ~MACB_BIT(RX_USED);
847 848 849
			if (frag == last_frag)
				break;
		}
850 851

		/* Make descriptor updates visible to hardware */
852
		wmb();
853

854 855 856
		return 1;
	}

857 858
	offset = 0;
	len += NET_IP_ALIGN;
859
	skb_checksum_none_assert(skb);
860 861
	skb_put(skb, len);

862
	for (frag = first_frag; ; frag++) {
863
		unsigned int frag_len = bp->rx_buffer_size;
864 865 866 867 868

		if (offset + frag_len > len) {
			BUG_ON(frag != last_frag);
			frag_len = len - offset;
		}
869
		skb_copy_to_linear_data_offset(skb, offset,
870
				macb_rx_buffer(bp, frag), frag_len);
871
		offset += bp->rx_buffer_size;
872 873
		desc = macb_rx_desc(bp, frag);
		desc->addr &= ~MACB_BIT(RX_USED);
874 875 876 877 878

		if (frag == last_frag)
			break;
	}

879 880 881
	/* Make descriptor updates visible to hardware */
	wmb();

882
	__skb_pull(skb, NET_IP_ALIGN);
883 884 885
	skb->protocol = eth_type_trans(skb, bp->dev);

	bp->stats.rx_packets++;
886
	bp->stats.rx_bytes += skb->len;
887
	netdev_vdbg(bp->dev, "received skb of length %u, csum: %08x\n",
888
		   skb->len, skb->csum);
889 890 891 892 893 894 895 896
	netif_receive_skb(skb);

	return 0;
}

static int macb_rx(struct macb *bp, int budget)
{
	int received = 0;
897
	unsigned int tail;
898 899
	int first_frag = -1;

900 901
	for (tail = bp->rx_tail; budget > 0; tail++) {
		struct macb_dma_desc *desc = macb_rx_desc(bp, tail);
902 903
		u32 addr, ctrl;

904
		/* Make hw descriptor updates visible to CPU */
905
		rmb();
906

907 908
		addr = desc->addr;
		ctrl = desc->ctrl;
909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939

		if (!(addr & MACB_BIT(RX_USED)))
			break;

		if (ctrl & MACB_BIT(RX_SOF)) {
			if (first_frag != -1)
				discard_partial_frame(bp, first_frag, tail);
			first_frag = tail;
		}

		if (ctrl & MACB_BIT(RX_EOF)) {
			int dropped;
			BUG_ON(first_frag == -1);

			dropped = macb_rx_frame(bp, first_frag, tail);
			first_frag = -1;
			if (!dropped) {
				received++;
				budget--;
			}
		}
	}

	if (first_frag != -1)
		bp->rx_tail = first_frag;
	else
		bp->rx_tail = tail;

	return received;
}

940
static int macb_poll(struct napi_struct *napi, int budget)
941
{
942 943
	struct macb *bp = container_of(napi, struct macb, napi);
	int work_done;
944 945 946 947 948
	u32 status;

	status = macb_readl(bp, RSR);
	macb_writel(bp, RSR, status);

949
	work_done = 0;
950

951
	netdev_vdbg(bp->dev, "poll: status = %08lx, budget = %d\n",
952
		   (unsigned long)status, budget);
953

N
Nicolas Ferre 已提交
954
	work_done = bp->macbgem_ops.mog_rx(bp, budget);
955
	if (work_done < budget) {
956
		napi_complete(napi);
957

958 959
		/* Packets received while interrupts were disabled */
		status = macb_readl(bp, RSR);
960
		if (status) {
961 962
			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
				macb_writel(bp, ISR, MACB_BIT(RCOMP));
963
			napi_reschedule(napi);
964 965 966
		} else {
			macb_writel(bp, IER, MACB_RX_INT_FLAGS);
		}
967
	}
968 969 970

	/* TODO: Handle errors */

971
	return work_done;
972 973 974 975
}

static irqreturn_t macb_interrupt(int irq, void *dev_id)
{
976 977 978
	struct macb_queue *queue = dev_id;
	struct macb *bp = queue->bp;
	struct net_device *dev = bp->dev;
979 980
	u32 status;

981
	status = queue_readl(queue, ISR);
982 983 984 985 986 987 988 989 990

	if (unlikely(!status))
		return IRQ_NONE;

	spin_lock(&bp->lock);

	while (status) {
		/* close possible race with dev_close */
		if (unlikely(!netif_running(dev))) {
991
			queue_writel(queue, IDR, -1);
992 993 994
			break;
		}

995 996 997
		netdev_vdbg(bp->dev, "queue = %u, isr = 0x%08lx\n",
			    (unsigned int)(queue - bp->queues),
			    (unsigned long)status);
998

999
		if (status & MACB_RX_INT_FLAGS) {
1000 1001 1002 1003 1004 1005 1006
			/*
			 * There's no point taking any more interrupts
			 * until we have processed the buffers. The
			 * scheduling call may fail if the poll routine
			 * is already scheduled, so disable interrupts
			 * now.
			 */
1007
			queue_writel(queue, IDR, MACB_RX_INT_FLAGS);
1008
			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1009
				queue_writel(queue, ISR, MACB_BIT(RCOMP));
1010

1011
			if (napi_schedule_prep(&bp->napi)) {
1012
				netdev_vdbg(bp->dev, "scheduling RX softirq\n");
1013
				__napi_schedule(&bp->napi);
1014 1015 1016
			}
		}

N
Nicolas Ferre 已提交
1017
		if (unlikely(status & (MACB_TX_ERR_FLAGS))) {
1018 1019
			queue_writel(queue, IDR, MACB_TX_INT_FLAGS);
			schedule_work(&queue->tx_error_task);
1020 1021

			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1022
				queue_writel(queue, ISR, MACB_TX_ERR_FLAGS);
1023

N
Nicolas Ferre 已提交
1024 1025 1026 1027
			break;
		}

		if (status & MACB_BIT(TCOMP))
1028
			macb_tx_interrupt(queue);
1029 1030 1031 1032 1033 1034

		/*
		 * Link change detection isn't possible with RMII, so we'll
		 * add that if/when we get our hands on a full-blown MII PHY.
		 */

A
Alexander Stein 已提交
1035 1036
		if (status & MACB_BIT(ISR_ROVR)) {
			/* We missed at least one packet */
J
Jamie Iles 已提交
1037 1038 1039 1040
			if (macb_is_gem(bp))
				bp->hw_stats.gem.rx_overruns++;
			else
				bp->hw_stats.macb.rx_overruns++;
1041 1042

			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1043
				queue_writel(queue, ISR, MACB_BIT(ISR_ROVR));
A
Alexander Stein 已提交
1044 1045
		}

1046 1047
		if (status & MACB_BIT(HRESP)) {
			/*
1048 1049 1050
			 * TODO: Reset the hardware, and maybe move the
			 * netdev_err to a lower-priority context as well
			 * (work queue?)
1051
			 */
1052
			netdev_err(dev, "DMA bus error: HRESP not OK\n");
1053 1054

			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1055
				queue_writel(queue, ISR, MACB_BIT(HRESP));
1056 1057
		}

1058
		status = queue_readl(queue, ISR);
1059 1060 1061 1062 1063 1064 1065
	}

	spin_unlock(&bp->lock);

	return IRQ_HANDLED;
}

1066 1067 1068 1069 1070 1071 1072
#ifdef CONFIG_NET_POLL_CONTROLLER
/*
 * Polling receive - used by netconsole and other diagnostic tools
 * to allow network i/o with interrupts disabled.
 */
static void macb_poll_controller(struct net_device *dev)
{
1073 1074
	struct macb *bp = netdev_priv(dev);
	struct macb_queue *queue;
1075
	unsigned long flags;
1076
	unsigned int q;
1077 1078

	local_irq_save(flags);
1079 1080
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
		macb_interrupt(dev->irq, queue);
1081 1082 1083 1084
	local_irq_restore(flags);
}
#endif

1085 1086 1087 1088 1089 1090 1091
static inline unsigned int macb_count_tx_descriptors(struct macb *bp,
						     unsigned int len)
{
	return (len + bp->max_tx_length - 1) / bp->max_tx_length;
}

static unsigned int macb_tx_map(struct macb *bp,
1092
				struct macb_queue *queue,
1093
				struct sk_buff *skb)
1094 1095
{
	dma_addr_t mapping;
1096
	unsigned int len, entry, i, tx_head = queue->tx_head;
1097
	struct macb_tx_skb *tx_skb = NULL;
1098
	struct macb_dma_desc *desc;
1099 1100 1101
	unsigned int offset, size, count = 0;
	unsigned int f, nr_frags = skb_shinfo(skb)->nr_frags;
	unsigned int eof = 1;
1102
	u32 ctrl;
1103 1104 1105 1106 1107 1108 1109

	/* First, map non-paged data */
	len = skb_headlen(skb);
	offset = 0;
	while (len) {
		size = min(len, bp->max_tx_length);
		entry = macb_tx_ring_wrap(tx_head);
1110
		tx_skb = &queue->tx_skb[entry];
1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138

		mapping = dma_map_single(&bp->pdev->dev,
					 skb->data + offset,
					 size, DMA_TO_DEVICE);
		if (dma_mapping_error(&bp->pdev->dev, mapping))
			goto dma_error;

		/* Save info to properly release resources */
		tx_skb->skb = NULL;
		tx_skb->mapping = mapping;
		tx_skb->size = size;
		tx_skb->mapped_as_page = false;

		len -= size;
		offset += size;
		count++;
		tx_head++;
	}

	/* Then, map paged data from fragments */
	for (f = 0; f < nr_frags; f++) {
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[f];

		len = skb_frag_size(frag);
		offset = 0;
		while (len) {
			size = min(len, bp->max_tx_length);
			entry = macb_tx_ring_wrap(tx_head);
1139
			tx_skb = &queue->tx_skb[entry];
1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177

			mapping = skb_frag_dma_map(&bp->pdev->dev, frag,
						   offset, size, DMA_TO_DEVICE);
			if (dma_mapping_error(&bp->pdev->dev, mapping))
				goto dma_error;

			/* Save info to properly release resources */
			tx_skb->skb = NULL;
			tx_skb->mapping = mapping;
			tx_skb->size = size;
			tx_skb->mapped_as_page = true;

			len -= size;
			offset += size;
			count++;
			tx_head++;
		}
	}

	/* Should never happen */
	if (unlikely(tx_skb == NULL)) {
		netdev_err(bp->dev, "BUG! empty skb!\n");
		return 0;
	}

	/* This is the last buffer of the frame: save socket buffer */
	tx_skb->skb = skb;

	/* Update TX ring: update buffer descriptors in reverse order
	 * to avoid race condition
	 */

	/* Set 'TX_USED' bit in buffer descriptor at tx_head position
	 * to set the end of TX queue
	 */
	i = tx_head;
	entry = macb_tx_ring_wrap(i);
	ctrl = MACB_BIT(TX_USED);
1178
	desc = &queue->tx_ring[entry];
1179 1180 1181 1182 1183
	desc->ctrl = ctrl;

	do {
		i--;
		entry = macb_tx_ring_wrap(i);
1184 1185
		tx_skb = &queue->tx_skb[entry];
		desc = &queue->tx_ring[entry];
1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201

		ctrl = (u32)tx_skb->size;
		if (eof) {
			ctrl |= MACB_BIT(TX_LAST);
			eof = 0;
		}
		if (unlikely(entry == (TX_RING_SIZE - 1)))
			ctrl |= MACB_BIT(TX_WRAP);

		/* Set TX buffer descriptor */
		desc->addr = tx_skb->mapping;
		/* desc->addr must be visible to hardware before clearing
		 * 'TX_USED' bit in desc->ctrl.
		 */
		wmb();
		desc->ctrl = ctrl;
1202
	} while (i != queue->tx_head);
1203

1204
	queue->tx_head = tx_head;
1205 1206 1207 1208 1209 1210

	return count;

dma_error:
	netdev_err(bp->dev, "TX DMA map failed\n");

1211 1212
	for (i = queue->tx_head; i != tx_head; i++) {
		tx_skb = macb_tx_skb(queue, i);
1213 1214 1215 1216 1217 1218 1219 1220 1221

		macb_tx_unmap(bp, tx_skb);
	}

	return 0;
}

static int macb_start_xmit(struct sk_buff *skb, struct net_device *dev)
{
1222
	u16 queue_index = skb_get_queue_mapping(skb);
1223
	struct macb *bp = netdev_priv(dev);
1224
	struct macb_queue *queue = &bp->queues[queue_index];
1225
	unsigned long flags;
1226
	unsigned int count, nr_frags, frag_size, f;
1227

1228 1229
#if defined(DEBUG) && defined(VERBOSE_DEBUG)
	netdev_vdbg(bp->dev,
1230 1231
		   "start_xmit: queue %hu len %u head %p data %p tail %p end %p\n",
		   queue_index, skb->len, skb->head, skb->data,
1232 1233 1234
		   skb_tail_pointer(skb), skb_end_pointer(skb));
	print_hex_dump(KERN_DEBUG, "data: ", DUMP_PREFIX_OFFSET, 16, 1,
		       skb->data, 16, true);
1235 1236
#endif

1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247
	/* Count how many TX buffer descriptors are needed to send this
	 * socket buffer: skb fragments of jumbo frames may need to be
	 * splitted into many buffer descriptors.
	 */
	count = macb_count_tx_descriptors(bp, skb_headlen(skb));
	nr_frags = skb_shinfo(skb)->nr_frags;
	for (f = 0; f < nr_frags; f++) {
		frag_size = skb_frag_size(&skb_shinfo(skb)->frags[f]);
		count += macb_count_tx_descriptors(bp, frag_size);
	}

1248
	spin_lock_irqsave(&bp->lock, flags);
1249 1250

	/* This is a hard error, log it. */
1251 1252
	if (CIRC_SPACE(queue->tx_head, queue->tx_tail, TX_RING_SIZE) < count) {
		netif_stop_subqueue(dev, queue_index);
1253
		spin_unlock_irqrestore(&bp->lock, flags);
1254
		netdev_dbg(bp->dev, "tx_head = %u, tx_tail = %u\n",
1255
			   queue->tx_head, queue->tx_tail);
1256
		return NETDEV_TX_BUSY;
1257 1258
	}

1259
	/* Map socket buffer for DMA transfer */
1260
	if (!macb_tx_map(bp, queue, skb)) {
1261
		dev_kfree_skb_any(skb);
1262 1263
		goto unlock;
	}
1264

1265
	/* Make newly initialized descriptor visible to hardware */
1266 1267
	wmb();

1268 1269
	skb_tx_timestamp(skb);

1270 1271
	macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(TSTART));

1272 1273
	if (CIRC_SPACE(queue->tx_head, queue->tx_tail, TX_RING_SIZE) < 1)
		netif_stop_subqueue(dev, queue_index);
1274

1275
unlock:
1276
	spin_unlock_irqrestore(&bp->lock, flags);
1277

1278
	return NETDEV_TX_OK;
1279 1280
}

N
Nicolas Ferre 已提交
1281
static void macb_init_rx_buffer_size(struct macb *bp, size_t size)
1282 1283 1284 1285
{
	if (!macb_is_gem(bp)) {
		bp->rx_buffer_size = MACB_RX_BUFFER_SIZE;
	} else {
N
Nicolas Ferre 已提交
1286
		bp->rx_buffer_size = size;
1287 1288

		if (bp->rx_buffer_size % RX_BUFFER_MULTIPLE) {
N
Nicolas Ferre 已提交
1289 1290
			netdev_dbg(bp->dev,
				    "RX buffer must be multiple of %d bytes, expanding\n",
1291 1292
				    RX_BUFFER_MULTIPLE);
			bp->rx_buffer_size =
N
Nicolas Ferre 已提交
1293
				roundup(bp->rx_buffer_size, RX_BUFFER_MULTIPLE);
1294 1295
		}
	}
N
Nicolas Ferre 已提交
1296 1297 1298

	netdev_dbg(bp->dev, "mtu [%u] rx_buffer_size [%Zu]\n",
		   bp->dev->mtu, bp->rx_buffer_size);
1299 1300
}

N
Nicolas Ferre 已提交
1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318
static void gem_free_rx_buffers(struct macb *bp)
{
	struct sk_buff		*skb;
	struct macb_dma_desc	*desc;
	dma_addr_t		addr;
	int i;

	if (!bp->rx_skbuff)
		return;

	for (i = 0; i < RX_RING_SIZE; i++) {
		skb = bp->rx_skbuff[i];

		if (skb == NULL)
			continue;

		desc = &bp->rx_ring[i];
		addr = MACB_BF(RX_WADDR, MACB_BFEXT(RX_WADDR, desc->addr));
1319
		dma_unmap_single(&bp->pdev->dev, addr, bp->rx_buffer_size,
N
Nicolas Ferre 已提交
1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337
				 DMA_FROM_DEVICE);
		dev_kfree_skb_any(skb);
		skb = NULL;
	}

	kfree(bp->rx_skbuff);
	bp->rx_skbuff = NULL;
}

static void macb_free_rx_buffers(struct macb *bp)
{
	if (bp->rx_buffers) {
		dma_free_coherent(&bp->pdev->dev,
				  RX_RING_SIZE * bp->rx_buffer_size,
				  bp->rx_buffers, bp->rx_buffers_dma);
		bp->rx_buffers = NULL;
	}
}
1338

1339 1340
static void macb_free_consistent(struct macb *bp)
{
1341 1342 1343
	struct macb_queue *queue;
	unsigned int q;

N
Nicolas Ferre 已提交
1344
	bp->macbgem_ops.mog_free_rx_buffers(bp);
1345 1346 1347 1348 1349
	if (bp->rx_ring) {
		dma_free_coherent(&bp->pdev->dev, RX_RING_BYTES,
				  bp->rx_ring, bp->rx_ring_dma);
		bp->rx_ring = NULL;
	}
1350 1351 1352 1353 1354 1355 1356 1357 1358

	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
		kfree(queue->tx_skb);
		queue->tx_skb = NULL;
		if (queue->tx_ring) {
			dma_free_coherent(&bp->pdev->dev, TX_RING_BYTES,
					  queue->tx_ring, queue->tx_ring_dma);
			queue->tx_ring = NULL;
		}
1359
	}
N
Nicolas Ferre 已提交
1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390
}

static int gem_alloc_rx_buffers(struct macb *bp)
{
	int size;

	size = RX_RING_SIZE * sizeof(struct sk_buff *);
	bp->rx_skbuff = kzalloc(size, GFP_KERNEL);
	if (!bp->rx_skbuff)
		return -ENOMEM;
	else
		netdev_dbg(bp->dev,
			   "Allocated %d RX struct sk_buff entries at %p\n",
			   RX_RING_SIZE, bp->rx_skbuff);
	return 0;
}

static int macb_alloc_rx_buffers(struct macb *bp)
{
	int size;

	size = RX_RING_SIZE * bp->rx_buffer_size;
	bp->rx_buffers = dma_alloc_coherent(&bp->pdev->dev, size,
					    &bp->rx_buffers_dma, GFP_KERNEL);
	if (!bp->rx_buffers)
		return -ENOMEM;
	else
		netdev_dbg(bp->dev,
			   "Allocated RX buffers of %d bytes at %08lx (mapped %p)\n",
			   size, (unsigned long)bp->rx_buffers_dma, bp->rx_buffers);
	return 0;
1391 1392 1393 1394
}

static int macb_alloc_consistent(struct macb *bp)
{
1395 1396
	struct macb_queue *queue;
	unsigned int q;
1397 1398
	int size;

1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
		size = TX_RING_BYTES;
		queue->tx_ring = dma_alloc_coherent(&bp->pdev->dev, size,
						    &queue->tx_ring_dma,
						    GFP_KERNEL);
		if (!queue->tx_ring)
			goto out_err;
		netdev_dbg(bp->dev,
			   "Allocated TX ring for queue %u of %d bytes at %08lx (mapped %p)\n",
			   q, size, (unsigned long)queue->tx_ring_dma,
			   queue->tx_ring);

		size = TX_RING_SIZE * sizeof(struct macb_tx_skb);
		queue->tx_skb = kmalloc(size, GFP_KERNEL);
		if (!queue->tx_skb)
			goto out_err;
	}
1416 1417 1418 1419 1420 1421

	size = RX_RING_BYTES;
	bp->rx_ring = dma_alloc_coherent(&bp->pdev->dev, size,
					 &bp->rx_ring_dma, GFP_KERNEL);
	if (!bp->rx_ring)
		goto out_err;
1422 1423 1424
	netdev_dbg(bp->dev,
		   "Allocated RX ring of %d bytes at %08lx (mapped %p)\n",
		   size, (unsigned long)bp->rx_ring_dma, bp->rx_ring);
1425

N
Nicolas Ferre 已提交
1426
	if (bp->macbgem_ops.mog_alloc_rx_buffers(bp))
1427 1428 1429 1430 1431 1432 1433 1434 1435
		goto out_err;

	return 0;

out_err:
	macb_free_consistent(bp);
	return -ENOMEM;
}

N
Nicolas Ferre 已提交
1436 1437
static void gem_init_rings(struct macb *bp)
{
1438 1439
	struct macb_queue *queue;
	unsigned int q;
N
Nicolas Ferre 已提交
1440 1441
	int i;

1442 1443 1444 1445 1446 1447 1448 1449
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
		for (i = 0; i < TX_RING_SIZE; i++) {
			queue->tx_ring[i].addr = 0;
			queue->tx_ring[i].ctrl = MACB_BIT(TX_USED);
		}
		queue->tx_ring[TX_RING_SIZE - 1].ctrl |= MACB_BIT(TX_WRAP);
		queue->tx_head = 0;
		queue->tx_tail = 0;
N
Nicolas Ferre 已提交
1450 1451
	}

1452 1453
	bp->rx_tail = 0;
	bp->rx_prepared_head = 0;
N
Nicolas Ferre 已提交
1454 1455 1456 1457

	gem_rx_refill(bp);
}

1458 1459 1460 1461 1462 1463 1464 1465 1466
static void macb_init_rings(struct macb *bp)
{
	int i;
	dma_addr_t addr;

	addr = bp->rx_buffers_dma;
	for (i = 0; i < RX_RING_SIZE; i++) {
		bp->rx_ring[i].addr = addr;
		bp->rx_ring[i].ctrl = 0;
1467
		addr += bp->rx_buffer_size;
1468 1469 1470 1471
	}
	bp->rx_ring[RX_RING_SIZE - 1].addr |= MACB_BIT(RX_WRAP);

	for (i = 0; i < TX_RING_SIZE; i++) {
1472 1473 1474 1475
		bp->queues[0].tx_ring[i].addr = 0;
		bp->queues[0].tx_ring[i].ctrl = MACB_BIT(TX_USED);
		bp->queues[0].tx_head = 0;
		bp->queues[0].tx_tail = 0;
1476
	}
1477
	bp->queues[0].tx_ring[TX_RING_SIZE - 1].ctrl |= MACB_BIT(TX_WRAP);
1478

1479
	bp->rx_tail = 0;
1480 1481 1482 1483
}

static void macb_reset_hw(struct macb *bp)
{
1484 1485 1486
	struct macb_queue *queue;
	unsigned int q;

1487 1488 1489 1490 1491 1492 1493 1494 1495 1496
	/*
	 * Disable RX and TX (XXX: Should we halt the transmission
	 * more gracefully?)
	 */
	macb_writel(bp, NCR, 0);

	/* Clear the stats registers (XXX: Update stats first?) */
	macb_writel(bp, NCR, MACB_BIT(CLRSTAT));

	/* Clear all status flags */
J
Joachim Eastwood 已提交
1497 1498
	macb_writel(bp, TSR, -1);
	macb_writel(bp, RSR, -1);
1499 1500

	/* Disable all interrupts */
1501 1502 1503 1504
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
		queue_writel(queue, IDR, -1);
		queue_readl(queue, ISR);
	}
1505 1506
}

1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548
static u32 gem_mdc_clk_div(struct macb *bp)
{
	u32 config;
	unsigned long pclk_hz = clk_get_rate(bp->pclk);

	if (pclk_hz <= 20000000)
		config = GEM_BF(CLK, GEM_CLK_DIV8);
	else if (pclk_hz <= 40000000)
		config = GEM_BF(CLK, GEM_CLK_DIV16);
	else if (pclk_hz <= 80000000)
		config = GEM_BF(CLK, GEM_CLK_DIV32);
	else if (pclk_hz <= 120000000)
		config = GEM_BF(CLK, GEM_CLK_DIV48);
	else if (pclk_hz <= 160000000)
		config = GEM_BF(CLK, GEM_CLK_DIV64);
	else
		config = GEM_BF(CLK, GEM_CLK_DIV96);

	return config;
}

static u32 macb_mdc_clk_div(struct macb *bp)
{
	u32 config;
	unsigned long pclk_hz;

	if (macb_is_gem(bp))
		return gem_mdc_clk_div(bp);

	pclk_hz = clk_get_rate(bp->pclk);
	if (pclk_hz <= 20000000)
		config = MACB_BF(CLK, MACB_CLK_DIV8);
	else if (pclk_hz <= 40000000)
		config = MACB_BF(CLK, MACB_CLK_DIV16);
	else if (pclk_hz <= 80000000)
		config = MACB_BF(CLK, MACB_CLK_DIV32);
	else
		config = MACB_BF(CLK, MACB_CLK_DIV64);

	return config;
}

1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569
/*
 * Get the DMA bus width field of the network configuration register that we
 * should program.  We find the width from decoding the design configuration
 * register to find the maximum supported data bus width.
 */
static u32 macb_dbw(struct macb *bp)
{
	if (!macb_is_gem(bp))
		return 0;

	switch (GEM_BFEXT(DBWDEF, gem_readl(bp, DCFG1))) {
	case 4:
		return GEM_BF(DBW, GEM_DBW128);
	case 2:
		return GEM_BF(DBW, GEM_DBW64);
	case 1:
	default:
		return GEM_BF(DBW, GEM_DBW32);
	}
}

1570
/*
1571 1572
 * Configure the receive DMA engine
 * - use the correct receive buffer size
1573
 * - set best burst length for DMA operations
1574 1575 1576
 *   (if not supported by FIFO, it will fallback to default)
 * - set both rx/tx packet buffers to full memory size
 * These are configurable parameters for GEM.
1577 1578 1579 1580 1581 1582 1583
 */
static void macb_configure_dma(struct macb *bp)
{
	u32 dmacfg;

	if (macb_is_gem(bp)) {
		dmacfg = gem_readl(bp, DMACFG) & ~GEM_BF(RXBS, -1L);
1584
		dmacfg |= GEM_BF(RXBS, bp->rx_buffer_size / RX_BUFFER_MULTIPLE);
1585 1586
		if (bp->dma_burst_length)
			dmacfg = GEM_BFINS(FBLDO, bp->dma_burst_length, dmacfg);
1587
		dmacfg |= GEM_BIT(TXPBMS) | GEM_BF(RXBMS, -1L);
1588
		dmacfg &= ~GEM_BIT(ENDIA);
1589 1590 1591 1592
		if (bp->dev->features & NETIF_F_HW_CSUM)
			dmacfg |= GEM_BIT(TXCOEN);
		else
			dmacfg &= ~GEM_BIT(TXCOEN);
1593 1594
		netdev_dbg(bp->dev, "Cadence configure DMA with 0x%08x\n",
			   dmacfg);
1595 1596 1597 1598
		gem_writel(bp, DMACFG, dmacfg);
	}
}

1599 1600
static void macb_init_hw(struct macb *bp)
{
1601 1602 1603
	struct macb_queue *queue;
	unsigned int q;

1604 1605 1606
	u32 config;

	macb_reset_hw(bp);
1607
	macb_set_hwaddr(bp);
1608

1609
	config = macb_mdc_clk_div(bp);
1610
	config |= MACB_BF(RBOF, NET_IP_ALIGN);	/* Make eth data aligned */
1611 1612
	config |= MACB_BIT(PAE);		/* PAuse Enable */
	config |= MACB_BIT(DRFCS);		/* Discard Rx FCS */
1613
	config |= MACB_BIT(BIG);		/* Receive oversized frames */
1614 1615
	if (bp->dev->flags & IFF_PROMISC)
		config |= MACB_BIT(CAF);	/* Copy All Frames */
1616 1617
	else if (macb_is_gem(bp) && bp->dev->features & NETIF_F_RXCSUM)
		config |= GEM_BIT(RXCOEN);
1618 1619
	if (!(bp->dev->flags & IFF_BROADCAST))
		config |= MACB_BIT(NBC);	/* No BroadCast */
1620
	config |= macb_dbw(bp);
1621
	macb_writel(bp, NCFGR, config);
1622 1623
	bp->speed = SPEED_10;
	bp->duplex = DUPLEX_HALF;
1624

1625 1626
	macb_configure_dma(bp);

1627 1628
	/* Initialize TX and RX buffers */
	macb_writel(bp, RBQP, bp->rx_ring_dma);
1629 1630 1631 1632 1633 1634 1635 1636 1637
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
		queue_writel(queue, TBQP, queue->tx_ring_dma);

		/* Enable interrupts */
		queue_writel(queue, IER,
			     MACB_RX_INT_FLAGS |
			     MACB_TX_INT_FLAGS |
			     MACB_BIT(HRESP));
	}
1638 1639

	/* Enable TX and RX */
F
frederic RODO 已提交
1640
	macb_writel(bp, NCR, MACB_BIT(RE) | MACB_BIT(TE) | MACB_BIT(MPE));
1641 1642
}

P
Patrice Vilchez 已提交
1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693
/*
 * The hash address register is 64 bits long and takes up two
 * locations in the memory map.  The least significant bits are stored
 * in EMAC_HSL and the most significant bits in EMAC_HSH.
 *
 * The unicast hash enable and the multicast hash enable bits in the
 * network configuration register enable the reception of hash matched
 * frames. The destination address is reduced to a 6 bit index into
 * the 64 bit hash register using the following hash function.  The
 * hash function is an exclusive or of every sixth bit of the
 * destination address.
 *
 * hi[5] = da[5] ^ da[11] ^ da[17] ^ da[23] ^ da[29] ^ da[35] ^ da[41] ^ da[47]
 * hi[4] = da[4] ^ da[10] ^ da[16] ^ da[22] ^ da[28] ^ da[34] ^ da[40] ^ da[46]
 * hi[3] = da[3] ^ da[09] ^ da[15] ^ da[21] ^ da[27] ^ da[33] ^ da[39] ^ da[45]
 * hi[2] = da[2] ^ da[08] ^ da[14] ^ da[20] ^ da[26] ^ da[32] ^ da[38] ^ da[44]
 * hi[1] = da[1] ^ da[07] ^ da[13] ^ da[19] ^ da[25] ^ da[31] ^ da[37] ^ da[43]
 * hi[0] = da[0] ^ da[06] ^ da[12] ^ da[18] ^ da[24] ^ da[30] ^ da[36] ^ da[42]
 *
 * da[0] represents the least significant bit of the first byte
 * received, that is, the multicast/unicast indicator, and da[47]
 * represents the most significant bit of the last byte received.  If
 * the hash index, hi[n], points to a bit that is set in the hash
 * register then the frame will be matched according to whether the
 * frame is multicast or unicast.  A multicast match will be signalled
 * if the multicast hash enable bit is set, da[0] is 1 and the hash
 * index points to a bit set in the hash register.  A unicast match
 * will be signalled if the unicast hash enable bit is set, da[0] is 0
 * and the hash index points to a bit set in the hash register.  To
 * receive all multicast frames, the hash register should be set with
 * all ones and the multicast hash enable bit should be set in the
 * network configuration register.
 */

static inline int hash_bit_value(int bitnr, __u8 *addr)
{
	if (addr[bitnr / 8] & (1 << (bitnr % 8)))
		return 1;
	return 0;
}

/*
 * Return the hash index value for the specified address.
 */
static int hash_get_index(__u8 *addr)
{
	int i, j, bitval;
	int hash_index = 0;

	for (j = 0; j < 6; j++) {
		for (i = 0, bitval = 0; i < 8; i++)
1694
			bitval ^= hash_bit_value(i * 6 + j, addr);
P
Patrice Vilchez 已提交
1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706

		hash_index |= (bitval << j);
	}

	return hash_index;
}

/*
 * Add multicast addresses to the internal multicast-hash table.
 */
static void macb_sethashtable(struct net_device *dev)
{
1707
	struct netdev_hw_addr *ha;
P
Patrice Vilchez 已提交
1708
	unsigned long mc_filter[2];
1709
	unsigned int bitnr;
P
Patrice Vilchez 已提交
1710 1711 1712 1713
	struct macb *bp = netdev_priv(dev);

	mc_filter[0] = mc_filter[1] = 0;

1714 1715
	netdev_for_each_mc_addr(ha, dev) {
		bitnr = hash_get_index(ha->addr);
P
Patrice Vilchez 已提交
1716 1717 1718
		mc_filter[bitnr >> 5] |= 1 << (bitnr & 31);
	}

J
Jamie Iles 已提交
1719 1720
	macb_or_gem_writel(bp, HRB, mc_filter[0]);
	macb_or_gem_writel(bp, HRT, mc_filter[1]);
P
Patrice Vilchez 已提交
1721 1722 1723 1724 1725
}

/*
 * Enable/Disable promiscuous and multicast modes.
 */
1726
void macb_set_rx_mode(struct net_device *dev)
P
Patrice Vilchez 已提交
1727 1728 1729 1730 1731 1732
{
	unsigned long cfg;
	struct macb *bp = netdev_priv(dev);

	cfg = macb_readl(bp, NCFGR);

1733
	if (dev->flags & IFF_PROMISC) {
P
Patrice Vilchez 已提交
1734 1735
		/* Enable promiscuous mode */
		cfg |= MACB_BIT(CAF);
1736 1737 1738 1739 1740 1741

		/* Disable RX checksum offload */
		if (macb_is_gem(bp))
			cfg &= ~GEM_BIT(RXCOEN);
	} else {
		/* Disable promiscuous mode */
P
Patrice Vilchez 已提交
1742 1743
		cfg &= ~MACB_BIT(CAF);

1744 1745 1746 1747 1748
		/* Enable RX checksum offload only if requested */
		if (macb_is_gem(bp) && dev->features & NETIF_F_RXCSUM)
			cfg |= GEM_BIT(RXCOEN);
	}

P
Patrice Vilchez 已提交
1749 1750
	if (dev->flags & IFF_ALLMULTI) {
		/* Enable all multicast mode */
J
Jamie Iles 已提交
1751 1752
		macb_or_gem_writel(bp, HRB, -1);
		macb_or_gem_writel(bp, HRT, -1);
P
Patrice Vilchez 已提交
1753
		cfg |= MACB_BIT(NCFGR_MTI);
1754
	} else if (!netdev_mc_empty(dev)) {
P
Patrice Vilchez 已提交
1755 1756 1757 1758 1759
		/* Enable specific multicasts */
		macb_sethashtable(dev);
		cfg |= MACB_BIT(NCFGR_MTI);
	} else if (dev->flags & (~IFF_ALLMULTI)) {
		/* Disable all multicast mode */
J
Jamie Iles 已提交
1760 1761
		macb_or_gem_writel(bp, HRB, 0);
		macb_or_gem_writel(bp, HRT, 0);
P
Patrice Vilchez 已提交
1762 1763 1764 1765 1766
		cfg &= ~MACB_BIT(NCFGR_MTI);
	}

	macb_writel(bp, NCFGR, cfg);
}
1767
EXPORT_SYMBOL_GPL(macb_set_rx_mode);
P
Patrice Vilchez 已提交
1768

1769 1770 1771
static int macb_open(struct net_device *dev)
{
	struct macb *bp = netdev_priv(dev);
N
Nicolas Ferre 已提交
1772
	size_t bufsz = dev->mtu + ETH_HLEN + ETH_FCS_LEN + NET_IP_ALIGN;
1773 1774
	int err;

1775
	netdev_dbg(bp->dev, "open\n");
1776

1777 1778 1779
	/* carrier starts down */
	netif_carrier_off(dev);

F
frederic RODO 已提交
1780 1781 1782
	/* if the phy is not yet register, retry later*/
	if (!bp->phy_dev)
		return -EAGAIN;
1783 1784

	/* RX buffers initialization */
N
Nicolas Ferre 已提交
1785
	macb_init_rx_buffer_size(bp, bufsz);
F
frederic RODO 已提交
1786

1787 1788
	err = macb_alloc_consistent(bp);
	if (err) {
1789 1790
		netdev_err(dev, "Unable to allocate DMA memory (error %d)\n",
			   err);
1791 1792 1793
		return err;
	}

1794 1795
	napi_enable(&bp->napi);

N
Nicolas Ferre 已提交
1796
	bp->macbgem_ops.mog_init_rings(bp);
1797 1798
	macb_init_hw(bp);

F
frederic RODO 已提交
1799 1800
	/* schedule a link state check */
	phy_start(bp->phy_dev);
1801

1802
	netif_tx_start_all_queues(dev);
1803 1804 1805 1806 1807 1808 1809 1810 1811

	return 0;
}

static int macb_close(struct net_device *dev)
{
	struct macb *bp = netdev_priv(dev);
	unsigned long flags;

1812
	netif_tx_stop_all_queues(dev);
1813
	napi_disable(&bp->napi);
1814

F
frederic RODO 已提交
1815 1816 1817
	if (bp->phy_dev)
		phy_stop(bp->phy_dev);

1818 1819 1820 1821 1822 1823 1824 1825 1826 1827
	spin_lock_irqsave(&bp->lock, flags);
	macb_reset_hw(bp);
	netif_carrier_off(dev);
	spin_unlock_irqrestore(&bp->lock, flags);

	macb_free_consistent(bp);

	return 0;
}

1828 1829
static void gem_update_stats(struct macb *bp)
{
1830
	int i;
1831 1832
	u32 *p = &bp->hw_stats.gem.tx_octets_31_0;

1833 1834
	for (i = 0; i < GEM_STATS_LEN; ++i, ++p) {
		u32 offset = gem_statistics[i].offset;
1835
		u64 val = __raw_readl(bp->regs + offset);
1836 1837 1838 1839 1840 1841

		bp->ethtool_stats[i] += val;
		*p += val;

		if (offset == GEM_OCTTXL || offset == GEM_OCTRXL) {
			/* Add GEM_OCTTXH, GEM_OCTRXH */
1842 1843
			val = __raw_readl(bp->regs + offset + 4);
			bp->ethtool_stats[i] += ((u64)val) << 32;
1844 1845 1846
			*(++p) += val;
		}
	}
1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886
}

static struct net_device_stats *gem_get_stats(struct macb *bp)
{
	struct gem_stats *hwstat = &bp->hw_stats.gem;
	struct net_device_stats *nstat = &bp->stats;

	gem_update_stats(bp);

	nstat->rx_errors = (hwstat->rx_frame_check_sequence_errors +
			    hwstat->rx_alignment_errors +
			    hwstat->rx_resource_errors +
			    hwstat->rx_overruns +
			    hwstat->rx_oversize_frames +
			    hwstat->rx_jabbers +
			    hwstat->rx_undersized_frames +
			    hwstat->rx_length_field_frame_errors);
	nstat->tx_errors = (hwstat->tx_late_collisions +
			    hwstat->tx_excessive_collisions +
			    hwstat->tx_underrun +
			    hwstat->tx_carrier_sense_errors);
	nstat->multicast = hwstat->rx_multicast_frames;
	nstat->collisions = (hwstat->tx_single_collision_frames +
			     hwstat->tx_multiple_collision_frames +
			     hwstat->tx_excessive_collisions);
	nstat->rx_length_errors = (hwstat->rx_oversize_frames +
				   hwstat->rx_jabbers +
				   hwstat->rx_undersized_frames +
				   hwstat->rx_length_field_frame_errors);
	nstat->rx_over_errors = hwstat->rx_resource_errors;
	nstat->rx_crc_errors = hwstat->rx_frame_check_sequence_errors;
	nstat->rx_frame_errors = hwstat->rx_alignment_errors;
	nstat->rx_fifo_errors = hwstat->rx_overruns;
	nstat->tx_aborted_errors = hwstat->tx_excessive_collisions;
	nstat->tx_carrier_errors = hwstat->tx_carrier_sense_errors;
	nstat->tx_fifo_errors = hwstat->tx_underrun;

	return nstat;
}

1887 1888 1889 1890 1891 1892 1893
static void gem_get_ethtool_stats(struct net_device *dev,
				  struct ethtool_stats *stats, u64 *data)
{
	struct macb *bp;

	bp = netdev_priv(dev);
	gem_update_stats(bp);
1894
	memcpy(data, &bp->ethtool_stats, sizeof(u64) * GEM_STATS_LEN);
1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919
}

static int gem_get_sset_count(struct net_device *dev, int sset)
{
	switch (sset) {
	case ETH_SS_STATS:
		return GEM_STATS_LEN;
	default:
		return -EOPNOTSUPP;
	}
}

static void gem_get_ethtool_strings(struct net_device *dev, u32 sset, u8 *p)
{
	int i;

	switch (sset) {
	case ETH_SS_STATS:
		for (i = 0; i < GEM_STATS_LEN; i++, p += ETH_GSTRING_LEN)
			memcpy(p, gem_statistics[i].stat_string,
			       ETH_GSTRING_LEN);
		break;
	}
}

1920
struct net_device_stats *macb_get_stats(struct net_device *dev)
1921 1922 1923
{
	struct macb *bp = netdev_priv(dev);
	struct net_device_stats *nstat = &bp->stats;
1924 1925 1926 1927
	struct macb_stats *hwstat = &bp->hw_stats.macb;

	if (macb_is_gem(bp))
		return gem_get_stats(bp);
1928

F
frederic RODO 已提交
1929 1930 1931
	/* read stats from hardware */
	macb_update_stats(bp);

1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952
	/* Convert HW stats into netdevice stats */
	nstat->rx_errors = (hwstat->rx_fcs_errors +
			    hwstat->rx_align_errors +
			    hwstat->rx_resource_errors +
			    hwstat->rx_overruns +
			    hwstat->rx_oversize_pkts +
			    hwstat->rx_jabbers +
			    hwstat->rx_undersize_pkts +
			    hwstat->sqe_test_errors +
			    hwstat->rx_length_mismatch);
	nstat->tx_errors = (hwstat->tx_late_cols +
			    hwstat->tx_excessive_cols +
			    hwstat->tx_underruns +
			    hwstat->tx_carrier_errors);
	nstat->collisions = (hwstat->tx_single_cols +
			     hwstat->tx_multiple_cols +
			     hwstat->tx_excessive_cols);
	nstat->rx_length_errors = (hwstat->rx_oversize_pkts +
				   hwstat->rx_jabbers +
				   hwstat->rx_undersize_pkts +
				   hwstat->rx_length_mismatch);
A
Alexander Stein 已提交
1953 1954
	nstat->rx_over_errors = hwstat->rx_resource_errors +
				   hwstat->rx_overruns;
1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965
	nstat->rx_crc_errors = hwstat->rx_fcs_errors;
	nstat->rx_frame_errors = hwstat->rx_align_errors;
	nstat->rx_fifo_errors = hwstat->rx_overruns;
	/* XXX: What does "missed" mean? */
	nstat->tx_aborted_errors = hwstat->tx_excessive_cols;
	nstat->tx_carrier_errors = hwstat->tx_carrier_errors;
	nstat->tx_fifo_errors = hwstat->tx_underruns;
	/* Don't know about heartbeat or window errors... */

	return nstat;
}
1966
EXPORT_SYMBOL_GPL(macb_get_stats);
1967 1968 1969 1970

static int macb_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
{
	struct macb *bp = netdev_priv(dev);
F
frederic RODO 已提交
1971 1972 1973 1974
	struct phy_device *phydev = bp->phy_dev;

	if (!phydev)
		return -ENODEV;
1975

F
frederic RODO 已提交
1976
	return phy_ethtool_gset(phydev, cmd);
1977 1978 1979 1980 1981
}

static int macb_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
{
	struct macb *bp = netdev_priv(dev);
F
frederic RODO 已提交
1982
	struct phy_device *phydev = bp->phy_dev;
1983

F
frederic RODO 已提交
1984 1985 1986 1987
	if (!phydev)
		return -ENODEV;

	return phy_ethtool_sset(phydev, cmd);
1988 1989
}

1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004
static int macb_get_regs_len(struct net_device *netdev)
{
	return MACB_GREGS_NBR * sizeof(u32);
}

static void macb_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			  void *p)
{
	struct macb *bp = netdev_priv(dev);
	unsigned int tail, head;
	u32 *regs_buff = p;

	regs->version = (macb_readl(bp, MID) & ((1 << MACB_REV_SIZE) - 1))
			| MACB_GREGS_VERSION;

2005 2006
	tail = macb_tx_ring_wrap(bp->queues[0].tx_tail);
	head = macb_tx_ring_wrap(bp->queues[0].tx_head);
2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018

	regs_buff[0]  = macb_readl(bp, NCR);
	regs_buff[1]  = macb_or_gem_readl(bp, NCFGR);
	regs_buff[2]  = macb_readl(bp, NSR);
	regs_buff[3]  = macb_readl(bp, TSR);
	regs_buff[4]  = macb_readl(bp, RBQP);
	regs_buff[5]  = macb_readl(bp, TBQP);
	regs_buff[6]  = macb_readl(bp, RSR);
	regs_buff[7]  = macb_readl(bp, IMR);

	regs_buff[8]  = tail;
	regs_buff[9]  = head;
2019 2020
	regs_buff[10] = macb_tx_dma(&bp->queues[0], tail);
	regs_buff[11] = macb_tx_dma(&bp->queues[0], head);
2021 2022 2023 2024 2025 2026 2027

	if (macb_is_gem(bp)) {
		regs_buff[12] = gem_readl(bp, USRIO);
		regs_buff[13] = gem_readl(bp, DMACFG);
	}
}

2028
const struct ethtool_ops macb_ethtool_ops = {
2029 2030
	.get_settings		= macb_get_settings,
	.set_settings		= macb_set_settings,
2031 2032
	.get_regs_len		= macb_get_regs_len,
	.get_regs		= macb_get_regs,
2033
	.get_link		= ethtool_op_get_link,
2034
	.get_ts_info		= ethtool_op_get_ts_info,
2035 2036 2037
};
EXPORT_SYMBOL_GPL(macb_ethtool_ops);

L
Lad, Prabhakar 已提交
2038
static const struct ethtool_ops gem_ethtool_ops = {
2039 2040 2041 2042 2043 2044
	.get_settings		= macb_get_settings,
	.set_settings		= macb_set_settings,
	.get_regs_len		= macb_get_regs_len,
	.get_regs		= macb_get_regs,
	.get_link		= ethtool_op_get_link,
	.get_ts_info		= ethtool_op_get_ts_info,
2045 2046 2047
	.get_ethtool_stats	= gem_get_ethtool_stats,
	.get_strings		= gem_get_ethtool_strings,
	.get_sset_count		= gem_get_sset_count,
2048 2049
};

2050
int macb_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2051 2052
{
	struct macb *bp = netdev_priv(dev);
F
frederic RODO 已提交
2053
	struct phy_device *phydev = bp->phy_dev;
2054 2055 2056 2057

	if (!netif_running(dev))
		return -EINVAL;

F
frederic RODO 已提交
2058 2059
	if (!phydev)
		return -ENODEV;
2060

2061
	return phy_mii_ioctl(phydev, rq, cmd);
2062
}
2063
EXPORT_SYMBOL_GPL(macb_ioctl);
2064

2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082
static int macb_set_features(struct net_device *netdev,
			     netdev_features_t features)
{
	struct macb *bp = netdev_priv(netdev);
	netdev_features_t changed = features ^ netdev->features;

	/* TX checksum offload */
	if ((changed & NETIF_F_HW_CSUM) && macb_is_gem(bp)) {
		u32 dmacfg;

		dmacfg = gem_readl(bp, DMACFG);
		if (features & NETIF_F_HW_CSUM)
			dmacfg |= GEM_BIT(TXCOEN);
		else
			dmacfg &= ~GEM_BIT(TXCOEN);
		gem_writel(bp, DMACFG, dmacfg);
	}

2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095
	/* RX checksum offload */
	if ((changed & NETIF_F_RXCSUM) && macb_is_gem(bp)) {
		u32 netcfg;

		netcfg = gem_readl(bp, NCFGR);
		if (features & NETIF_F_RXCSUM &&
		    !(netdev->flags & IFF_PROMISC))
			netcfg |= GEM_BIT(RXCOEN);
		else
			netcfg &= ~GEM_BIT(RXCOEN);
		gem_writel(bp, NCFGR, netcfg);
	}

2096 2097 2098
	return 0;
}

2099 2100 2101 2102
static const struct net_device_ops macb_netdev_ops = {
	.ndo_open		= macb_open,
	.ndo_stop		= macb_close,
	.ndo_start_xmit		= macb_start_xmit,
2103
	.ndo_set_rx_mode	= macb_set_rx_mode,
2104 2105 2106 2107 2108
	.ndo_get_stats		= macb_get_stats,
	.ndo_do_ioctl		= macb_ioctl,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_change_mtu		= eth_change_mtu,
	.ndo_set_mac_address	= eth_mac_addr,
2109 2110 2111
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= macb_poll_controller,
#endif
2112
	.ndo_set_features	= macb_set_features,
2113 2114
};

2115
#if defined(CONFIG_OF)
2116
static const struct macb_config pc302gem_config = {
2117 2118 2119 2120
	.caps = MACB_CAPS_SG_DISABLED | MACB_CAPS_GIGABIT_MODE_AVAILABLE,
	.dma_burst_length = 16,
};

2121
static const struct macb_config sama5d3_config = {
2122
	.caps = MACB_CAPS_SG_DISABLED | MACB_CAPS_GIGABIT_MODE_AVAILABLE,
2123 2124 2125
	.dma_burst_length = 16,
};

2126
static const struct macb_config sama5d4_config = {
2127 2128 2129 2130
	.caps = 0,
	.dma_burst_length = 4,
};

2131 2132 2133 2134
static const struct of_device_id macb_dt_ids[] = {
	{ .compatible = "cdns,at32ap7000-macb" },
	{ .compatible = "cdns,at91sam9260-macb" },
	{ .compatible = "cdns,macb" },
2135 2136
	{ .compatible = "cdns,pc302-gem", .data = &pc302gem_config },
	{ .compatible = "cdns,gem", .data = &pc302gem_config },
2137
	{ .compatible = "atmel,sama5d3-gem", .data = &sama5d3_config },
2138
	{ .compatible = "atmel,sama5d4-gem", .data = &sama5d4_config },
2139 2140 2141 2142 2143
	{ /* sentinel */ }
};
MODULE_DEVICE_TABLE(of, macb_dt_ids);
#endif

2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156
/*
 * Configure peripheral capacities according to device tree
 * and integration options used
 */
static void macb_configure_caps(struct macb *bp)
{
	u32 dcfg;
	const struct of_device_id *match;
	const struct macb_config *config;

	if (bp->pdev->dev.of_node) {
		match = of_match_node(macb_dt_ids, bp->pdev->dev.of_node);
		if (match && match->data) {
2157
			config = match->data;
2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182

			bp->caps = config->caps;
			/*
			 * As we have access to the matching node, configure
			 * DMA burst length as well
			 */
			bp->dma_burst_length = config->dma_burst_length;
		}
	}

	if (MACB_BFEXT(IDNUM, macb_readl(bp, MID)) == 0x2)
		bp->caps |= MACB_CAPS_MACB_IS_GEM;

	if (macb_is_gem(bp)) {
		dcfg = gem_readl(bp, DCFG1);
		if (GEM_BFEXT(IRQCOR, dcfg) == 0)
			bp->caps |= MACB_CAPS_ISR_CLEAR_ON_WRITE;
		dcfg = gem_readl(bp, DCFG2);
		if ((dcfg & (GEM_BIT(RX_PKT_BUFF) | GEM_BIT(TX_PKT_BUFF))) == 0)
			bp->caps |= MACB_CAPS_FIFO_MODE;
	}

	netdev_dbg(bp->dev, "Cadence caps 0x%08x\n", bp->caps);
}

2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206
static void macb_probe_queues(void __iomem *mem,
			      unsigned int *queue_mask,
			      unsigned int *num_queues)
{
	unsigned int hw_q;
	u32 mid;

	*queue_mask = 0x1;
	*num_queues = 1;

	/* is it macb or gem ? */
	mid = __raw_readl(mem + MACB_MID);
	if (MACB_BFEXT(IDNUM, mid) != 0x2)
		return;

	/* bit 0 is never set but queue 0 always exists */
	*queue_mask = __raw_readl(mem + GEM_DCFG6) & 0xff;
	*queue_mask |= 0x1;

	for (hw_q = 1; hw_q < MACB_MAX_QUEUES; ++hw_q)
		if (*queue_mask & (1 << hw_q))
			(*num_queues)++;
}

2207
static int macb_probe(struct platform_device *pdev)
2208
{
2209
	struct macb_platform_data *pdata;
2210 2211 2212
	struct resource *regs;
	struct net_device *dev;
	struct macb *bp;
2213
	struct macb_queue *queue;
F
frederic RODO 已提交
2214
	struct phy_device *phydev;
2215 2216
	u32 config;
	int err = -ENXIO;
2217
	const char *mac;
2218
	void __iomem *mem;
2219
	unsigned int hw_q, queue_mask, q, num_queues;
2220
	struct clk *pclk, *hclk, *tx_clk;
2221 2222 2223 2224 2225 2226 2227

	regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!regs) {
		dev_err(&pdev->dev, "no mmio resource defined\n");
		goto err_out;
	}

2228 2229 2230
	pclk = devm_clk_get(&pdev->dev, "pclk");
	if (IS_ERR(pclk)) {
		err = PTR_ERR(pclk);
2231
		dev_err(&pdev->dev, "failed to get macb_clk (%u)\n", err);
2232
		goto err_out;
A
Andrew Victor 已提交
2233
	}
J
Jamie Iles 已提交
2234

2235 2236 2237
	hclk = devm_clk_get(&pdev->dev, "hclk");
	if (IS_ERR(hclk)) {
		err = PTR_ERR(hclk);
2238
		dev_err(&pdev->dev, "failed to get hclk (%u)\n", err);
2239
		goto err_out;
2240 2241
	}

2242
	tx_clk = devm_clk_get(&pdev->dev, "tx_clk");
2243

2244
	err = clk_prepare_enable(pclk);
2245 2246
	if (err) {
		dev_err(&pdev->dev, "failed to enable pclk (%u)\n", err);
2247
		goto err_out;
2248 2249
	}

2250
	err = clk_prepare_enable(hclk);
2251 2252 2253
	if (err) {
		dev_err(&pdev->dev, "failed to enable hclk (%u)\n", err);
		goto err_out_disable_pclk;
2254 2255
	}

2256 2257
	if (!IS_ERR(tx_clk)) {
		err = clk_prepare_enable(tx_clk);
2258 2259
		if (err) {
			dev_err(&pdev->dev, "failed to enable tx_clk (%u)\n",
2260
				err);
2261 2262 2263 2264
			goto err_out_disable_hclk;
		}
	}

2265 2266 2267
	err = -ENOMEM;
	mem = devm_ioremap(&pdev->dev, regs->start, resource_size(regs));
	if (!mem) {
2268 2269 2270 2271
		dev_err(&pdev->dev, "failed to map registers, aborting.\n");
		goto err_out_disable_clocks;
	}

2272 2273 2274
	macb_probe_queues(mem, &queue_mask, &num_queues);
	dev = alloc_etherdev_mq(sizeof(*bp), num_queues);
	if (!dev)
S
Soren Brinkmann 已提交
2275
		goto err_out_disable_clocks;
2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293

	SET_NETDEV_DEV(dev, &pdev->dev);

	bp = netdev_priv(dev);
	bp->pdev = pdev;
	bp->dev = dev;
	bp->regs = mem;
	bp->num_queues = num_queues;
	bp->pclk = pclk;
	bp->hclk = hclk;
	bp->tx_clk = tx_clk;

	spin_lock_init(&bp->lock);

	/* set the queue register mapping once for all: queue0 has a special
	 * register mapping but we don't want to test the queue index then
	 * compute the corresponding register offset at run time.
	 */
2294
	for (hw_q = 0, q = 0; hw_q < MACB_MAX_QUEUES; ++hw_q) {
2295 2296 2297
		if (!(queue_mask & (1 << hw_q)))
			continue;

2298
		queue = &bp->queues[q];
2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319
		queue->bp = bp;
		if (hw_q) {
			queue->ISR  = GEM_ISR(hw_q - 1);
			queue->IER  = GEM_IER(hw_q - 1);
			queue->IDR  = GEM_IDR(hw_q - 1);
			queue->IMR  = GEM_IMR(hw_q - 1);
			queue->TBQP = GEM_TBQP(hw_q - 1);
		} else {
			/* queue0 uses legacy registers */
			queue->ISR  = MACB_ISR;
			queue->IER  = MACB_IER;
			queue->IDR  = MACB_IDR;
			queue->IMR  = MACB_IMR;
			queue->TBQP = MACB_TBQP;
		}

		/* get irq: here we use the linux queue index, not the hardware
		 * queue index. the queue irq definitions in the device tree
		 * must remove the optional gaps that could exist in the
		 * hardware queue mask.
		 */
2320
		queue->irq = platform_get_irq(pdev, q);
2321 2322 2323 2324 2325 2326
		err = devm_request_irq(&pdev->dev, queue->irq, macb_interrupt,
				       0, dev->name, queue);
		if (err) {
			dev_err(&pdev->dev,
				"Unable to request IRQ %d (error %d)\n",
				queue->irq, err);
2327
			goto err_out_free_netdev;
2328 2329 2330
		}

		INIT_WORK(&queue->tx_error_task, macb_tx_error_task);
2331
		q++;
2332
	}
2333
	dev->irq = bp->queues[0].irq;
2334

2335
	dev->netdev_ops = &macb_netdev_ops;
2336
	netif_napi_add(dev, &bp->napi, macb_poll, 64);
2337 2338 2339

	dev->base_addr = regs->start;

2340 2341 2342
	/* setup capacities */
	macb_configure_caps(bp);

N
Nicolas Ferre 已提交
2343 2344
	/* setup appropriated routines according to adapter type */
	if (macb_is_gem(bp)) {
2345
		bp->max_tx_length = GEM_MAX_TX_LEN;
N
Nicolas Ferre 已提交
2346 2347 2348 2349
		bp->macbgem_ops.mog_alloc_rx_buffers = gem_alloc_rx_buffers;
		bp->macbgem_ops.mog_free_rx_buffers = gem_free_rx_buffers;
		bp->macbgem_ops.mog_init_rings = gem_init_rings;
		bp->macbgem_ops.mog_rx = gem_rx;
2350
		dev->ethtool_ops = &gem_ethtool_ops;
N
Nicolas Ferre 已提交
2351
	} else {
2352
		bp->max_tx_length = MACB_MAX_TX_LEN;
N
Nicolas Ferre 已提交
2353 2354 2355 2356
		bp->macbgem_ops.mog_alloc_rx_buffers = macb_alloc_rx_buffers;
		bp->macbgem_ops.mog_free_rx_buffers = macb_free_rx_buffers;
		bp->macbgem_ops.mog_init_rings = macb_init_rings;
		bp->macbgem_ops.mog_rx = macb_rx;
2357
		dev->ethtool_ops = &macb_ethtool_ops;
N
Nicolas Ferre 已提交
2358 2359
	}

2360 2361
	/* Set features */
	dev->hw_features = NETIF_F_SG;
2362 2363
	/* Checksum offload is only available on gem with packet buffer */
	if (macb_is_gem(bp) && !(bp->caps & MACB_CAPS_FIFO_MODE))
2364
		dev->hw_features |= NETIF_F_HW_CSUM | NETIF_F_RXCSUM;
2365 2366 2367 2368
	if (bp->caps & MACB_CAPS_SG_DISABLED)
		dev->hw_features &= ~NETIF_F_SG;
	dev->features = dev->hw_features;

2369
	/* Set MII management clock divider */
2370
	config = macb_mdc_clk_div(bp);
2371
	config |= macb_dbw(bp);
2372 2373
	macb_writel(bp, NCFGR, config);

2374 2375 2376 2377
	mac = of_get_mac_address(pdev->dev.of_node);
	if (mac)
		memcpy(bp->dev->dev_addr, mac, ETH_ALEN);
	else
2378 2379
		macb_get_hwaddr(bp);

2380
	err = of_get_phy_mode(pdev->dev.of_node);
2381
	if (err < 0) {
J
Jingoo Han 已提交
2382
		pdata = dev_get_platdata(&pdev->dev);
2383 2384 2385 2386 2387 2388 2389
		if (pdata && pdata->is_rmii)
			bp->phy_interface = PHY_INTERFACE_MODE_RMII;
		else
			bp->phy_interface = PHY_INTERFACE_MODE_MII;
	} else {
		bp->phy_interface = err;
	}
F
frederic RODO 已提交
2390

2391 2392 2393
	if (bp->phy_interface == PHY_INTERFACE_MODE_RGMII)
		macb_or_gem_writel(bp, USRIO, GEM_BIT(RGMII));
	else if (bp->phy_interface == PHY_INTERFACE_MODE_RMII)
A
Andrew Victor 已提交
2394
#if defined(CONFIG_ARCH_AT91)
J
Jamie Iles 已提交
2395 2396
		macb_or_gem_writel(bp, USRIO, (MACB_BIT(RMII) |
					       MACB_BIT(CLKEN)));
A
Andrew Victor 已提交
2397
#else
J
Jamie Iles 已提交
2398
		macb_or_gem_writel(bp, USRIO, 0);
A
Andrew Victor 已提交
2399
#endif
2400
	else
A
Andrew Victor 已提交
2401
#if defined(CONFIG_ARCH_AT91)
J
Jamie Iles 已提交
2402
		macb_or_gem_writel(bp, USRIO, MACB_BIT(CLKEN));
A
Andrew Victor 已提交
2403
#else
J
Jamie Iles 已提交
2404
		macb_or_gem_writel(bp, USRIO, MACB_BIT(MII));
A
Andrew Victor 已提交
2405
#endif
2406 2407 2408 2409

	err = register_netdev(dev);
	if (err) {
		dev_err(&pdev->dev, "Cannot register net device, aborting.\n");
2410
		goto err_out_free_netdev;
2411 2412
	}

2413 2414
	err = macb_mii_init(bp);
	if (err)
F
frederic RODO 已提交
2415
		goto err_out_unregister_netdev;
2416

F
frederic RODO 已提交
2417
	platform_set_drvdata(pdev, dev);
2418

2419 2420
	netif_carrier_off(dev);

2421 2422 2423
	netdev_info(dev, "Cadence %s rev 0x%08x at 0x%08lx irq %d (%pM)\n",
		    macb_is_gem(bp) ? "GEM" : "MACB", macb_readl(bp, MID),
		    dev->base_addr, dev->irq, dev->dev_addr);
2424

F
frederic RODO 已提交
2425
	phydev = bp->phy_dev;
2426 2427
	netdev_info(dev, "attached PHY driver [%s] (mii_bus:phy_addr=%s, irq=%d)\n",
		    phydev->drv->name, dev_name(&phydev->dev), phydev->irq);
F
frederic RODO 已提交
2428

2429 2430
	return 0;

F
frederic RODO 已提交
2431 2432
err_out_unregister_netdev:
	unregister_netdev(dev);
2433
err_out_free_netdev:
2434
	free_netdev(dev);
2435
err_out_disable_clocks:
2436 2437
	if (!IS_ERR(tx_clk))
		clk_disable_unprepare(tx_clk);
2438
err_out_disable_hclk:
2439
	clk_disable_unprepare(hclk);
2440
err_out_disable_pclk:
2441
	clk_disable_unprepare(pclk);
2442 2443 2444 2445
err_out:
	return err;
}

2446
static int macb_remove(struct platform_device *pdev)
2447 2448 2449 2450 2451 2452 2453 2454
{
	struct net_device *dev;
	struct macb *bp;

	dev = platform_get_drvdata(pdev);

	if (dev) {
		bp = netdev_priv(dev);
2455 2456
		if (bp->phy_dev)
			phy_disconnect(bp->phy_dev);
2457 2458 2459
		mdiobus_unregister(bp->mii_bus);
		kfree(bp->mii_bus->irq);
		mdiobus_free(bp->mii_bus);
2460
		unregister_netdev(dev);
2461 2462
		if (!IS_ERR(bp->tx_clk))
			clk_disable_unprepare(bp->tx_clk);
2463 2464
		clk_disable_unprepare(bp->hclk);
		clk_disable_unprepare(bp->pclk);
2465
		free_netdev(dev);
2466 2467 2468 2469 2470
	}

	return 0;
}

2471
static int __maybe_unused macb_suspend(struct device *dev)
2472
{
S
Soren Brinkmann 已提交
2473
	struct platform_device *pdev = to_platform_device(dev);
2474 2475 2476
	struct net_device *netdev = platform_get_drvdata(pdev);
	struct macb *bp = netdev_priv(netdev);

2477
	netif_carrier_off(netdev);
2478 2479
	netif_device_detach(netdev);

2480 2481
	if (!IS_ERR(bp->tx_clk))
		clk_disable_unprepare(bp->tx_clk);
2482 2483
	clk_disable_unprepare(bp->hclk);
	clk_disable_unprepare(bp->pclk);
2484 2485 2486 2487

	return 0;
}

2488
static int __maybe_unused macb_resume(struct device *dev)
2489
{
S
Soren Brinkmann 已提交
2490
	struct platform_device *pdev = to_platform_device(dev);
2491 2492 2493
	struct net_device *netdev = platform_get_drvdata(pdev);
	struct macb *bp = netdev_priv(netdev);

2494 2495
	clk_prepare_enable(bp->pclk);
	clk_prepare_enable(bp->hclk);
2496 2497
	if (!IS_ERR(bp->tx_clk))
		clk_prepare_enable(bp->tx_clk);
2498 2499 2500 2501 2502 2503

	netif_device_attach(netdev);

	return 0;
}

S
Soren Brinkmann 已提交
2504 2505
static SIMPLE_DEV_PM_OPS(macb_pm_ops, macb_suspend, macb_resume);

2506
static struct platform_driver macb_driver = {
2507 2508
	.probe		= macb_probe,
	.remove		= macb_remove,
2509 2510
	.driver		= {
		.name		= "macb",
2511
		.of_match_table	= of_match_ptr(macb_dt_ids),
S
Soren Brinkmann 已提交
2512
		.pm	= &macb_pm_ops,
2513 2514 2515
	},
};

2516
module_platform_driver(macb_driver);
2517 2518

MODULE_LICENSE("GPL");
J
Jamie Iles 已提交
2519
MODULE_DESCRIPTION("Cadence MACB/GEM Ethernet driver");
J
Jean Delvare 已提交
2520
MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
2521
MODULE_ALIAS("platform:macb");