cpu.h 35.3 KB
Newer Older
B
bellard 已提交
1 2
/*
 * i386 virtual CPU header
3
 *
B
bellard 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
17
 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
B
bellard 已提交
18 19 20 21
 */
#ifndef CPU_I386_H
#define CPU_I386_H

B
bellard 已提交
22
#include "config.h"
23
#include "qemu-common.h"
B
bellard 已提交
24 25 26 27

#ifdef TARGET_X86_64
#define TARGET_LONG_BITS 64
#else
B
bellard 已提交
28
#define TARGET_LONG_BITS 32
B
bellard 已提交
29
#endif
B
bellard 已提交
30

B
bellard 已提交
31 32 33 34 35 36
/* target supports implicit self modifying code */
#define TARGET_HAS_SMC
/* support for self modifying code even if the modified instruction is
   close to the modifying instruction */
#define TARGET_HAS_PRECISE_SMC

B
bellard 已提交
37 38
#define TARGET_HAS_ICE 1

39 40 41 42 43 44
#ifdef TARGET_X86_64
#define ELF_MACHINE	EM_X86_64
#else
#define ELF_MACHINE	EM_386
#endif

45
#define CPUArchState struct CPUX86State
46

B
bellard 已提交
47 48
#include "cpu-defs.h"

B
bellard 已提交
49 50
#include "softfloat.h"

B
bellard 已提交
51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
#define R_EAX 0
#define R_ECX 1
#define R_EDX 2
#define R_EBX 3
#define R_ESP 4
#define R_EBP 5
#define R_ESI 6
#define R_EDI 7

#define R_AL 0
#define R_CL 1
#define R_DL 2
#define R_BL 3
#define R_AH 4
#define R_CH 5
#define R_DH 6
#define R_BH 7

#define R_ES 0
#define R_CS 1
#define R_SS 2
#define R_DS 3
#define R_FS 4
#define R_GS 5

/* segment descriptor fields */
#define DESC_G_MASK     (1 << 23)
#define DESC_B_SHIFT    22
#define DESC_B_MASK     (1 << DESC_B_SHIFT)
B
bellard 已提交
80 81
#define DESC_L_SHIFT    21 /* x86_64 only : 64 bit code segment */
#define DESC_L_MASK     (1 << DESC_L_SHIFT)
B
bellard 已提交
82 83 84
#define DESC_AVL_MASK   (1 << 20)
#define DESC_P_MASK     (1 << 15)
#define DESC_DPL_SHIFT  13
85
#define DESC_DPL_MASK   (3 << DESC_DPL_SHIFT)
B
bellard 已提交
86 87
#define DESC_S_MASK     (1 << 12)
#define DESC_TYPE_SHIFT 8
88
#define DESC_TYPE_MASK  (15 << DESC_TYPE_SHIFT)
B
bellard 已提交
89 90
#define DESC_A_MASK     (1 << 8)

B
bellard 已提交
91 92 93
#define DESC_CS_MASK    (1 << 11) /* 1=code segment 0=data segment */
#define DESC_C_MASK     (1 << 10) /* code: conforming */
#define DESC_R_MASK     (1 << 9)  /* code: readable */
B
bellard 已提交
94

B
bellard 已提交
95 96 97 98
#define DESC_E_MASK     (1 << 10) /* data: expansion direction */
#define DESC_W_MASK     (1 << 9)  /* data: writable */

#define DESC_TSS_BUSY_MASK (1 << 9)
B
bellard 已提交
99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118

/* eflags masks */
#define CC_C   	0x0001
#define CC_P 	0x0004
#define CC_A	0x0010
#define CC_Z	0x0040
#define CC_S    0x0080
#define CC_O    0x0800

#define TF_SHIFT   8
#define IOPL_SHIFT 12
#define VM_SHIFT   17

#define TF_MASK 		0x00000100
#define IF_MASK 		0x00000200
#define DF_MASK 		0x00000400
#define IOPL_MASK		0x00003000
#define NT_MASK	         	0x00004000
#define RF_MASK			0x00010000
#define VM_MASK			0x00020000
119
#define AC_MASK			0x00040000
B
bellard 已提交
120 121 122 123
#define VIF_MASK                0x00080000
#define VIP_MASK                0x00100000
#define ID_MASK                 0x00200000

T
ths 已提交
124
/* hidden flags - used internally by qemu to represent additional cpu
B
bellard 已提交
125 126 127
   states. Only the CPL, INHIBIT_IRQ, SMM and SVMI are not
   redundant. We avoid using the IOPL_MASK, TF_MASK and VM_MASK bit
   position to ease oring with eflags. */
B
bellard 已提交
128 129 130 131 132 133 134 135 136
/* current cpl */
#define HF_CPL_SHIFT         0
/* true if soft mmu is being used */
#define HF_SOFTMMU_SHIFT     2
/* true if hardware interrupts must be disabled for next instruction */
#define HF_INHIBIT_IRQ_SHIFT 3
/* 16 or 32 segments */
#define HF_CS32_SHIFT        4
#define HF_SS32_SHIFT        5
B
bellard 已提交
137
/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
B
bellard 已提交
138
#define HF_ADDSEG_SHIFT      6
139 140 141
/* copy of CR0.PE (protected mode) */
#define HF_PE_SHIFT          7
#define HF_TF_SHIFT          8 /* must be same as eflags */
B
bellard 已提交
142 143 144
#define HF_MP_SHIFT          9 /* the order must be MP, EM, TS */
#define HF_EM_SHIFT         10
#define HF_TS_SHIFT         11
145
#define HF_IOPL_SHIFT       12 /* must be same as eflags */
B
bellard 已提交
146 147
#define HF_LMA_SHIFT        14 /* only used on x86_64: long mode active */
#define HF_CS64_SHIFT       15 /* only used on x86_64: 64 bit code segment  */
J
Jan Kiszka 已提交
148
#define HF_RF_SHIFT         16 /* must be same as eflags */
149
#define HF_VM_SHIFT         17 /* must be same as eflags */
B
bellard 已提交
150
#define HF_SMM_SHIFT        19 /* CPU in SMM mode */
151 152
#define HF_SVME_SHIFT       20 /* SVME enabled (copy of EFER.SVME) */
#define HF_SVMI_SHIFT       21 /* SVM intercepts are active */
J
Jan Kiszka 已提交
153
#define HF_OSFXSR_SHIFT     22 /* CR4.OSFXSR */
B
bellard 已提交
154 155 156 157 158 159 160

#define HF_CPL_MASK          (3 << HF_CPL_SHIFT)
#define HF_SOFTMMU_MASK      (1 << HF_SOFTMMU_SHIFT)
#define HF_INHIBIT_IRQ_MASK  (1 << HF_INHIBIT_IRQ_SHIFT)
#define HF_CS32_MASK         (1 << HF_CS32_SHIFT)
#define HF_SS32_MASK         (1 << HF_SS32_SHIFT)
#define HF_ADDSEG_MASK       (1 << HF_ADDSEG_SHIFT)
161
#define HF_PE_MASK           (1 << HF_PE_SHIFT)
B
bellard 已提交
162
#define HF_TF_MASK           (1 << HF_TF_SHIFT)
B
bellard 已提交
163 164 165
#define HF_MP_MASK           (1 << HF_MP_SHIFT)
#define HF_EM_MASK           (1 << HF_EM_SHIFT)
#define HF_TS_MASK           (1 << HF_TS_SHIFT)
A
aliguori 已提交
166
#define HF_IOPL_MASK         (3 << HF_IOPL_SHIFT)
B
bellard 已提交
167 168
#define HF_LMA_MASK          (1 << HF_LMA_SHIFT)
#define HF_CS64_MASK         (1 << HF_CS64_SHIFT)
J
Jan Kiszka 已提交
169
#define HF_RF_MASK           (1 << HF_RF_SHIFT)
A
aliguori 已提交
170
#define HF_VM_MASK           (1 << HF_VM_SHIFT)
B
bellard 已提交
171
#define HF_SMM_MASK          (1 << HF_SMM_SHIFT)
B
bellard 已提交
172 173
#define HF_SVME_MASK         (1 << HF_SVME_SHIFT)
#define HF_SVMI_MASK         (1 << HF_SVMI_SHIFT)
J
Jan Kiszka 已提交
174
#define HF_OSFXSR_MASK       (1 << HF_OSFXSR_SHIFT)
B
bellard 已提交
175

176 177 178 179 180 181 182 183 184 185 186 187
/* hflags2 */

#define HF2_GIF_SHIFT        0 /* if set CPU takes interrupts */
#define HF2_HIF_SHIFT        1 /* value of IF_MASK when entering SVM */
#define HF2_NMI_SHIFT        2 /* CPU serving NMI */
#define HF2_VINTR_SHIFT      3 /* value of V_INTR_MASKING bit */

#define HF2_GIF_MASK          (1 << HF2_GIF_SHIFT)
#define HF2_HIF_MASK          (1 << HF2_HIF_SHIFT) 
#define HF2_NMI_MASK          (1 << HF2_NMI_SHIFT)
#define HF2_VINTR_MASK        (1 << HF2_VINTR_SHIFT)

A
aliguori 已提交
188 189 190
#define CR0_PE_SHIFT 0
#define CR0_MP_SHIFT 1

B
bellard 已提交
191
#define CR0_PE_MASK  (1 << 0)
B
bellard 已提交
192 193
#define CR0_MP_MASK  (1 << 1)
#define CR0_EM_MASK  (1 << 2)
B
bellard 已提交
194
#define CR0_TS_MASK  (1 << 3)
B
bellard 已提交
195
#define CR0_ET_MASK  (1 << 4)
B
bellard 已提交
196
#define CR0_NE_MASK  (1 << 5)
B
bellard 已提交
197 198 199 200 201 202 203 204 205
#define CR0_WP_MASK  (1 << 16)
#define CR0_AM_MASK  (1 << 18)
#define CR0_PG_MASK  (1 << 31)

#define CR4_VME_MASK  (1 << 0)
#define CR4_PVI_MASK  (1 << 1)
#define CR4_TSD_MASK  (1 << 2)
#define CR4_DE_MASK   (1 << 3)
#define CR4_PSE_MASK  (1 << 4)
B
cleanup  
bellard 已提交
206
#define CR4_PAE_MASK  (1 << 5)
207
#define CR4_MCE_MASK  (1 << 6)
B
cleanup  
bellard 已提交
208
#define CR4_PGE_MASK  (1 << 7)
B
bellard 已提交
209
#define CR4_PCE_MASK  (1 << 8)
A
aliguori 已提交
210 211
#define CR4_OSFXSR_SHIFT 9
#define CR4_OSFXSR_MASK (1 << CR4_OSFXSR_SHIFT)
B
bellard 已提交
212
#define CR4_OSXMMEXCPT_MASK  (1 << 10)
B
bellard 已提交
213

214 215 216 217 218 219 220 221 222 223
#define DR6_BD          (1 << 13)
#define DR6_BS          (1 << 14)
#define DR6_BT          (1 << 15)
#define DR6_FIXED_1     0xffff0ff0

#define DR7_GD          (1 << 13)
#define DR7_TYPE_SHIFT  16
#define DR7_LEN_SHIFT   18
#define DR7_FIXED_1     0x00000400

B
bellard 已提交
224 225 226 227 228 229 230 231 232
#define PG_PRESENT_BIT	0
#define PG_RW_BIT	1
#define PG_USER_BIT	2
#define PG_PWT_BIT	3
#define PG_PCD_BIT	4
#define PG_ACCESSED_BIT	5
#define PG_DIRTY_BIT	6
#define PG_PSE_BIT	7
#define PG_GLOBAL_BIT	8
B
bellard 已提交
233
#define PG_NX_BIT	63
B
bellard 已提交
234 235 236 237 238 239 240 241 242 243

#define PG_PRESENT_MASK  (1 << PG_PRESENT_BIT)
#define PG_RW_MASK	 (1 << PG_RW_BIT)
#define PG_USER_MASK	 (1 << PG_USER_BIT)
#define PG_PWT_MASK	 (1 << PG_PWT_BIT)
#define PG_PCD_MASK	 (1 << PG_PCD_BIT)
#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
#define PG_DIRTY_MASK	 (1 << PG_DIRTY_BIT)
#define PG_PSE_MASK	 (1 << PG_PSE_BIT)
#define PG_GLOBAL_MASK	 (1 << PG_GLOBAL_BIT)
244
#define PG_HI_USER_MASK  0x7ff0000000000000LL
B
bellard 已提交
245
#define PG_NX_MASK	 (1LL << PG_NX_BIT)
B
bellard 已提交
246 247 248 249 250 251 252

#define PG_ERROR_W_BIT     1

#define PG_ERROR_P_MASK    0x01
#define PG_ERROR_W_MASK    (1 << PG_ERROR_W_BIT)
#define PG_ERROR_U_MASK    0x04
#define PG_ERROR_RSVD_MASK 0x08
B
bellard 已提交
253
#define PG_ERROR_I_D_MASK  0x10
B
bellard 已提交
254

M
Marcelo Tosatti 已提交
255 256
#define MCG_CTL_P	(1ULL<<8)   /* MCG_CAP register available */
#define MCG_SER_P	(1ULL<<24) /* MCA recovery/new status bits */
257

M
Marcelo Tosatti 已提交
258
#define MCE_CAP_DEF	(MCG_CTL_P|MCG_SER_P)
259 260
#define MCE_BANKS_DEF	10

M
Marcelo Tosatti 已提交
261 262
#define MCG_STATUS_RIPV	(1ULL<<0)   /* restart ip valid */
#define MCG_STATUS_EIPV	(1ULL<<1)   /* ip points to correct instruction */
263
#define MCG_STATUS_MCIP	(1ULL<<2)   /* machine check in progress */
264

265 266 267
#define MCI_STATUS_VAL	(1ULL<<63)  /* valid error */
#define MCI_STATUS_OVER	(1ULL<<62)  /* previous errors lost */
#define MCI_STATUS_UC	(1ULL<<61)  /* uncorrected error */
M
Marcelo Tosatti 已提交
268 269 270 271 272 273 274 275 276 277 278 279 280
#define MCI_STATUS_EN	(1ULL<<60)  /* error enabled */
#define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
#define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
#define MCI_STATUS_PCC	(1ULL<<57)  /* processor context corrupt */
#define MCI_STATUS_S	(1ULL<<56)  /* Signaled machine check */
#define MCI_STATUS_AR	(1ULL<<55)  /* Action required */

/* MISC register defines */
#define MCM_ADDR_SEGOFF	0	/* segment offset */
#define MCM_ADDR_LINEAR	1	/* linear address */
#define MCM_ADDR_PHYS	2	/* physical address */
#define MCM_ADDR_MEM	3	/* memory address */
#define MCM_ADDR_GENERIC 7	/* generic */
281

A
aliguori 已提交
282
#define MSR_IA32_TSC                    0x10
B
bellard 已提交
283 284 285 286
#define MSR_IA32_APICBASE               0x1b
#define MSR_IA32_APICBASE_BSP           (1<<8)
#define MSR_IA32_APICBASE_ENABLE        (1<<11)
#define MSR_IA32_APICBASE_BASE          (0xfffff<<12)
287
#define MSR_IA32_TSCDEADLINE            0x6e0
B
bellard 已提交
288

289 290 291 292 293
#define MSR_MTRRcap			0xfe
#define MSR_MTRRcap_VCNT		8
#define MSR_MTRRcap_FIXRANGE_SUPPORT	(1 << 8)
#define MSR_MTRRcap_WC_SUPPORTED	(1 << 10)

B
bellard 已提交
294 295 296 297
#define MSR_IA32_SYSENTER_CS            0x174
#define MSR_IA32_SYSENTER_ESP           0x175
#define MSR_IA32_SYSENTER_EIP           0x176

298 299 300 301
#define MSR_MCG_CAP                     0x179
#define MSR_MCG_STATUS                  0x17a
#define MSR_MCG_CTL                     0x17b

302 303
#define MSR_IA32_PERF_STATUS            0x198

A
Avi Kivity 已提交
304 305 306 307
#define MSR_IA32_MISC_ENABLE		0x1a0
/* Indicates good rep/movs microcode on some processors: */
#define MSR_IA32_MISC_ENABLE_DEFAULT    1

308 309 310 311 312 313 314 315 316 317 318 319 320 321 322
#define MSR_MTRRphysBase(reg)		(0x200 + 2 * (reg))
#define MSR_MTRRphysMask(reg)		(0x200 + 2 * (reg) + 1)

#define MSR_MTRRfix64K_00000		0x250
#define MSR_MTRRfix16K_80000		0x258
#define MSR_MTRRfix16K_A0000		0x259
#define MSR_MTRRfix4K_C0000		0x268
#define MSR_MTRRfix4K_C8000		0x269
#define MSR_MTRRfix4K_D0000		0x26a
#define MSR_MTRRfix4K_D8000		0x26b
#define MSR_MTRRfix4K_E0000		0x26c
#define MSR_MTRRfix4K_E8000		0x26d
#define MSR_MTRRfix4K_F0000		0x26e
#define MSR_MTRRfix4K_F8000		0x26f

323 324
#define MSR_PAT                         0x277

325 326
#define MSR_MTRRdefType			0x2ff

327 328 329 330 331
#define MSR_MC0_CTL			0x400
#define MSR_MC0_STATUS			0x401
#define MSR_MC0_ADDR			0x402
#define MSR_MC0_MISC			0x403

B
bellard 已提交
332 333 334 335 336 337
#define MSR_EFER                        0xc0000080

#define MSR_EFER_SCE   (1 << 0)
#define MSR_EFER_LME   (1 << 8)
#define MSR_EFER_LMA   (1 << 10)
#define MSR_EFER_NXE   (1 << 11)
B
bellard 已提交
338
#define MSR_EFER_SVME  (1 << 12)
B
bellard 已提交
339 340 341 342 343 344 345 346 347
#define MSR_EFER_FFXSR (1 << 14)

#define MSR_STAR                        0xc0000081
#define MSR_LSTAR                       0xc0000082
#define MSR_CSTAR                       0xc0000083
#define MSR_FMASK                       0xc0000084
#define MSR_FSBASE                      0xc0000100
#define MSR_GSBASE                      0xc0000101
#define MSR_KERNELGSBASE                0xc0000102
A
Andre Przywara 已提交
348
#define MSR_TSC_AUX                     0xc0000103
B
bellard 已提交
349

T
ths 已提交
350 351
#define MSR_VM_HSAVE_PA                 0xc0010117

B
bellard 已提交
352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367
/* cpuid_features bits */
#define CPUID_FP87 (1 << 0)
#define CPUID_VME  (1 << 1)
#define CPUID_DE   (1 << 2)
#define CPUID_PSE  (1 << 3)
#define CPUID_TSC  (1 << 4)
#define CPUID_MSR  (1 << 5)
#define CPUID_PAE  (1 << 6)
#define CPUID_MCE  (1 << 7)
#define CPUID_CX8  (1 << 8)
#define CPUID_APIC (1 << 9)
#define CPUID_SEP  (1 << 11) /* sysenter/sysexit */
#define CPUID_MTRR (1 << 12)
#define CPUID_PGE  (1 << 13)
#define CPUID_MCA  (1 << 14)
#define CPUID_CMOV (1 << 15)
368
#define CPUID_PAT  (1 << 16)
B
bellard 已提交
369
#define CPUID_PSE36   (1 << 17)
370
#define CPUID_PN   (1 << 18)
371
#define CPUID_CLFLUSH (1 << 19)
372 373
#define CPUID_DTS (1 << 21)
#define CPUID_ACPI (1 << 22)
B
bellard 已提交
374 375 376 377
#define CPUID_MMX  (1 << 23)
#define CPUID_FXSR (1 << 24)
#define CPUID_SSE  (1 << 25)
#define CPUID_SSE2 (1 << 26)
378 379 380 381 382
#define CPUID_SS (1 << 27)
#define CPUID_HT (1 << 28)
#define CPUID_TM (1 << 29)
#define CPUID_IA64 (1 << 30)
#define CPUID_PBE (1 << 31)
B
bellard 已提交
383

B
bellard 已提交
384
#define CPUID_EXT_SSE3     (1 << 0)
385
#define CPUID_EXT_PCLMULQDQ (1 << 1)
386
#define CPUID_EXT_DTES64   (1 << 2)
B
bellard 已提交
387
#define CPUID_EXT_MONITOR  (1 << 3)
388 389 390 391 392 393 394
#define CPUID_EXT_DSCPL    (1 << 4)
#define CPUID_EXT_VMX      (1 << 5)
#define CPUID_EXT_SMX      (1 << 6)
#define CPUID_EXT_EST      (1 << 7)
#define CPUID_EXT_TM2      (1 << 8)
#define CPUID_EXT_SSSE3    (1 << 9)
#define CPUID_EXT_CID      (1 << 10)
B
bellard 已提交
395
#define CPUID_EXT_CX16     (1 << 13)
396
#define CPUID_EXT_XTPR     (1 << 14)
397 398 399 400 401 402 403
#define CPUID_EXT_PDCM     (1 << 15)
#define CPUID_EXT_DCA      (1 << 18)
#define CPUID_EXT_SSE41    (1 << 19)
#define CPUID_EXT_SSE42    (1 << 20)
#define CPUID_EXT_X2APIC   (1 << 21)
#define CPUID_EXT_MOVBE    (1 << 22)
#define CPUID_EXT_POPCNT   (1 << 23)
404
#define CPUID_EXT_TSC_DEADLINE_TIMER (1 << 24)
405
#define CPUID_EXT_AES      (1 << 25)
406 407
#define CPUID_EXT_XSAVE    (1 << 26)
#define CPUID_EXT_OSXSAVE  (1 << 27)
408
#define CPUID_EXT_AVX      (1 << 28)
409
#define CPUID_EXT_HYPERVISOR  (1 << 31)
B
bellard 已提交
410

411
#define CPUID_EXT2_FPU     (1 << 0)
412
#define CPUID_EXT2_VME     (1 << 1)
413 414 415 416 417 418 419 420
#define CPUID_EXT2_DE      (1 << 2)
#define CPUID_EXT2_PSE     (1 << 3)
#define CPUID_EXT2_TSC     (1 << 4)
#define CPUID_EXT2_MSR     (1 << 5)
#define CPUID_EXT2_PAE     (1 << 6)
#define CPUID_EXT2_MCE     (1 << 7)
#define CPUID_EXT2_CX8     (1 << 8)
#define CPUID_EXT2_APIC    (1 << 9)
B
bellard 已提交
421
#define CPUID_EXT2_SYSCALL (1 << 11)
422 423 424 425 426 427
#define CPUID_EXT2_MTRR    (1 << 12)
#define CPUID_EXT2_PGE     (1 << 13)
#define CPUID_EXT2_MCA     (1 << 14)
#define CPUID_EXT2_CMOV    (1 << 15)
#define CPUID_EXT2_PAT     (1 << 16)
#define CPUID_EXT2_PSE36   (1 << 17)
428
#define CPUID_EXT2_MP      (1 << 19)
B
bellard 已提交
429
#define CPUID_EXT2_NX      (1 << 20)
430
#define CPUID_EXT2_MMXEXT  (1 << 22)
431 432
#define CPUID_EXT2_MMX     (1 << 23)
#define CPUID_EXT2_FXSR    (1 << 24)
433
#define CPUID_EXT2_FFXSR   (1 << 25)
434 435
#define CPUID_EXT2_PDPE1GB (1 << 26)
#define CPUID_EXT2_RDTSCP  (1 << 27)
B
bellard 已提交
436
#define CPUID_EXT2_LM      (1 << 29)
437 438
#define CPUID_EXT2_3DNOWEXT (1 << 30)
#define CPUID_EXT2_3DNOW   (1 << 31)
B
bellard 已提交
439

440 441 442 443 444 445 446 447 448 449 450
/* CPUID[8000_0001].EDX bits that are aliase of CPUID[1].EDX bits on AMD CPUs */
#define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \
                                CPUID_EXT2_DE | CPUID_EXT2_PSE | \
                                CPUID_EXT2_TSC | CPUID_EXT2_MSR | \
                                CPUID_EXT2_PAE | CPUID_EXT2_MCE | \
                                CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \
                                CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \
                                CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \
                                CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \
                                CPUID_EXT2_MMX | CPUID_EXT2_FXSR)

451 452
#define CPUID_EXT3_LAHF_LM (1 << 0)
#define CPUID_EXT3_CMP_LEG (1 << 1)
T
ths 已提交
453
#define CPUID_EXT3_SVM     (1 << 2)
454 455 456 457 458 459 460 461
#define CPUID_EXT3_EXTAPIC (1 << 3)
#define CPUID_EXT3_CR8LEG  (1 << 4)
#define CPUID_EXT3_ABM     (1 << 5)
#define CPUID_EXT3_SSE4A   (1 << 6)
#define CPUID_EXT3_MISALIGNSSE (1 << 7)
#define CPUID_EXT3_3DNOWPREFETCH (1 << 8)
#define CPUID_EXT3_OSVW    (1 << 9)
#define CPUID_EXT3_IBS     (1 << 10)
462
#define CPUID_EXT3_XOP     (1 << 11)
B
bellard 已提交
463
#define CPUID_EXT3_SKINIT  (1 << 12)
464
#define CPUID_EXT3_FMA4    (1 << 16)
T
ths 已提交
465

J
Joerg Roedel 已提交
466 467 468 469 470 471 472 473 474 475 476
#define CPUID_SVM_NPT          (1 << 0)
#define CPUID_SVM_LBRV         (1 << 1)
#define CPUID_SVM_SVMLOCK      (1 << 2)
#define CPUID_SVM_NRIPSAVE     (1 << 3)
#define CPUID_SVM_TSCSCALE     (1 << 4)
#define CPUID_SVM_VMCBCLEAN    (1 << 5)
#define CPUID_SVM_FLUSHASID    (1 << 6)
#define CPUID_SVM_DECODEASSIST (1 << 7)
#define CPUID_SVM_PAUSEFILTER  (1 << 10)
#define CPUID_SVM_PFTHRESHOLD  (1 << 12)

477 478 479 480 481
#define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */
#define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */
#define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */

#define CPUID_VENDOR_AMD_1   0x68747541 /* "Auth" */
482
#define CPUID_VENDOR_AMD_2   0x69746e65 /* "enti" */
483 484
#define CPUID_VENDOR_AMD_3   0x444d4163 /* "cAMD" */

485 486 487 488
#define CPUID_VENDOR_VIA_1   0x746e6543 /* "Cent" */
#define CPUID_VENDOR_VIA_2   0x48727561 /* "aurH" */
#define CPUID_VENDOR_VIA_3   0x736c7561 /* "auls" */

489
#define CPUID_MWAIT_IBE     (1 << 1) /* Interrupts can exit capability */
490
#define CPUID_MWAIT_EMX     (1 << 0) /* enumeration supported */
491

B
bellard 已提交
492
#define EXCP00_DIVZ	0
493
#define EXCP01_DB	1
B
bellard 已提交
494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510
#define EXCP02_NMI	2
#define EXCP03_INT3	3
#define EXCP04_INTO	4
#define EXCP05_BOUND	5
#define EXCP06_ILLOP	6
#define EXCP07_PREX	7
#define EXCP08_DBLE	8
#define EXCP09_XERR	9
#define EXCP0A_TSS	10
#define EXCP0B_NOSEG	11
#define EXCP0C_STACK	12
#define EXCP0D_GPF	13
#define EXCP0E_PAGE	14
#define EXCP10_COPR	16
#define EXCP11_ALGN	17
#define EXCP12_MCHK	18

B
bellard 已提交
511 512 513
#define EXCP_SYSCALL    0x100 /* only happens in user only emulation
                                 for syscall instruction */

514
/* i386-specific interrupt pending bits.  */
515
#define CPU_INTERRUPT_POLL      CPU_INTERRUPT_TGT_EXT_1
516
#define CPU_INTERRUPT_SMI       CPU_INTERRUPT_TGT_EXT_2
517
#define CPU_INTERRUPT_NMI       CPU_INTERRUPT_TGT_EXT_3
518 519 520 521
#define CPU_INTERRUPT_MCE       CPU_INTERRUPT_TGT_EXT_4
#define CPU_INTERRUPT_VIRQ      CPU_INTERRUPT_TGT_INT_0
#define CPU_INTERRUPT_INIT      CPU_INTERRUPT_TGT_INT_1
#define CPU_INTERRUPT_SIPI      CPU_INTERRUPT_TGT_INT_2
522
#define CPU_INTERRUPT_TPR       CPU_INTERRUPT_TGT_INT_3
523 524


B
bellard 已提交
525 526
enum {
    CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
T
ths 已提交
527
    CC_OP_EFLAGS,  /* all cc are explicitly computed, CC_SRC = flags */
B
bellard 已提交
528 529 530 531

    CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
    CC_OP_MULW,
    CC_OP_MULL,
B
bellard 已提交
532
    CC_OP_MULQ,
B
bellard 已提交
533 534 535 536

    CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
    CC_OP_ADDW,
    CC_OP_ADDL,
B
bellard 已提交
537
    CC_OP_ADDQ,
B
bellard 已提交
538 539 540 541

    CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
    CC_OP_ADCW,
    CC_OP_ADCL,
B
bellard 已提交
542
    CC_OP_ADCQ,
B
bellard 已提交
543 544 545 546

    CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
    CC_OP_SUBW,
    CC_OP_SUBL,
B
bellard 已提交
547
    CC_OP_SUBQ,
B
bellard 已提交
548 549 550 551

    CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
    CC_OP_SBBW,
    CC_OP_SBBL,
B
bellard 已提交
552
    CC_OP_SBBQ,
B
bellard 已提交
553 554 555 556

    CC_OP_LOGICB, /* modify all flags, CC_DST = res */
    CC_OP_LOGICW,
    CC_OP_LOGICL,
B
bellard 已提交
557
    CC_OP_LOGICQ,
B
bellard 已提交
558 559 560 561

    CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
    CC_OP_INCW,
    CC_OP_INCL,
B
bellard 已提交
562
    CC_OP_INCQ,
B
bellard 已提交
563 564 565 566

    CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C  */
    CC_OP_DECW,
    CC_OP_DECL,
B
bellard 已提交
567
    CC_OP_DECQ,
B
bellard 已提交
568

B
comment  
bellard 已提交
569
    CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
B
bellard 已提交
570 571
    CC_OP_SHLW,
    CC_OP_SHLL,
B
bellard 已提交
572
    CC_OP_SHLQ,
B
bellard 已提交
573 574 575 576

    CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
    CC_OP_SARW,
    CC_OP_SARL,
B
bellard 已提交
577
    CC_OP_SARQ,
B
bellard 已提交
578 579 580 581 582 583

    CC_OP_NB,
};

typedef struct SegmentCache {
    uint32_t selector;
B
bellard 已提交
584
    target_ulong base;
B
bellard 已提交
585 586 587 588
    uint32_t limit;
    uint32_t flags;
} SegmentCache;

B
bellard 已提交
589
typedef union {
B
bellard 已提交
590 591 592 593
    uint8_t _b[16];
    uint16_t _w[8];
    uint32_t _l[4];
    uint64_t _q[2];
B
bellard 已提交
594 595
    float32 _s[4];
    float64 _d[2];
B
bellard 已提交
596 597
} XMMReg;

B
bellard 已提交
598 599
typedef union {
    uint8_t _b[8];
A
aurel32 已提交
600 601 602
    uint16_t _w[4];
    uint32_t _l[2];
    float32 _s[2];
B
bellard 已提交
603 604 605
    uint64_t q;
} MMXReg;

606
#ifdef HOST_WORDS_BIGENDIAN
B
bellard 已提交
607 608 609
#define XMM_B(n) _b[15 - (n)]
#define XMM_W(n) _w[7 - (n)]
#define XMM_L(n) _l[3 - (n)]
B
bellard 已提交
610
#define XMM_S(n) _s[3 - (n)]
B
bellard 已提交
611
#define XMM_Q(n) _q[1 - (n)]
B
bellard 已提交
612
#define XMM_D(n) _d[1 - (n)]
B
bellard 已提交
613 614 615 616

#define MMX_B(n) _b[7 - (n)]
#define MMX_W(n) _w[3 - (n)]
#define MMX_L(n) _l[1 - (n)]
A
aurel32 已提交
617
#define MMX_S(n) _s[1 - (n)]
B
bellard 已提交
618 619 620 621
#else
#define XMM_B(n) _b[n]
#define XMM_W(n) _w[n]
#define XMM_L(n) _l[n]
B
bellard 已提交
622
#define XMM_S(n) _s[n]
B
bellard 已提交
623
#define XMM_Q(n) _q[n]
B
bellard 已提交
624
#define XMM_D(n) _d[n]
B
bellard 已提交
625 626 627 628

#define MMX_B(n) _b[n]
#define MMX_W(n) _w[n]
#define MMX_L(n) _l[n]
A
aurel32 已提交
629
#define MMX_S(n) _s[n]
B
bellard 已提交
630
#endif
B
bellard 已提交
631
#define MMX_Q(n) q
B
bellard 已提交
632

J
Juan Quintela 已提交
633
typedef union {
634
    floatx80 d __attribute__((aligned(16)));
J
Juan Quintela 已提交
635 636 637
    MMXReg mmx;
} FPReg;

J
Juan Quintela 已提交
638 639 640 641 642
typedef struct {
    uint64_t base;
    uint64_t mask;
} MTRRVar;

643 644 645
#define CPU_NB_REGS64 16
#define CPU_NB_REGS32 8

B
bellard 已提交
646
#ifdef TARGET_X86_64
647
#define CPU_NB_REGS CPU_NB_REGS64
B
bellard 已提交
648
#else
649
#define CPU_NB_REGS CPU_NB_REGS32
B
bellard 已提交
650 651
#endif

652 653
#define NB_MMU_MODES 2

654 655 656 657 658
typedef enum TPRAccess {
    TPR_ACCESS_READ,
    TPR_ACCESS_WRITE,
} TPRAccess;

B
bellard 已提交
659 660
typedef struct CPUX86State {
    /* standard registers */
B
bellard 已提交
661 662 663
    target_ulong regs[CPU_NB_REGS];
    target_ulong eip;
    target_ulong eflags; /* eflags register. During CPU emulation, CC
B
bellard 已提交
664 665 666 667
                        flags and DF are set to zero because they are
                        stored elsewhere */

    /* emulator internal eflags handling */
B
bellard 已提交
668 669
    target_ulong cc_src;
    target_ulong cc_dst;
B
bellard 已提交
670 671
    uint32_t cc_op;
    int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
672 673 674
    uint32_t hflags; /* TB flags, see HF_xxx constants. These flags
                        are known at translation time. */
    uint32_t hflags2; /* various other flags, see HF2_xxx constants. */
B
bellard 已提交
675

B
bellard 已提交
676 677 678 679 680 681 682
    /* segments */
    SegmentCache segs[6]; /* selector values */
    SegmentCache ldt;
    SegmentCache tr;
    SegmentCache gdt; /* only base and limit are used */
    SegmentCache idt; /* only base and limit are used */

683
    target_ulong cr[5]; /* NOTE: cr1 is unused */
J
Juan Quintela 已提交
684
    int32_t a20_mask;
B
bellard 已提交
685

B
bellard 已提交
686 687
    /* FPU state */
    unsigned int fpstt; /* top of stack index */
688
    uint16_t fpus;
689
    uint16_t fpuc;
B
bellard 已提交
690
    uint8_t fptags[8];   /* 0 = valid, 1 = empty */
J
Juan Quintela 已提交
691
    FPReg fpregs[8];
692 693 694 695
    /* KVM-only so far */
    uint16_t fpop;
    uint64_t fpip;
    uint64_t fpdp;
B
bellard 已提交
696 697

    /* emulator internal variables */
B
bellard 已提交
698
    float_status fp_status;
699
    floatx80 ft0;
700

A
aurel32 已提交
701
    float_status mmx_status; /* for 3DNow! float ops */
B
bellard 已提交
702
    float_status sse_status;
B
bellard 已提交
703
    uint32_t mxcsr;
B
bellard 已提交
704 705
    XMMReg xmm_regs[CPU_NB_REGS];
    XMMReg xmm_t0;
B
bellard 已提交
706
    MMXReg mmx_t0;
707
    target_ulong cc_tmp; /* temporary for rcr/rcl */
B
bellard 已提交
708

B
bellard 已提交
709 710
    /* sysenter registers */
    uint32_t sysenter_cs;
711 712
    target_ulong sysenter_esp;
    target_ulong sysenter_eip;
713 714
    uint64_t efer;
    uint64_t star;
T
ths 已提交
715

B
bellard 已提交
716 717
    uint64_t vm_hsave;
    uint64_t vm_vmcb;
B
bellard 已提交
718
    uint64_t tsc_offset;
T
ths 已提交
719 720 721 722 723 724
    uint64_t intercept;
    uint16_t intercept_cr_read;
    uint16_t intercept_cr_write;
    uint16_t intercept_dr_read;
    uint16_t intercept_dr_write;
    uint32_t intercept_exceptions;
725
    uint8_t v_tpr;
T
ths 已提交
726

B
bellard 已提交
727 728 729 730 731 732
#ifdef TARGET_X86_64
    target_ulong lstar;
    target_ulong cstar;
    target_ulong fmask;
    target_ulong kernelgsbase;
#endif
733 734
    uint64_t system_time_msr;
    uint64_t wall_clock_msr;
735
    uint64_t async_pf_en_msr;
M
Michael S. Tsirkin 已提交
736
    uint64_t pv_eoi_en_msr;
B
bellard 已提交
737

A
aliguori 已提交
738
    uint64_t tsc;
739
    uint64_t tsc_deadline;
A
aliguori 已提交
740

741
    uint64_t mcg_status;
A
Avi Kivity 已提交
742
    uint64_t msr_ia32_misc_enable;
743

B
bellard 已提交
744 745 746
    /* exception/interrupt handling */
    int error_code;
    int exception_is_int;
B
bellard 已提交
747
    target_ulong exception_next_eip;
B
bellard 已提交
748
    target_ulong dr[8]; /* debug registers */
749 750 751 752
    union {
        CPUBreakpoint *cpu_breakpoint[4];
        CPUWatchpoint *cpu_watchpoint[4];
    }; /* break/watchpoints for dr[0..3] */
B
bellard 已提交
753
    uint32_t smbase;
754
    int old_exception;  /* exception in flight */
B
bellard 已提交
755

756 757 758 759
    /* KVM states, automatically cleared on reset */
    uint8_t nmi_injected;
    uint8_t nmi_pending;

760
    CPU_COMMON
B
bellard 已提交
761

J
Jan Kiszka 已提交
762 763
    uint64_t pat;

B
bellard 已提交
764
    /* processor features (e.g. for CPUID insn) */
765
    uint32_t cpuid_level;
B
bellard 已提交
766 767 768 769 770
    uint32_t cpuid_vendor1;
    uint32_t cpuid_vendor2;
    uint32_t cpuid_vendor3;
    uint32_t cpuid_version;
    uint32_t cpuid_features;
B
bellard 已提交
771
    uint32_t cpuid_ext_features;
772 773 774
    uint32_t cpuid_xlevel;
    uint32_t cpuid_model[12];
    uint32_t cpuid_ext2_features;
T
ths 已提交
775
    uint32_t cpuid_ext3_features;
776
    uint32_t cpuid_apic_id;
A
Andre Przywara 已提交
777
    int cpuid_vendor_override;
778 779 780
    /* Store the results of Centaur's CPUID instructions */
    uint32_t cpuid_xlevel2;
    uint32_t cpuid_ext4_features;
781 782
    /* Flags from CPUID[EAX=7,ECX=0].EBX */
    uint32_t cpuid_7_0_ebx;
783

784 785 786
    /* MTRRs */
    uint64_t mtrr_fixed[11];
    uint64_t mtrr_deftype;
J
Juan Quintela 已提交
787
    MTRRVar mtrr_var[8];
788

A
aliguori 已提交
789
    /* For KVM */
790
    uint32_t mp_state;
791
    int32_t exception_injected;
792
    int32_t interrupt_injected;
793 794 795
    uint8_t soft_interrupt;
    uint8_t has_error_code;
    uint32_t sipi_vector;
G
Gleb Natapov 已提交
796
    uint32_t cpuid_kvm_features;
J
Joerg Roedel 已提交
797
    uint32_t cpuid_svm_features;
798
    bool tsc_valid;
799
    int tsc_khz;
800 801
    void *kvm_xsave_buf;

B
bellard 已提交
802 803
    /* in order to simplify APIC support, we leave this pointer to the
       user */
B
Blue Swirl 已提交
804
    struct DeviceState *apic_state;
805

806 807 808
    uint64_t mcg_cap;
    uint64_t mcg_ctl;
    uint64_t mce_banks[MCE_BANKS_DEF*4];
A
Andre Przywara 已提交
809 810

    uint64_t tsc_aux;
811 812 813 814 815

    /* vmstate */
    uint16_t fpus_vmstate;
    uint16_t fptag_vmstate;
    uint16_t fpregs_format_vmstate;
816 817 818 819 820

    uint64_t xstate_bv;
    XMMReg ymmh_regs[CPU_NB_REGS];

    uint64_t xcr0;
821 822

    TPRAccess tpr_access_type;
B
bellard 已提交
823 824
} CPUX86State;

A
Andreas Färber 已提交
825 826
#include "cpu-qom.h"

827
X86CPU *cpu_x86_init(const char *cpu_model);
B
bellard 已提交
828
int cpu_x86_exec(CPUX86State *s);
P
Peter Maydell 已提交
829
void x86_cpu_list(FILE *f, fprintf_function cpu_fprintf);
830
void x86_cpudef_setup(void);
831
int cpu_x86_support_mca_broadcast(CPUX86State *env);
832

B
bellard 已提交
833
int cpu_get_pic_interrupt(CPUX86State *s);
B
bellard 已提交
834 835
/* MSDOS compatibility mode FPU exception support */
void cpu_set_ferr(CPUX86State *s);
B
bellard 已提交
836 837 838

/* this function must always be used to load data in the segment
   cache: it synchronizes the hflags with the segment cache values */
839
static inline void cpu_x86_load_seg_cache(CPUX86State *env,
B
bellard 已提交
840
                                          int seg_reg, unsigned int selector,
B
bellard 已提交
841
                                          target_ulong base,
842
                                          unsigned int limit,
B
bellard 已提交
843 844 845 846
                                          unsigned int flags)
{
    SegmentCache *sc;
    unsigned int new_hflags;
847

B
bellard 已提交
848 849 850 851 852 853 854
    sc = &env->segs[seg_reg];
    sc->selector = selector;
    sc->base = base;
    sc->limit = limit;
    sc->flags = flags;

    /* update the hidden flags */
B
bellard 已提交
855 856 857 858 859 860 861
    {
        if (seg_reg == R_CS) {
#ifdef TARGET_X86_64
            if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
                /* long mode */
                env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
                env->hflags &= ~(HF_ADDSEG_MASK);
862
            } else
B
bellard 已提交
863 864 865 866 867 868 869 870 871 872 873 874 875
#endif
            {
                /* legacy / compatibility case */
                new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
                    >> (DESC_B_SHIFT - HF_CS32_SHIFT);
                env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
                    new_hflags;
            }
        }
        new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
            >> (DESC_B_SHIFT - HF_SS32_SHIFT);
        if (env->hflags & HF_CS64_MASK) {
            /* zero base assumed for DS, ES and SS in long mode */
876
        } else if (!(env->cr[0] & CR0_PE_MASK) ||
B
bellard 已提交
877 878
                   (env->eflags & VM_MASK) ||
                   !(env->hflags & HF_CS32_MASK)) {
B
bellard 已提交
879 880 881 882 883 884 885
            /* XXX: try to avoid this test. The problem comes from the
               fact that is real mode or vm86 mode we only modify the
               'base' and 'selector' fields of the segment cache to go
               faster. A solution may be to force addseg to one in
               translate-i386.c. */
            new_hflags |= HF_ADDSEG_MASK;
        } else {
886
            new_hflags |= ((env->segs[R_DS].base |
B
bellard 已提交
887
                            env->segs[R_ES].base |
888
                            env->segs[R_SS].base) != 0) <<
B
bellard 已提交
889 890
                HF_ADDSEG_SHIFT;
        }
891
        env->hflags = (env->hflags &
B
bellard 已提交
892
                       ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
B
bellard 已提交
893 894 895
    }
}

896 897 898 899 900 901 902 903 904 905 906
static inline void cpu_x86_load_seg_cache_sipi(CPUX86State *env,
                                               int sipi_vector)
{
    env->eip = 0;
    cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8,
                           sipi_vector << 12,
                           env->segs[R_CS].limit,
                           env->segs[R_CS].flags);
    env->halted = 0;
}

907 908 909 910
int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector,
                            target_ulong *base, unsigned int *limit,
                            unsigned int *flags);

B
bellard 已提交
911 912 913 914 915 916 917 918 919 920
/* wrapper, just in case memory mappings must be changed */
static inline void cpu_x86_set_cpl(CPUX86State *s, int cpl)
{
#if HF_CPL_MASK == 3
    s->hflags = (s->hflags & ~HF_CPL_MASK) | cpl;
#else
#error HF_CPL_MASK is hardcoded
#endif
}

B
blueswir1 已提交
921
/* op_helper.c */
922
/* used for debug or cpu save/restore */
923 924
void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, floatx80 f);
floatx80 cpu_set_fp80(uint64_t mant, uint16_t upper);
925

B
blueswir1 已提交
926
/* cpu-exec.c */
B
bellard 已提交
927 928 929
/* the following helpers are only usable in user mode simulation as
   they can trigger unexpected exceptions */
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
930 931
void cpu_x86_fsave(CPUX86State *s, target_ulong ptr, int data32);
void cpu_x86_frstor(CPUX86State *s, target_ulong ptr, int data32);
B
bellard 已提交
932 933 934 935

/* you can call this signal handler from your SIGBUS and SIGSEGV
   signal handlers to inform the virtual CPU of exceptions. non zero
   is returned if the signal was handled by the virtual CPU.  */
936
int cpu_x86_signal_handler(int host_signum, void *pinfo,
B
bellard 已提交
937
                           void *puc);
B
blueswir1 已提交
938

939 940 941 942
/* cpuid.c */
void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count,
                   uint32_t *eax, uint32_t *ebx,
                   uint32_t *ecx, uint32_t *edx);
943
int cpu_x86_register(X86CPU *cpu, const char *cpu_model);
944
void cpu_clear_apic_feature(CPUX86State *env);
945 946
void host_cpuid(uint32_t function, uint32_t count,
                uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx);
947

B
blueswir1 已提交
948 949
/* helper.c */
int cpu_x86_handle_mmu_fault(CPUX86State *env, target_ulong addr,
950
                             int is_write, int mmu_idx);
951
#define cpu_handle_mmu_fault cpu_x86_handle_mmu_fault
B
bellard 已提交
952
void cpu_x86_set_a20(CPUX86State *env, int a20_state);
B
bellard 已提交
953

B
blueswir1 已提交
954 955 956 957
static inline int hw_breakpoint_enabled(unsigned long dr7, int index)
{
    return (dr7 >> (index * 2)) & 3;
}
B
bellard 已提交
958

B
blueswir1 已提交
959 960
static inline int hw_breakpoint_type(unsigned long dr7, int index)
{
961
    return (dr7 >> (DR7_TYPE_SHIFT + (index * 4))) & 3;
B
blueswir1 已提交
962 963 964 965
}

static inline int hw_breakpoint_len(unsigned long dr7, int index)
{
966
    int len = ((dr7 >> (DR7_LEN_SHIFT + (index * 4))) & 3);
B
blueswir1 已提交
967 968 969 970 971 972
    return (len == 2) ? 8 : len + 1;
}

void hw_breakpoint_insert(CPUX86State *env, int index);
void hw_breakpoint_remove(CPUX86State *env, int index);
int check_hw_breakpoints(CPUX86State *env, int force_dr6_update);
973
void breakpoint_handler(CPUX86State *env);
B
blueswir1 已提交
974 975 976 977 978 979 980 981 982

/* will be suppressed */
void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);
void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3);
void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4);

/* hw/pc.c */
void cpu_smm_update(CPUX86State *env);
uint64_t cpu_get_tsc(CPUX86State *env);
A
aliguori 已提交
983

B
bellard 已提交
984 985 986 987 988
/* used to debug */
#define X86_DUMP_FPU  0x0001 /* dump FPU state too */
#define X86_DUMP_CCOP 0x0002 /* dump qemu flag cache */

#define TARGET_PAGE_BITS 12
989

990 991 992 993 994 995 996 997 998 999 1000
#ifdef TARGET_X86_64
#define TARGET_PHYS_ADDR_SPACE_BITS 52
/* ??? This is really 48 bits, sign-extended, but the only thing
   accessible to userland with bit 48 set is the VSYSCALL, and that
   is handled via other mechanisms.  */
#define TARGET_VIRT_ADDR_SPACE_BITS 47
#else
#define TARGET_PHYS_ADDR_SPACE_BITS 36
#define TARGET_VIRT_ADDR_SPACE_BITS 32
#endif

1001 1002 1003 1004 1005 1006 1007 1008 1009
static inline CPUX86State *cpu_init(const char *cpu_model)
{
    X86CPU *cpu = cpu_x86_init(cpu_model);
    if (cpu == NULL) {
        return NULL;
    }
    return &cpu->env;
}

1010 1011 1012
#define cpu_exec cpu_x86_exec
#define cpu_gen_code cpu_x86_gen_code
#define cpu_signal_handler cpu_x86_signal_handler
P
Peter Maydell 已提交
1013
#define cpu_list x86_cpu_list
1014
#define cpudef_setup	x86_cpudef_setup
1015

1016
#define CPU_SAVE_VERSION 12
1017

1018 1019 1020 1021
/* MMU modes definitions */
#define MMU_MODE0_SUFFIX _kernel
#define MMU_MODE1_SUFFIX _user
#define MMU_USER_IDX 1
1022
static inline int cpu_mmu_index (CPUX86State *env)
1023 1024 1025 1026
{
    return (env->hflags & HF_CPL_MASK) == 3 ? 1 : 0;
}

1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050
#undef EAX
#define EAX (env->regs[R_EAX])
#undef ECX
#define ECX (env->regs[R_ECX])
#undef EDX
#define EDX (env->regs[R_EDX])
#undef EBX
#define EBX (env->regs[R_EBX])
#undef ESP
#define ESP (env->regs[R_ESP])
#undef EBP
#define EBP (env->regs[R_EBP])
#undef ESI
#define ESI (env->regs[R_ESI])
#undef EDI
#define EDI (env->regs[R_EDI])
#undef EIP
#define EIP (env->eip)
#define DF  (env->df)

#define CC_SRC (env->cc_src)
#define CC_DST (env->cc_dst)
#define CC_OP  (env->cc_op)

1051 1052 1053 1054 1055 1056 1057 1058 1059 1060
/* n must be a constant to be efficient */
static inline target_long lshift(target_long x, int n)
{
    if (n >= 0) {
        return x << n;
    } else {
        return x >> (-n);
    }
}

1061 1062 1063 1064 1065 1066
/* float macros */
#define FT0    (env->ft0)
#define ST0    (env->fpregs[env->fpstt].d)
#define ST(n)  (env->fpregs[(env->fpstt + (n)) & 7].d)
#define ST1    ST(1)

B
blueswir1 已提交
1067
/* translate.c */
1068 1069
void optimize_flags_init(void);

1070
#if defined(CONFIG_USER_ONLY)
1071
static inline void cpu_clone_regs(CPUX86State *env, target_ulong newsp)
1072
{
P
pbrook 已提交
1073
    if (newsp)
1074 1075 1076 1077 1078
        env->regs[R_ESP] = newsp;
    env->regs[R_EAX] = 0;
}
#endif

B
bellard 已提交
1079
#include "cpu-all.h"
T
ths 已提交
1080 1081
#include "svm.h"

1082 1083 1084 1085
#if !defined(CONFIG_USER_ONLY)
#include "hw/apic.h"
#endif

1086
static inline bool cpu_has_work(CPUX86State *env)
1087
{
1088 1089
    return ((env->interrupt_request & (CPU_INTERRUPT_HARD |
                                       CPU_INTERRUPT_POLL)) &&
1090 1091 1092 1093 1094 1095 1096 1097 1098
            (env->eflags & IF_MASK)) ||
           (env->interrupt_request & (CPU_INTERRUPT_NMI |
                                      CPU_INTERRUPT_INIT |
                                      CPU_INTERRUPT_SIPI |
                                      CPU_INTERRUPT_MCE));
}

#include "exec-all.h"

1099
static inline void cpu_pc_from_tb(CPUX86State *env, TranslationBlock *tb)
1100 1101 1102 1103
{
    env->eip = tb->pc - tb->cs_base;
}

1104
static inline void cpu_get_tb_cpu_state(CPUX86State *env, target_ulong *pc,
1105 1106 1107 1108
                                        target_ulong *cs_base, int *flags)
{
    *cs_base = env->segs[R_CS].base;
    *pc = *cs_base + env->eip;
J
Jan Kiszka 已提交
1109 1110
    *flags = env->hflags |
        (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK));
1111 1112
}

1113 1114
void do_cpu_init(X86CPU *cpu);
void do_cpu_sipi(X86CPU *cpu);
J
Jan Kiszka 已提交
1115

1116 1117 1118
#define MCE_INJECT_BROADCAST    1
#define MCE_INJECT_UNCOND_AO    2

1119
void cpu_x86_inject_mce(Monitor *mon, CPUX86State *cenv, int bank,
1120
                        uint64_t status, uint64_t mcg_status, uint64_t addr,
1121
                        uint64_t misc, int flags);
J
Jan Kiszka 已提交
1122

B
Blue Swirl 已提交
1123
/* excp_helper.c */
B
Blue Swirl 已提交
1124 1125 1126
void QEMU_NORETURN raise_exception(CPUX86State *env, int exception_index);
void QEMU_NORETURN raise_exception_err(CPUX86State *env, int exception_index,
                                       int error_code);
B
Blue Swirl 已提交
1127 1128 1129
void QEMU_NORETURN raise_interrupt(CPUX86State *nenv, int intno, int is_int,
                                   int error_code, int next_eip_addend);

1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162
/* cc_helper.c */
extern const uint8_t parity_table[256];
uint32_t cpu_cc_compute_all(CPUX86State *env1, int op);

static inline uint32_t cpu_compute_eflags(CPUX86State *env)
{
    return env->eflags | cpu_cc_compute_all(env, CC_OP) | (DF & DF_MASK);
}

/* NOTE: CC_OP must be modified manually to CC_OP_EFLAGS */
static inline void cpu_load_eflags(CPUX86State *env, int eflags,
                                   int update_mask)
{
    CC_SRC = eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C);
    DF = 1 - (2 * ((eflags >> 10) & 1));
    env->eflags = (env->eflags & ~update_mask) |
        (eflags & update_mask) | 0x2;
}

/* load efer and update the corresponding hflags. XXX: do consistency
   checks with cpuid bits? */
static inline void cpu_load_efer(CPUX86State *env, uint64_t val)
{
    env->efer = val;
    env->hflags &= ~(HF_LMA_MASK | HF_SVME_MASK);
    if (env->efer & MSR_EFER_LMA) {
        env->hflags |= HF_LMA_MASK;
    }
    if (env->efer & MSR_EFER_SVME) {
        env->hflags |= HF_SVME_MASK;
    }
}

B
Blue Swirl 已提交
1163 1164 1165 1166 1167
/* svm_helper.c */
void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type,
                                   uint64_t param);
void cpu_vmexit(CPUX86State *nenv, uint32_t exit_code, uint64_t exit_info_1);

B
Blue Swirl 已提交
1168 1169 1170
/* op_helper.c */
void do_interrupt(CPUX86State *env);
void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw);
1171

1172
void do_smm_enter(CPUX86State *env1);
1173

1174
void cpu_report_tpr_access(CPUX86State *env, TPRAccess access);
1175

B
bellard 已提交
1176
#endif /* CPU_I386_H */