cpu.h 18.6 KB
Newer Older
B
bellard 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
/*
 * i386 virtual CPU header
 * 
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 */
#ifndef CPU_I386_H
#define CPU_I386_H

B
bellard 已提交
23 24 25 26 27
#include "config.h"

#ifdef TARGET_X86_64
#define TARGET_LONG_BITS 64
#else
B
bellard 已提交
28
#define TARGET_LONG_BITS 32
B
bellard 已提交
29
#endif
B
bellard 已提交
30

B
bellard 已提交
31 32 33 34 35 36
/* target supports implicit self modifying code */
#define TARGET_HAS_SMC
/* support for self modifying code even if the modified instruction is
   close to the modifying instruction */
#define TARGET_HAS_PRECISE_SMC

B
bellard 已提交
37 38
#define TARGET_HAS_ICE 1

B
bellard 已提交
39 40
#include "cpu-defs.h"

B
bellard 已提交
41 42
#include "softfloat.h"

B
bellard 已提交
43 44 45 46
#if defined(__i386__) && !defined(CONFIG_SOFTMMU)
#define USE_CODE_COPY
#endif

B
bellard 已提交
47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75
#define R_EAX 0
#define R_ECX 1
#define R_EDX 2
#define R_EBX 3
#define R_ESP 4
#define R_EBP 5
#define R_ESI 6
#define R_EDI 7

#define R_AL 0
#define R_CL 1
#define R_DL 2
#define R_BL 3
#define R_AH 4
#define R_CH 5
#define R_DH 6
#define R_BH 7

#define R_ES 0
#define R_CS 1
#define R_SS 2
#define R_DS 3
#define R_FS 4
#define R_GS 5

/* segment descriptor fields */
#define DESC_G_MASK     (1 << 23)
#define DESC_B_SHIFT    22
#define DESC_B_MASK     (1 << DESC_B_SHIFT)
B
bellard 已提交
76 77
#define DESC_L_SHIFT    21 /* x86_64 only : 64 bit code segment */
#define DESC_L_MASK     (1 << DESC_L_SHIFT)
B
bellard 已提交
78 79 80 81 82 83 84
#define DESC_AVL_MASK   (1 << 20)
#define DESC_P_MASK     (1 << 15)
#define DESC_DPL_SHIFT  13
#define DESC_S_MASK     (1 << 12)
#define DESC_TYPE_SHIFT 8
#define DESC_A_MASK     (1 << 8)

B
bellard 已提交
85 86 87
#define DESC_CS_MASK    (1 << 11) /* 1=code segment 0=data segment */
#define DESC_C_MASK     (1 << 10) /* code: conforming */
#define DESC_R_MASK     (1 << 9)  /* code: readable */
B
bellard 已提交
88

B
bellard 已提交
89 90 91 92
#define DESC_E_MASK     (1 << 10) /* data: expansion direction */
#define DESC_W_MASK     (1 << 9)  /* data: writable */

#define DESC_TSS_BUSY_MASK (1 << 9)
B
bellard 已提交
93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118

/* eflags masks */
#define CC_C   	0x0001
#define CC_P 	0x0004
#define CC_A	0x0010
#define CC_Z	0x0040
#define CC_S    0x0080
#define CC_O    0x0800

#define TF_SHIFT   8
#define IOPL_SHIFT 12
#define VM_SHIFT   17

#define TF_MASK 		0x00000100
#define IF_MASK 		0x00000200
#define DF_MASK 		0x00000400
#define IOPL_MASK		0x00003000
#define NT_MASK	         	0x00004000
#define RF_MASK			0x00010000
#define VM_MASK			0x00020000
#define AC_MASK			0x00040000 
#define VIF_MASK                0x00080000
#define VIP_MASK                0x00100000
#define ID_MASK                 0x00200000

/* hidden flags - used internally by qemu to represent additionnal cpu
B
bellard 已提交
119
   states. Only the CPL, INHIBIT_IRQ and HALTED are not redundant. We avoid
B
bellard 已提交
120 121 122 123 124 125 126 127 128 129 130
   using the IOPL_MASK, TF_MASK and VM_MASK bit position to ease oring
   with eflags. */
/* current cpl */
#define HF_CPL_SHIFT         0
/* true if soft mmu is being used */
#define HF_SOFTMMU_SHIFT     2
/* true if hardware interrupts must be disabled for next instruction */
#define HF_INHIBIT_IRQ_SHIFT 3
/* 16 or 32 segments */
#define HF_CS32_SHIFT        4
#define HF_SS32_SHIFT        5
B
bellard 已提交
131
/* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */
B
bellard 已提交
132
#define HF_ADDSEG_SHIFT      6
133 134 135
/* copy of CR0.PE (protected mode) */
#define HF_PE_SHIFT          7
#define HF_TF_SHIFT          8 /* must be same as eflags */
B
bellard 已提交
136 137 138
#define HF_MP_SHIFT          9 /* the order must be MP, EM, TS */
#define HF_EM_SHIFT         10
#define HF_TS_SHIFT         11
139
#define HF_IOPL_SHIFT       12 /* must be same as eflags */
B
bellard 已提交
140 141
#define HF_LMA_SHIFT        14 /* only used on x86_64: long mode active */
#define HF_CS64_SHIFT       15 /* only used on x86_64: 64 bit code segment  */
B
bellard 已提交
142
#define HF_OSFXSR_SHIFT     16 /* CR4.OSFXSR */
143
#define HF_VM_SHIFT         17 /* must be same as eflags */
B
bellard 已提交
144
#define HF_HALTED_SHIFT     18 /* CPU halted */
B
bellard 已提交
145
#define HF_SMM_SHIFT        19 /* CPU in SMM mode */
B
bellard 已提交
146 147 148 149 150 151 152

#define HF_CPL_MASK          (3 << HF_CPL_SHIFT)
#define HF_SOFTMMU_MASK      (1 << HF_SOFTMMU_SHIFT)
#define HF_INHIBIT_IRQ_MASK  (1 << HF_INHIBIT_IRQ_SHIFT)
#define HF_CS32_MASK         (1 << HF_CS32_SHIFT)
#define HF_SS32_MASK         (1 << HF_SS32_SHIFT)
#define HF_ADDSEG_MASK       (1 << HF_ADDSEG_SHIFT)
153
#define HF_PE_MASK           (1 << HF_PE_SHIFT)
B
bellard 已提交
154
#define HF_TF_MASK           (1 << HF_TF_SHIFT)
B
bellard 已提交
155 156 157
#define HF_MP_MASK           (1 << HF_MP_SHIFT)
#define HF_EM_MASK           (1 << HF_EM_SHIFT)
#define HF_TS_MASK           (1 << HF_TS_SHIFT)
B
bellard 已提交
158 159
#define HF_LMA_MASK          (1 << HF_LMA_SHIFT)
#define HF_CS64_MASK         (1 << HF_CS64_SHIFT)
B
bellard 已提交
160
#define HF_OSFXSR_MASK       (1 << HF_OSFXSR_SHIFT)
B
bellard 已提交
161
#define HF_HALTED_MASK       (1 << HF_HALTED_SHIFT)
B
bellard 已提交
162
#define HF_SMM_MASK          (1 << HF_SMM_SHIFT)
B
bellard 已提交
163 164

#define CR0_PE_MASK  (1 << 0)
B
bellard 已提交
165 166
#define CR0_MP_MASK  (1 << 1)
#define CR0_EM_MASK  (1 << 2)
B
bellard 已提交
167
#define CR0_TS_MASK  (1 << 3)
B
bellard 已提交
168
#define CR0_ET_MASK  (1 << 4)
B
bellard 已提交
169
#define CR0_NE_MASK  (1 << 5)
B
bellard 已提交
170 171 172 173 174 175 176 177 178
#define CR0_WP_MASK  (1 << 16)
#define CR0_AM_MASK  (1 << 18)
#define CR0_PG_MASK  (1 << 31)

#define CR4_VME_MASK  (1 << 0)
#define CR4_PVI_MASK  (1 << 1)
#define CR4_TSD_MASK  (1 << 2)
#define CR4_DE_MASK   (1 << 3)
#define CR4_PSE_MASK  (1 << 4)
B
cleanup  
bellard 已提交
179 180
#define CR4_PAE_MASK  (1 << 5)
#define CR4_PGE_MASK  (1 << 7)
B
bellard 已提交
181 182 183
#define CR4_PCE_MASK  (1 << 8)
#define CR4_OSFXSR_MASK (1 << 9)
#define CR4_OSXMMEXCPT_MASK  (1 << 10)
B
bellard 已提交
184 185 186 187 188 189 190 191 192 193

#define PG_PRESENT_BIT	0
#define PG_RW_BIT	1
#define PG_USER_BIT	2
#define PG_PWT_BIT	3
#define PG_PCD_BIT	4
#define PG_ACCESSED_BIT	5
#define PG_DIRTY_BIT	6
#define PG_PSE_BIT	7
#define PG_GLOBAL_BIT	8
B
bellard 已提交
194
#define PG_NX_BIT	63
B
bellard 已提交
195 196 197 198 199 200 201 202 203 204

#define PG_PRESENT_MASK  (1 << PG_PRESENT_BIT)
#define PG_RW_MASK	 (1 << PG_RW_BIT)
#define PG_USER_MASK	 (1 << PG_USER_BIT)
#define PG_PWT_MASK	 (1 << PG_PWT_BIT)
#define PG_PCD_MASK	 (1 << PG_PCD_BIT)
#define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
#define PG_DIRTY_MASK	 (1 << PG_DIRTY_BIT)
#define PG_PSE_MASK	 (1 << PG_PSE_BIT)
#define PG_GLOBAL_MASK	 (1 << PG_GLOBAL_BIT)
B
bellard 已提交
205
#define PG_NX_MASK	 (1LL << PG_NX_BIT)
B
bellard 已提交
206 207 208 209 210 211 212

#define PG_ERROR_W_BIT     1

#define PG_ERROR_P_MASK    0x01
#define PG_ERROR_W_MASK    (1 << PG_ERROR_W_BIT)
#define PG_ERROR_U_MASK    0x04
#define PG_ERROR_RSVD_MASK 0x08
B
bellard 已提交
213
#define PG_ERROR_I_D_MASK  0x10
B
bellard 已提交
214 215 216 217 218 219 220 221 222 223

#define MSR_IA32_APICBASE               0x1b
#define MSR_IA32_APICBASE_BSP           (1<<8)
#define MSR_IA32_APICBASE_ENABLE        (1<<11)
#define MSR_IA32_APICBASE_BASE          (0xfffff<<12)

#define MSR_IA32_SYSENTER_CS            0x174
#define MSR_IA32_SYSENTER_ESP           0x175
#define MSR_IA32_SYSENTER_EIP           0x176

224 225 226 227 228 229
#define MSR_MCG_CAP                     0x179
#define MSR_MCG_STATUS                  0x17a
#define MSR_MCG_CTL                     0x17b

#define MSR_PAT                         0x277

B
bellard 已提交
230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261
#define MSR_EFER                        0xc0000080

#define MSR_EFER_SCE   (1 << 0)
#define MSR_EFER_LME   (1 << 8)
#define MSR_EFER_LMA   (1 << 10)
#define MSR_EFER_NXE   (1 << 11)
#define MSR_EFER_FFXSR (1 << 14)

#define MSR_STAR                        0xc0000081
#define MSR_LSTAR                       0xc0000082
#define MSR_CSTAR                       0xc0000083
#define MSR_FMASK                       0xc0000084
#define MSR_FSBASE                      0xc0000100
#define MSR_GSBASE                      0xc0000101
#define MSR_KERNELGSBASE                0xc0000102

/* cpuid_features bits */
#define CPUID_FP87 (1 << 0)
#define CPUID_VME  (1 << 1)
#define CPUID_DE   (1 << 2)
#define CPUID_PSE  (1 << 3)
#define CPUID_TSC  (1 << 4)
#define CPUID_MSR  (1 << 5)
#define CPUID_PAE  (1 << 6)
#define CPUID_MCE  (1 << 7)
#define CPUID_CX8  (1 << 8)
#define CPUID_APIC (1 << 9)
#define CPUID_SEP  (1 << 11) /* sysenter/sysexit */
#define CPUID_MTRR (1 << 12)
#define CPUID_PGE  (1 << 13)
#define CPUID_MCA  (1 << 14)
#define CPUID_CMOV (1 << 15)
262
#define CPUID_PAT  (1 << 16)
B
bellard 已提交
263
#define CPUID_PSE36   (1 << 17)
264
#define CPUID_CLFLUSH (1 << 19)
B
bellard 已提交
265 266 267 268 269 270
/* ... */
#define CPUID_MMX  (1 << 23)
#define CPUID_FXSR (1 << 24)
#define CPUID_SSE  (1 << 25)
#define CPUID_SSE2 (1 << 26)

B
bellard 已提交
271
#define CPUID_EXT_SSE3     (1 << 0)
B
bellard 已提交
272 273 274 275 276
#define CPUID_EXT_MONITOR  (1 << 3)
#define CPUID_EXT_CX16     (1 << 13)

#define CPUID_EXT2_SYSCALL (1 << 11)
#define CPUID_EXT2_NX      (1 << 20)
277
#define CPUID_EXT2_FFXSR   (1 << 25)
B
bellard 已提交
278 279
#define CPUID_EXT2_LM      (1 << 29)

B
bellard 已提交
280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301
#define EXCP00_DIVZ	0
#define EXCP01_SSTP	1
#define EXCP02_NMI	2
#define EXCP03_INT3	3
#define EXCP04_INTO	4
#define EXCP05_BOUND	5
#define EXCP06_ILLOP	6
#define EXCP07_PREX	7
#define EXCP08_DBLE	8
#define EXCP09_XERR	9
#define EXCP0A_TSS	10
#define EXCP0B_NOSEG	11
#define EXCP0C_STACK	12
#define EXCP0D_GPF	13
#define EXCP0E_PAGE	14
#define EXCP10_COPR	16
#define EXCP11_ALGN	17
#define EXCP12_MCHK	18

enum {
    CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */
    CC_OP_EFLAGS,  /* all cc are explicitely computed, CC_SRC = flags */
B
bellard 已提交
302 303 304 305

    CC_OP_MULB, /* modify all flags, C, O = (CC_SRC != 0) */
    CC_OP_MULW,
    CC_OP_MULL,
B
bellard 已提交
306
    CC_OP_MULQ,
B
bellard 已提交
307 308 309 310

    CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
    CC_OP_ADDW,
    CC_OP_ADDL,
B
bellard 已提交
311
    CC_OP_ADDQ,
B
bellard 已提交
312 313 314 315

    CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
    CC_OP_ADCW,
    CC_OP_ADCL,
B
bellard 已提交
316
    CC_OP_ADCQ,
B
bellard 已提交
317 318 319 320

    CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
    CC_OP_SUBW,
    CC_OP_SUBL,
B
bellard 已提交
321
    CC_OP_SUBQ,
B
bellard 已提交
322 323 324 325

    CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */
    CC_OP_SBBW,
    CC_OP_SBBL,
B
bellard 已提交
326
    CC_OP_SBBQ,
B
bellard 已提交
327 328 329 330

    CC_OP_LOGICB, /* modify all flags, CC_DST = res */
    CC_OP_LOGICW,
    CC_OP_LOGICL,
B
bellard 已提交
331
    CC_OP_LOGICQ,
B
bellard 已提交
332 333 334 335

    CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */
    CC_OP_INCW,
    CC_OP_INCL,
B
bellard 已提交
336
    CC_OP_INCQ,
B
bellard 已提交
337 338 339 340

    CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C  */
    CC_OP_DECW,
    CC_OP_DECL,
B
bellard 已提交
341
    CC_OP_DECQ,
B
bellard 已提交
342

B
comment  
bellard 已提交
343
    CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */
B
bellard 已提交
344 345
    CC_OP_SHLW,
    CC_OP_SHLL,
B
bellard 已提交
346
    CC_OP_SHLQ,
B
bellard 已提交
347 348 349 350

    CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */
    CC_OP_SARW,
    CC_OP_SARL,
B
bellard 已提交
351
    CC_OP_SARQ,
B
bellard 已提交
352 353 354 355

    CC_OP_NB,
};

B
bellard 已提交
356
#ifdef FLOATX80
B
bellard 已提交
357 358 359 360
#define USE_X86LDOUBLE
#endif

#ifdef USE_X86LDOUBLE
B
bellard 已提交
361
typedef floatx80 CPU86_LDouble;
B
bellard 已提交
362
#else
B
bellard 已提交
363
typedef float64 CPU86_LDouble;
B
bellard 已提交
364 365 366 367
#endif

typedef struct SegmentCache {
    uint32_t selector;
B
bellard 已提交
368
    target_ulong base;
B
bellard 已提交
369 370 371 372
    uint32_t limit;
    uint32_t flags;
} SegmentCache;

B
bellard 已提交
373
typedef union {
B
bellard 已提交
374 375 376 377
    uint8_t _b[16];
    uint16_t _w[8];
    uint32_t _l[4];
    uint64_t _q[2];
B
bellard 已提交
378 379
    float32 _s[4];
    float64 _d[2];
B
bellard 已提交
380 381
} XMMReg;

B
bellard 已提交
382 383 384 385 386 387 388 389 390 391 392
typedef union {
    uint8_t _b[8];
    uint16_t _w[2];
    uint32_t _l[1];
    uint64_t q;
} MMXReg;

#ifdef WORDS_BIGENDIAN
#define XMM_B(n) _b[15 - (n)]
#define XMM_W(n) _w[7 - (n)]
#define XMM_L(n) _l[3 - (n)]
B
bellard 已提交
393
#define XMM_S(n) _s[3 - (n)]
B
bellard 已提交
394
#define XMM_Q(n) _q[1 - (n)]
B
bellard 已提交
395
#define XMM_D(n) _d[1 - (n)]
B
bellard 已提交
396 397 398 399 400 401 402 403

#define MMX_B(n) _b[7 - (n)]
#define MMX_W(n) _w[3 - (n)]
#define MMX_L(n) _l[1 - (n)]
#else
#define XMM_B(n) _b[n]
#define XMM_W(n) _w[n]
#define XMM_L(n) _l[n]
B
bellard 已提交
404
#define XMM_S(n) _s[n]
B
bellard 已提交
405
#define XMM_Q(n) _q[n]
B
bellard 已提交
406
#define XMM_D(n) _d[n]
B
bellard 已提交
407 408 409 410 411

#define MMX_B(n) _b[n]
#define MMX_W(n) _w[n]
#define MMX_L(n) _l[n]
#endif
B
bellard 已提交
412
#define MMX_Q(n) q
B
bellard 已提交
413

B
bellard 已提交
414 415 416 417 418 419
#ifdef TARGET_X86_64
#define CPU_NB_REGS 16
#else
#define CPU_NB_REGS 8
#endif

B
bellard 已提交
420
typedef struct CPUX86State {
B
bellard 已提交
421 422 423 424 425
#if TARGET_LONG_BITS > HOST_LONG_BITS
    /* temporaries if we cannot store them in host registers */
    target_ulong t0, t1, t2;
#endif

B
bellard 已提交
426
    /* standard registers */
B
bellard 已提交
427 428 429
    target_ulong regs[CPU_NB_REGS];
    target_ulong eip;
    target_ulong eflags; /* eflags register. During CPU emulation, CC
B
bellard 已提交
430 431 432 433
                        flags and DF are set to zero because they are
                        stored elsewhere */

    /* emulator internal eflags handling */
B
bellard 已提交
434 435
    target_ulong cc_src;
    target_ulong cc_dst;
B
bellard 已提交
436 437 438 439
    uint32_t cc_op;
    int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */
    uint32_t hflags; /* hidden flags, see HF_xxx constants */

B
bellard 已提交
440 441 442 443 444 445 446 447 448 449
    /* segments */
    SegmentCache segs[6]; /* selector values */
    SegmentCache ldt;
    SegmentCache tr;
    SegmentCache gdt; /* only base and limit are used */
    SegmentCache idt; /* only base and limit are used */

    target_ulong cr[5]; /* NOTE: cr1 is unused */
    uint32_t a20_mask;

B
bellard 已提交
450 451 452 453 454
    /* FPU state */
    unsigned int fpstt; /* top of stack index */
    unsigned int fpus;
    unsigned int fpuc;
    uint8_t fptags[8];   /* 0 = valid, 1 = empty */
B
bellard 已提交
455 456 457 458 459 460 461 462
    union {
#ifdef USE_X86LDOUBLE
        CPU86_LDouble d __attribute__((aligned(16)));
#else
        CPU86_LDouble d;
#endif
        MMXReg mmx;
    } fpregs[8];
B
bellard 已提交
463 464

    /* emulator internal variables */
B
bellard 已提交
465
    float_status fp_status;
B
bellard 已提交
466 467 468 469 470 471 472 473
    CPU86_LDouble ft0;
    union {
	float f;
        double d;
	int i32;
        int64_t i64;
    } fp_convert;
    
B
bellard 已提交
474
    float_status sse_status;
B
bellard 已提交
475
    uint32_t mxcsr;
B
bellard 已提交
476 477
    XMMReg xmm_regs[CPU_NB_REGS];
    XMMReg xmm_t0;
B
bellard 已提交
478
    MMXReg mmx_t0;
B
bellard 已提交
479

B
bellard 已提交
480 481 482 483
    /* sysenter registers */
    uint32_t sysenter_cs;
    uint32_t sysenter_esp;
    uint32_t sysenter_eip;
484 485
    uint64_t efer;
    uint64_t star;
B
bellard 已提交
486 487 488 489 490 491
#ifdef TARGET_X86_64
    target_ulong lstar;
    target_ulong cstar;
    target_ulong fmask;
    target_ulong kernelgsbase;
#endif
B
bellard 已提交
492

493 494
    uint64_t pat;

B
bellard 已提交
495
    /* temporary data for USE_CODE_COPY mode */
B
bellard 已提交
496
#ifdef USE_CODE_COPY
B
bellard 已提交
497 498
    uint32_t tmp0;
    uint32_t saved_esp;
B
bellard 已提交
499 500
    int native_fp_regs; /* if true, the FPU state is in the native CPU regs */
#endif
B
bellard 已提交
501 502 503 504 505 506
    
    /* exception/interrupt handling */
    jmp_buf jmp_env;
    int exception_index;
    int error_code;
    int exception_is_int;
B
bellard 已提交
507
    target_ulong exception_next_eip;
B
bellard 已提交
508
    target_ulong dr[8]; /* debug registers */
B
bellard 已提交
509
    uint32_t smbase;
B
bellard 已提交
510 511 512
    int interrupt_request; 
    int user_mode_only; /* user mode only simulation */

513
    CPU_COMMON
B
bellard 已提交
514

B
bellard 已提交
515
    /* processor features (e.g. for CPUID insn) */
516
    uint32_t cpuid_level;
B
bellard 已提交
517 518 519 520 521
    uint32_t cpuid_vendor1;
    uint32_t cpuid_vendor2;
    uint32_t cpuid_vendor3;
    uint32_t cpuid_version;
    uint32_t cpuid_features;
B
bellard 已提交
522
    uint32_t cpuid_ext_features;
523 524 525 526
    uint32_t cpuid_xlevel;
    uint32_t cpuid_model[12];
    uint32_t cpuid_ext2_features;
    
B
bellard 已提交
527 528
#ifdef USE_KQEMU
    int kqemu_enabled;
B
bellard 已提交
529
    int last_io_time;
B
bellard 已提交
530
#endif
B
bellard 已提交
531 532 533
    /* in order to simplify APIC support, we leave this pointer to the
       user */
    struct APICState *apic_state;
B
bellard 已提交
534 535 536 537 538
} CPUX86State;

CPUX86State *cpu_x86_init(void);
int cpu_x86_exec(CPUX86State *s);
void cpu_x86_close(CPUX86State *s);
B
bellard 已提交
539
int cpu_get_pic_interrupt(CPUX86State *s);
B
bellard 已提交
540 541
/* MSDOS compatibility mode FPU exception support */
void cpu_set_ferr(CPUX86State *s);
B
bellard 已提交
542 543 544 545 546

/* this function must always be used to load data in the segment
   cache: it synchronizes the hflags with the segment cache values */
static inline void cpu_x86_load_seg_cache(CPUX86State *env, 
                                          int seg_reg, unsigned int selector,
B
bellard 已提交
547 548
                                          target_ulong base,
                                          unsigned int limit, 
B
bellard 已提交
549 550 551 552 553 554 555 556 557 558 559 560
                                          unsigned int flags)
{
    SegmentCache *sc;
    unsigned int new_hflags;
    
    sc = &env->segs[seg_reg];
    sc->selector = selector;
    sc->base = base;
    sc->limit = limit;
    sc->flags = flags;

    /* update the hidden flags */
B
bellard 已提交
561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582
    {
        if (seg_reg == R_CS) {
#ifdef TARGET_X86_64
            if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) {
                /* long mode */
                env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK;
                env->hflags &= ~(HF_ADDSEG_MASK);
            } else 
#endif
            {
                /* legacy / compatibility case */
                new_hflags = (env->segs[R_CS].flags & DESC_B_MASK)
                    >> (DESC_B_SHIFT - HF_CS32_SHIFT);
                env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) |
                    new_hflags;
            }
        }
        new_hflags = (env->segs[R_SS].flags & DESC_B_MASK)
            >> (DESC_B_SHIFT - HF_SS32_SHIFT);
        if (env->hflags & HF_CS64_MASK) {
            /* zero base assumed for DS, ES and SS in long mode */
        } else if (!(env->cr[0] & CR0_PE_MASK) || 
B
bellard 已提交
583 584
                   (env->eflags & VM_MASK) ||
                   !(env->hflags & HF_CS32_MASK)) {
B
bellard 已提交
585 586 587 588 589 590 591
            /* XXX: try to avoid this test. The problem comes from the
               fact that is real mode or vm86 mode we only modify the
               'base' and 'selector' fields of the segment cache to go
               faster. A solution may be to force addseg to one in
               translate-i386.c. */
            new_hflags |= HF_ADDSEG_MASK;
        } else {
B
bellard 已提交
592 593 594
            new_hflags |= ((env->segs[R_DS].base | 
                            env->segs[R_ES].base |
                            env->segs[R_SS].base) != 0) << 
B
bellard 已提交
595 596 597 598
                HF_ADDSEG_SHIFT;
        }
        env->hflags = (env->hflags & 
                       ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags;
B
bellard 已提交
599 600 601 602 603 604 605 606 607 608 609 610 611
    }
}

/* wrapper, just in case memory mappings must be changed */
static inline void cpu_x86_set_cpl(CPUX86State *s, int cpl)
{
#if HF_CPL_MASK == 3
    s->hflags = (s->hflags & ~HF_CPL_MASK) | cpl;
#else
#error HF_CPL_MASK is hardcoded
#endif
}

612 613 614 615
/* used for debug or cpu save/restore */
void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, CPU86_LDouble f);
CPU86_LDouble cpu_set_fp80(uint64_t mant, uint16_t upper);

B
bellard 已提交
616 617 618 619 620 621 622 623 624 625 626 627
/* the following helpers are only usable in user mode simulation as
   they can trigger unexpected exceptions */
void cpu_x86_load_seg(CPUX86State *s, int seg_reg, int selector);
void cpu_x86_fsave(CPUX86State *s, uint8_t *ptr, int data32);
void cpu_x86_frstor(CPUX86State *s, uint8_t *ptr, int data32);

/* you can call this signal handler from your SIGBUS and SIGSEGV
   signal handlers to inform the virtual CPU of exceptions. non zero
   is returned if the signal was handled by the virtual CPU.  */
struct siginfo;
int cpu_x86_signal_handler(int host_signum, struct siginfo *info, 
                           void *puc);
B
bellard 已提交
628
void cpu_x86_set_a20(CPUX86State *env, int a20_state);
B
bellard 已提交
629

B
bellard 已提交
630 631
uint64_t cpu_get_tsc(CPUX86State *env);

B
bellard 已提交
632 633
void cpu_set_apic_base(CPUX86State *env, uint64_t val);
uint64_t cpu_get_apic_base(CPUX86State *env);
B
bellard 已提交
634 635 636 637
void cpu_set_apic_tpr(CPUX86State *env, uint8_t val);
#ifndef NO_CPU_IO_DEFS
uint8_t cpu_get_apic_tpr(CPUX86State *env);
#endif
B
bellard 已提交
638
void cpu_smm_update(CPUX86State *env);
B
bellard 已提交
639

B
cleanup  
bellard 已提交
640 641 642
/* will be suppressed */
void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0);

B
bellard 已提交
643 644 645 646
/* used to debug */
#define X86_DUMP_FPU  0x0001 /* dump FPU state too */
#define X86_DUMP_CCOP 0x0002 /* dump qemu flag cache */

B
bellard 已提交
647 648 649 650 651 652 653 654 655
#ifdef USE_KQEMU
static inline int cpu_get_time_fast(void)
{
    int low, high;
    asm volatile("rdtsc" : "=a" (low), "=d" (high));
    return low;
}
#endif

B
bellard 已提交
656 657 658 659
#define TARGET_PAGE_BITS 12
#include "cpu-all.h"

#endif /* CPU_I386_H */