imx.c 66.8 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0+
L
Linus Torvalds 已提交
2
/*
3
 * Driver for Motorola/Freescale IMX serial ports
L
Linus Torvalds 已提交
4
 *
5
 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
L
Linus Torvalds 已提交
6
 *
7 8
 * Author: Sascha Hauer <sascha@saschahauer.de>
 * Copyright (C) 2004 Pengutronix
L
Linus Torvalds 已提交
9 10 11 12 13 14 15 16 17 18 19
 */

#if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
#define SUPPORT_SYSRQ
#endif

#include <linux/module.h>
#include <linux/ioport.h>
#include <linux/init.h>
#include <linux/console.h>
#include <linux/sysrq.h>
20
#include <linux/platform_device.h>
L
Linus Torvalds 已提交
21 22 23 24
#include <linux/tty.h>
#include <linux/tty_flip.h>
#include <linux/serial_core.h>
#include <linux/serial.h>
S
Sascha Hauer 已提交
25
#include <linux/clk.h>
26
#include <linux/delay.h>
27
#include <linux/rational.h>
28
#include <linux/slab.h>
29 30
#include <linux/of.h>
#include <linux/of_device.h>
31
#include <linux/io.h>
32
#include <linux/dma-mapping.h>
L
Linus Torvalds 已提交
33 34

#include <asm/irq.h>
35
#include <linux/platform_data/serial-imx.h>
36
#include <linux/platform_data/dma-imx.h>
L
Linus Torvalds 已提交
37

38 39
#include "serial_mctrl_gpio.h"

40 41 42 43 44 45 46 47 48 49 50 51 52 53 54
/* Register definitions */
#define URXD0 0x0  /* Receiver Register */
#define URTX0 0x40 /* Transmitter Register */
#define UCR1  0x80 /* Control Register 1 */
#define UCR2  0x84 /* Control Register 2 */
#define UCR3  0x88 /* Control Register 3 */
#define UCR4  0x8c /* Control Register 4 */
#define UFCR  0x90 /* FIFO Control Register */
#define USR1  0x94 /* Status Register 1 */
#define USR2  0x98 /* Status Register 2 */
#define UESC  0x9c /* Escape Character Register */
#define UTIM  0xa0 /* Escape Timer Register */
#define UBIR  0xa4 /* BRM Incremental Register */
#define UBMR  0xa8 /* BRM Modulator Register */
#define UBRC  0xac /* Baud Rate Count Register */
55 56 57
#define IMX21_ONEMS 0xb0 /* One Millisecond register */
#define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */
#define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/
58 59

/* UART Control Register Bit Fields.*/
J
Jiada Wang 已提交
60
#define URXD_DUMMY_READ (1<<16)
61 62 63 64 65 66
#define URXD_CHARRDY	(1<<15)
#define URXD_ERR	(1<<14)
#define URXD_OVRRUN	(1<<13)
#define URXD_FRMERR	(1<<12)
#define URXD_BRK	(1<<11)
#define URXD_PRERR	(1<<10)
67
#define URXD_RX_DATA	(0xFF<<0)
68 69 70 71
#define UCR1_ADEN	(1<<15) /* Auto detect interrupt */
#define UCR1_ADBR	(1<<14) /* Auto detect baud rate */
#define UCR1_TRDYEN	(1<<13) /* Transmitter ready interrupt enable */
#define UCR1_IDEN	(1<<12) /* Idle condition interrupt */
72
#define UCR1_ICD_REG(x) (((x) & 3) << 10) /* idle condition detect */
73
#define UCR1_RRDYEN	(1<<9)	/* Recv ready interrupt enable */
74
#define UCR1_RXDMAEN	(1<<8)	/* Recv ready DMA enable */
75 76 77 78
#define UCR1_IREN	(1<<7)	/* Infrared interface enable */
#define UCR1_TXMPTYEN	(1<<6)	/* Transimitter empty interrupt enable */
#define UCR1_RTSDEN	(1<<5)	/* RTS delta interrupt enable */
#define UCR1_SNDBRK	(1<<4)	/* Send break */
79
#define UCR1_TXDMAEN	(1<<3)	/* Transmitter ready DMA enable */
80
#define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */
81
#define UCR1_ATDMAEN    (1<<2)  /* Aging DMA Timer Enable */
82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103
#define UCR1_DOZE	(1<<1)	/* Doze */
#define UCR1_UARTEN	(1<<0)	/* UART enabled */
#define UCR2_ESCI	(1<<15)	/* Escape seq interrupt enable */
#define UCR2_IRTS	(1<<14)	/* Ignore RTS pin */
#define UCR2_CTSC	(1<<13)	/* CTS pin control */
#define UCR2_CTS	(1<<12)	/* Clear to send */
#define UCR2_ESCEN	(1<<11)	/* Escape enable */
#define UCR2_PREN	(1<<8)	/* Parity enable */
#define UCR2_PROE	(1<<7)	/* Parity odd/even */
#define UCR2_STPB	(1<<6)	/* Stop */
#define UCR2_WS		(1<<5)	/* Word size */
#define UCR2_RTSEN	(1<<4)	/* Request to send interrupt enable */
#define UCR2_ATEN	(1<<3)	/* Aging Timer Enable */
#define UCR2_TXEN	(1<<2)	/* Transmitter enabled */
#define UCR2_RXEN	(1<<1)	/* Receiver enabled */
#define UCR2_SRST	(1<<0)	/* SW reset */
#define UCR3_DTREN	(1<<13) /* DTR interrupt enable */
#define UCR3_PARERREN	(1<<12) /* Parity enable */
#define UCR3_FRAERREN	(1<<11) /* Frame error interrupt enable */
#define UCR3_DSR	(1<<10) /* Data set ready */
#define UCR3_DCD	(1<<9)	/* Data carrier detect */
#define UCR3_RI		(1<<8)	/* Ring indicator */
104
#define UCR3_ADNIMP	(1<<7)	/* Autobaud Detection Not Improved */
105 106 107
#define UCR3_RXDSEN	(1<<6)	/* Receive status interrupt enable */
#define UCR3_AIRINTEN	(1<<5)	/* Async IR wake interrupt enable */
#define UCR3_AWAKEN	(1<<4)	/* Async wake interrupt enable */
108
#define UCR3_DTRDEN	(1<<3)	/* Data Terminal Ready Delta Enable. */
109 110 111 112 113 114 115 116 117
#define IMX21_UCR3_RXDMUXSEL	(1<<2)	/* RXD Muxed Input Select */
#define UCR3_INVT	(1<<1)	/* Inverted Infrared transmission */
#define UCR3_BPEN	(1<<0)	/* Preset registers enable */
#define UCR4_CTSTL_SHF	10	/* CTS trigger level shift */
#define UCR4_CTSTL_MASK	0x3F	/* CTS trigger is 6 bits wide */
#define UCR4_INVR	(1<<9)	/* Inverted infrared reception */
#define UCR4_ENIRI	(1<<8)	/* Serial infrared interrupt enable */
#define UCR4_WKEN	(1<<7)	/* Wake interrupt enable */
#define UCR4_REF16	(1<<6)	/* Ref freq 16 MHz */
118
#define UCR4_IDDMAEN    (1<<6)  /* DMA IDLE Condition Detected */
119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135
#define UCR4_IRSC	(1<<5)	/* IR special case */
#define UCR4_TCEN	(1<<3)	/* Transmit complete interrupt enable */
#define UCR4_BKEN	(1<<2)	/* Break condition interrupt enable */
#define UCR4_OREN	(1<<1)	/* Receiver overrun interrupt enable */
#define UCR4_DREN	(1<<0)	/* Recv data ready interrupt enable */
#define UFCR_RXTL_SHF	0	/* Receiver trigger level shift */
#define UFCR_DCEDTE	(1<<6)	/* DCE/DTE mode select */
#define UFCR_RFDIV	(7<<7)	/* Reference freq divider mask */
#define UFCR_RFDIV_REG(x)	(((x) < 7 ? 6 - (x) : 6) << 7)
#define UFCR_TXTL_SHF	10	/* Transmitter trigger level shift */
#define USR1_PARITYERR	(1<<15) /* Parity error interrupt flag */
#define USR1_RTSS	(1<<14) /* RTS pin status */
#define USR1_TRDY	(1<<13) /* Transmitter ready interrupt/dma flag */
#define USR1_RTSD	(1<<12) /* RTS delta */
#define USR1_ESCF	(1<<11) /* Escape seq interrupt flag */
#define USR1_FRAMERR	(1<<10) /* Frame error interrupt flag */
#define USR1_RRDY	(1<<9)	 /* Receiver ready interrupt/dma flag */
136
#define USR1_AGTIM	(1<<8)	 /* Ageing timer interrupt flag */
137
#define USR1_DTRD	(1<<7)	 /* DTR Delta */
138 139 140 141 142 143 144
#define USR1_RXDS	 (1<<6)	 /* Receiver idle interrupt flag */
#define USR1_AIRINT	 (1<<5)	 /* Async IR wake interrupt flag */
#define USR1_AWAKE	 (1<<4)	 /* Aysnc wake interrupt flag */
#define USR2_ADET	 (1<<15) /* Auto baud rate detect complete */
#define USR2_TXFE	 (1<<14) /* Transmit buffer FIFO empty */
#define USR2_DTRF	 (1<<13) /* DTR edge interrupt flag */
#define USR2_IDLE	 (1<<12) /* Idle condition */
145 146
#define USR2_RIDELT	 (1<<10) /* Ring Interrupt Delta */
#define USR2_RIIN	 (1<<9)	 /* Ring Indicator Input */
147 148
#define USR2_IRINT	 (1<<8)	 /* Serial infrared interrupt flag */
#define USR2_WAKE	 (1<<7)	 /* Wake */
149
#define USR2_DCDIN	 (1<<5)	 /* Data Carrier Detect Input */
150 151 152 153 154 155 156 157 158 159 160 161
#define USR2_RTSF	 (1<<4)	 /* RTS edge interrupt flag */
#define USR2_TXDC	 (1<<3)	 /* Transmitter complete */
#define USR2_BRCD	 (1<<2)	 /* Break condition */
#define USR2_ORE	(1<<1)	 /* Overrun error */
#define USR2_RDR	(1<<0)	 /* Recv data ready */
#define UTS_FRCPERR	(1<<13) /* Force parity error */
#define UTS_LOOP	(1<<12)	 /* Loop tx and rx */
#define UTS_TXEMPTY	 (1<<6)	 /* TxFIFO empty */
#define UTS_RXEMPTY	 (1<<5)	 /* RxFIFO empty */
#define UTS_TXFULL	 (1<<4)	 /* TxFIFO full */
#define UTS_RXFULL	 (1<<3)	 /* RxFIFO full */
#define UTS_SOFTRST	 (1<<0)	 /* Software reset */
162

L
Linus Torvalds 已提交
163
/* We've been assigned a range on the "Low-density serial ports" major */
164 165
#define SERIAL_IMX_MAJOR	207
#define MINOR_START		16
166
#define DEV_NAME		"ttymxc"
L
Linus Torvalds 已提交
167 168 169 170 171 172 173 174 175 176 177

/*
 * This determines how often we check the modem status signals
 * for any change.  They generally aren't connected to an IRQ
 * so we have to poll them.  We also check immediately before
 * filling the TX fifo incase CTS has been dropped.
 */
#define MCTRL_TIMEOUT	(250*HZ/1000)

#define DRIVER_NAME "IMX-uart"

178 179
#define UART_NR 8

180
/* i.MX21 type uart runs on all i.mx except i.MX1 and i.MX6q */
181 182 183
enum imx_uart_type {
	IMX1_UART,
	IMX21_UART,
184
	IMX53_UART,
185
	IMX6Q_UART,
186 187 188 189 190 191 192 193
};

/* device type dependent stuff */
struct imx_uart_data {
	unsigned uts_reg;
	enum imx_uart_type devtype;
};

L
Linus Torvalds 已提交
194 195 196 197
struct imx_port {
	struct uart_port	port;
	struct timer_list	timer;
	unsigned int		old_status;
198
	unsigned int		have_rtscts:1;
199
	unsigned int		have_rtsgpio:1;
200
	unsigned int		dte_mode:1;
201 202
	struct clk		*clk_ipg;
	struct clk		*clk_per;
203
	const struct imx_uart_data *devdata;
204

205 206
	struct mctrl_gpios *gpios;

207 208 209 210 211 212 213
	/* shadow registers */
	unsigned int ucr1;
	unsigned int ucr2;
	unsigned int ucr3;
	unsigned int ucr4;
	unsigned int ufcr;

214 215 216 217 218 219 220
	/* DMA fields */
	unsigned int		dma_is_enabled:1;
	unsigned int		dma_is_rxing:1;
	unsigned int		dma_is_txing:1;
	struct dma_chan		*dma_chan_rx, *dma_chan_tx;
	struct scatterlist	rx_sgl, tx_sgl[2];
	void			*rx_buf;
221 222 223
	struct circ_buf		rx_ring;
	unsigned int		rx_periods;
	dma_cookie_t		rx_cookie;
224
	unsigned int		tx_bytes;
225
	unsigned int		dma_tx_nents;
226
	unsigned int            saved_reg[10];
227
	bool			context_saved;
L
Linus Torvalds 已提交
228 229
};

230 231 232 233 234 235
struct imx_port_ucrs {
	unsigned int	ucr1;
	unsigned int	ucr2;
	unsigned int	ucr3;
};

236 237 238 239 240 241 242 243 244
static struct imx_uart_data imx_uart_devdata[] = {
	[IMX1_UART] = {
		.uts_reg = IMX1_UTS,
		.devtype = IMX1_UART,
	},
	[IMX21_UART] = {
		.uts_reg = IMX21_UTS,
		.devtype = IMX21_UART,
	},
245 246 247 248
	[IMX53_UART] = {
		.uts_reg = IMX21_UTS,
		.devtype = IMX53_UART,
	},
249 250 251 252
	[IMX6Q_UART] = {
		.uts_reg = IMX21_UTS,
		.devtype = IMX6Q_UART,
	},
253 254
};

255
static const struct platform_device_id imx_uart_devtype[] = {
256 257 258 259 260 261
	{
		.name = "imx1-uart",
		.driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX1_UART],
	}, {
		.name = "imx21-uart",
		.driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX21_UART],
262 263 264
	}, {
		.name = "imx53-uart",
		.driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX53_UART],
265 266 267
	}, {
		.name = "imx6q-uart",
		.driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX6Q_UART],
268 269 270 271 272 273
	}, {
		/* sentinel */
	}
};
MODULE_DEVICE_TABLE(platform, imx_uart_devtype);

274
static const struct of_device_id imx_uart_dt_ids[] = {
275
	{ .compatible = "fsl,imx6q-uart", .data = &imx_uart_devdata[IMX6Q_UART], },
276
	{ .compatible = "fsl,imx53-uart", .data = &imx_uart_devdata[IMX53_UART], },
277 278 279 280 281 282
	{ .compatible = "fsl,imx1-uart", .data = &imx_uart_devdata[IMX1_UART], },
	{ .compatible = "fsl,imx21-uart", .data = &imx_uart_devdata[IMX21_UART], },
	{ /* sentinel */ }
};
MODULE_DEVICE_TABLE(of, imx_uart_dt_ids);

283 284
static void imx_uart_writel(struct imx_port *sport, u32 val, u32 offset)
{
285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303
	switch (offset) {
	case UCR1:
		sport->ucr1 = val;
		break;
	case UCR2:
		sport->ucr2 = val;
		break;
	case UCR3:
		sport->ucr3 = val;
		break;
	case UCR4:
		sport->ucr4 = val;
		break;
	case UFCR:
		sport->ufcr = val;
		break;
	default:
		break;
	}
304 305 306 307 308
	writel(val, sport->port.membase + offset);
}

static u32 imx_uart_readl(struct imx_port *sport, u32 offset)
{
309 310 311 312 313 314 315 316
	switch (offset) {
	case UCR1:
		return sport->ucr1;
		break;
	case UCR2:
		/*
		 * UCR2_SRST is the only bit in the cached registers that might
		 * differ from the value that was last written. As it only
317 318
		 * automatically becomes one after being cleared, reread
		 * conditionally.
319
		 */
320
		if (!(sport->ucr2 & UCR2_SRST))
321 322 323 324 325 326 327 328 329 330 331 332 333 334 335
			sport->ucr2 = readl(sport->port.membase + offset);
		return sport->ucr2;
		break;
	case UCR3:
		return sport->ucr3;
		break;
	case UCR4:
		return sport->ucr4;
		break;
	case UFCR:
		return sport->ufcr;
		break;
	default:
		return readl(sport->port.membase + offset);
	}
336 337
}

338
static inline unsigned imx_uart_uts_reg(struct imx_port *sport)
339 340 341 342
{
	return sport->devdata->uts_reg;
}

343
static inline int imx_uart_is_imx1(struct imx_port *sport)
344 345 346 347
{
	return sport->devdata->devtype == IMX1_UART;
}

348
static inline int imx_uart_is_imx21(struct imx_port *sport)
349 350 351 352
{
	return sport->devdata->devtype == IMX21_UART;
}

353
static inline int imx_uart_is_imx53(struct imx_port *sport)
354 355 356 357
{
	return sport->devdata->devtype == IMX53_UART;
}

358
static inline int imx_uart_is_imx6q(struct imx_port *sport)
359 360 361
{
	return sport->devdata->devtype == IMX6Q_UART;
}
362 363 364
/*
 * Save and restore functions for UCR1, UCR2 and UCR3 registers
 */
365
#if defined(CONFIG_SERIAL_IMX_CONSOLE)
366
static void imx_uart_ucrs_save(struct imx_port *sport,
367 368 369
			       struct imx_port_ucrs *ucr)
{
	/* save control registers */
370 371 372
	ucr->ucr1 = imx_uart_readl(sport, UCR1);
	ucr->ucr2 = imx_uart_readl(sport, UCR2);
	ucr->ucr3 = imx_uart_readl(sport, UCR3);
373 374
}

375
static void imx_uart_ucrs_restore(struct imx_port *sport,
376 377 378
				  struct imx_port_ucrs *ucr)
{
	/* restore control registers */
379 380 381
	imx_uart_writel(sport, ucr->ucr1, UCR1);
	imx_uart_writel(sport, ucr->ucr2, UCR2);
	imx_uart_writel(sport, ucr->ucr3, UCR3);
382
}
383
#endif
384

385
/* called with port.lock taken and irqs caller dependent */
386
static void imx_uart_rts_active(struct imx_port *sport, u32 *ucr2)
387
{
388
	*ucr2 &= ~(UCR2_CTSC | UCR2_CTS);
389

390 391
	sport->port.mctrl |= TIOCM_RTS;
	mctrl_gpio_set(sport->gpios, sport->port.mctrl);
392 393
}

394
/* called with port.lock taken and irqs caller dependent */
395
static void imx_uart_rts_inactive(struct imx_port *sport, u32 *ucr2)
396
{
397 398
	*ucr2 &= ~UCR2_CTSC;
	*ucr2 |= UCR2_CTS;
399

400 401
	sport->port.mctrl &= ~TIOCM_RTS;
	mctrl_gpio_set(sport->gpios, sport->port.mctrl);
402 403
}

404
/* called with port.lock taken and irqs caller dependent */
405
static void imx_uart_rts_auto(struct imx_port *sport, u32 *ucr2)
406 407 408 409
{
	*ucr2 |= UCR2_CTSC;
}

410
/* called with port.lock taken and irqs off */
411
static void imx_uart_start_rx(struct uart_port *port)
412 413 414 415 416 417 418 419 420 421 422 423 424
{
	struct imx_port *sport = (struct imx_port *)port;
	unsigned int ucr1, ucr2;

	ucr1 = imx_uart_readl(sport, UCR1);
	ucr2 = imx_uart_readl(sport, UCR2);

	ucr2 |= UCR2_RXEN;

	if (sport->dma_is_enabled) {
		ucr1 |= UCR1_RXDMAEN | UCR1_ATDMAEN;
	} else {
		ucr1 |= UCR1_RRDYEN;
425
		ucr2 |= UCR2_ATEN;
426 427 428 429 430 431 432
	}

	/* Write UCR2 first as it includes RXEN */
	imx_uart_writel(sport, ucr2, UCR2);
	imx_uart_writel(sport, ucr1, UCR1);
}

433
/* called with port.lock taken and irqs off */
434
static void imx_uart_stop_tx(struct uart_port *port)
L
Linus Torvalds 已提交
435 436
{
	struct imx_port *sport = (struct imx_port *)port;
437
	u32 ucr1;
438

439 440 441 442
	/*
	 * We are maybe in the SMP context, so if the DMA TX thread is running
	 * on other cpu, we have to wait for it to finish.
	 */
443
	if (sport->dma_is_txing)
444
		return;
445

446 447
	ucr1 = imx_uart_readl(sport, UCR1);
	imx_uart_writel(sport, ucr1 & ~UCR1_TXMPTYEN, UCR1);
448 449 450

	/* in rs485 mode disable transmitter if shifter is empty */
	if (port->rs485.flags & SER_RS485_ENABLED &&
451
	    imx_uart_readl(sport, USR2) & USR2_TXDC) {
452
		u32 ucr2 = imx_uart_readl(sport, UCR2), ucr4;
453
		if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
454
			imx_uart_rts_active(sport, &ucr2);
455
		else
456
			imx_uart_rts_inactive(sport, &ucr2);
457
		imx_uart_writel(sport, ucr2, UCR2);
458

459
		imx_uart_start_rx(port);
460

461 462 463
		ucr4 = imx_uart_readl(sport, UCR4);
		ucr4 &= ~UCR4_TCEN;
		imx_uart_writel(sport, ucr4, UCR4);
464
	}
L
Linus Torvalds 已提交
465 466
}

467
/* called with port.lock taken and irqs off */
468
static void imx_uart_stop_rx(struct uart_port *port)
L
Linus Torvalds 已提交
469 470
{
	struct imx_port *sport = (struct imx_port *)port;
471
	u32 ucr1, ucr2;
472

473
	ucr1 = imx_uart_readl(sport, UCR1);
474
	ucr2 = imx_uart_readl(sport, UCR2);
475

476 477 478 479
	if (sport->dma_is_enabled) {
		ucr1 &= ~(UCR1_RXDMAEN | UCR1_ATDMAEN);
	} else {
		ucr1 &= ~UCR1_RRDYEN;
480
		ucr2 &= ~UCR2_ATEN;
481 482 483 484 485
	}
	imx_uart_writel(sport, ucr1, UCR1);

	ucr2 &= ~UCR2_RXEN;
	imx_uart_writel(sport, ucr2, UCR2);
L
Linus Torvalds 已提交
486 487
}

488
/* called with port.lock taken and irqs off */
489
static void imx_uart_enable_ms(struct uart_port *port)
L
Linus Torvalds 已提交
490 491 492 493
{
	struct imx_port *sport = (struct imx_port *)port;

	mod_timer(&sport->timer, jiffies);
494 495

	mctrl_gpio_enable_ms(sport->gpios);
L
Linus Torvalds 已提交
496 497
}

498
static void imx_uart_dma_tx(struct imx_port *sport);
499 500

/* called with port.lock taken and irqs off */
501
static inline void imx_uart_transmit_buffer(struct imx_port *sport)
L
Linus Torvalds 已提交
502
{
A
Alan Cox 已提交
503
	struct circ_buf *xmit = &sport->port.state->xmit;
L
Linus Torvalds 已提交
504

505 506
	if (sport->port.x_char) {
		/* Send next char */
507
		imx_uart_writel(sport, sport->port.x_char, URTX0);
508 509
		sport->port.icount.tx++;
		sport->port.x_char = 0;
510 511 512 513
		return;
	}

	if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
514
		imx_uart_stop_tx(&sport->port);
515 516 517
		return;
	}

518
	if (sport->dma_is_enabled) {
519
		u32 ucr1;
520 521 522 523
		/*
		 * We've just sent a X-char Ensure the TX DMA is enabled
		 * and the TX IRQ is disabled.
		 **/
524 525
		ucr1 = imx_uart_readl(sport, UCR1);
		ucr1 &= ~UCR1_TXMPTYEN;
526
		if (sport->dma_is_txing) {
527 528
			ucr1 |= UCR1_TXDMAEN;
			imx_uart_writel(sport, ucr1, UCR1);
529
		} else {
530
			imx_uart_writel(sport, ucr1, UCR1);
531
			imx_uart_dma_tx(sport);
532 533
		}

534
		return;
535
	}
536 537

	while (!uart_circ_empty(xmit) &&
538
	       !(imx_uart_readl(sport, imx_uart_uts_reg(sport)) & UTS_TXFULL)) {
L
Linus Torvalds 已提交
539 540
		/* send xmit->buf[xmit->tail]
		 * out the port here */
541
		imx_uart_writel(sport, xmit->buf[xmit->tail], URTX0);
542
		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
L
Linus Torvalds 已提交
543
		sport->port.icount.tx++;
544
	}
L
Linus Torvalds 已提交
545

546 547 548
	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
		uart_write_wakeup(&sport->port);

L
Linus Torvalds 已提交
549
	if (uart_circ_empty(xmit))
550
		imx_uart_stop_tx(&sport->port);
L
Linus Torvalds 已提交
551 552
}

553
static void imx_uart_dma_tx_callback(void *data)
554 555 556 557 558
{
	struct imx_port *sport = data;
	struct scatterlist *sgl = &sport->tx_sgl[0];
	struct circ_buf *xmit = &sport->port.state->xmit;
	unsigned long flags;
559
	u32 ucr1;
560

561
	spin_lock_irqsave(&sport->port.lock, flags);
562

563
	dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
564

565 566 567
	ucr1 = imx_uart_readl(sport, UCR1);
	ucr1 &= ~UCR1_TXDMAEN;
	imx_uart_writel(sport, ucr1, UCR1);
568

569 570 571 572 573 574
	/* update the stat */
	xmit->tail = (xmit->tail + sport->tx_bytes) & (UART_XMIT_SIZE - 1);
	sport->port.icount.tx += sport->tx_bytes;

	dev_dbg(sport->port.dev, "we finish the TX DMA.\n");

575 576
	sport->dma_is_txing = 0;

577 578
	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
		uart_write_wakeup(&sport->port);
579

580
	if (!uart_circ_empty(xmit) && !uart_tx_stopped(&sport->port))
581
		imx_uart_dma_tx(sport);
582 583 584 585 586
	else if (sport->port.rs485.flags & SER_RS485_ENABLED) {
		u32 ucr4 = imx_uart_readl(sport, UCR4);
		ucr4 |= UCR4_TCEN;
		imx_uart_writel(sport, ucr4, UCR4);
	}
587

588
	spin_unlock_irqrestore(&sport->port.lock, flags);
589 590
}

591
/* called with port.lock taken and irqs off */
592
static void imx_uart_dma_tx(struct imx_port *sport)
593 594 595 596 597 598
{
	struct circ_buf *xmit = &sport->port.state->xmit;
	struct scatterlist *sgl = sport->tx_sgl;
	struct dma_async_tx_descriptor *desc;
	struct dma_chan	*chan = sport->dma_chan_tx;
	struct device *dev = sport->port.dev;
599
	u32 ucr1, ucr4;
600 601
	int ret;

602
	if (sport->dma_is_txing)
603 604
		return;

605 606 607 608
	ucr4 = imx_uart_readl(sport, UCR4);
	ucr4 &= ~UCR4_TCEN;
	imx_uart_writel(sport, ucr4, UCR4);

609 610
	sport->tx_bytes = uart_circ_chars_pending(xmit);

611 612 613 614
	if (xmit->tail < xmit->head) {
		sport->dma_tx_nents = 1;
		sg_init_one(sgl, xmit->buf + xmit->tail, sport->tx_bytes);
	} else {
615 616 617 618 619 620 621 622 623 624 625 626 627 628 629
		sport->dma_tx_nents = 2;
		sg_init_table(sgl, 2);
		sg_set_buf(sgl, xmit->buf + xmit->tail,
				UART_XMIT_SIZE - xmit->tail);
		sg_set_buf(sgl + 1, xmit->buf, xmit->head);
	}

	ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
	if (ret == 0) {
		dev_err(dev, "DMA mapping error for TX.\n");
		return;
	}
	desc = dmaengine_prep_slave_sg(chan, sgl, sport->dma_tx_nents,
					DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
	if (!desc) {
630 631
		dma_unmap_sg(dev, sgl, sport->dma_tx_nents,
			     DMA_TO_DEVICE);
632 633 634
		dev_err(dev, "We cannot prepare for the TX slave dma!\n");
		return;
	}
635
	desc->callback = imx_uart_dma_tx_callback;
636 637 638 639
	desc->callback_param = sport;

	dev_dbg(dev, "TX: prepare to send %lu bytes by DMA.\n",
			uart_circ_chars_pending(xmit));
640

641 642 643
	ucr1 = imx_uart_readl(sport, UCR1);
	ucr1 |= UCR1_TXDMAEN;
	imx_uart_writel(sport, ucr1, UCR1);
644

645 646 647 648 649 650 651
	/* fire it */
	sport->dma_is_txing = 1;
	dmaengine_submit(desc);
	dma_async_issue_pending(chan);
	return;
}

652
/* called with port.lock taken and irqs off */
653
static void imx_uart_start_tx(struct uart_port *port)
L
Linus Torvalds 已提交
654 655
{
	struct imx_port *sport = (struct imx_port *)port;
656
	u32 ucr1;
L
Linus Torvalds 已提交
657

658 659 660
	if (!sport->port.x_char && uart_circ_empty(&port->state->xmit))
		return;

661
	if (port->rs485.flags & SER_RS485_ENABLED) {
662
		u32 ucr2;
663 664

		ucr2 = imx_uart_readl(sport, UCR2);
665
		if (port->rs485.flags & SER_RS485_RTS_ON_SEND)
666
			imx_uart_rts_active(sport, &ucr2);
667
		else
668
			imx_uart_rts_inactive(sport, &ucr2);
669
		imx_uart_writel(sport, ucr2, UCR2);
670

671
		if (!(port->rs485.flags & SER_RS485_RX_DURING_TX))
672
			imx_uart_stop_rx(port);
673

674 675 676 677 678 679 680 681 682
		/*
		 * Enable transmitter and shifter empty irq only if DMA is off.
		 * In the DMA case this is done in the tx-callback.
		 */
		if (!sport->dma_is_enabled) {
			u32 ucr4 = imx_uart_readl(sport, UCR4);
			ucr4 |= UCR4_TCEN;
			imx_uart_writel(sport, ucr4, UCR4);
		}
683 684
	}

685
	if (!sport->dma_is_enabled) {
686 687
		ucr1 = imx_uart_readl(sport, UCR1);
		imx_uart_writel(sport, ucr1 | UCR1_TXMPTYEN, UCR1);
688
	}
L
Linus Torvalds 已提交
689

690
	if (sport->dma_is_enabled) {
691 692 693
		if (sport->port.x_char) {
			/* We have X-char to send, so enable TX IRQ and
			 * disable TX DMA to let TX interrupt to send X-char */
694 695 696 697
			ucr1 = imx_uart_readl(sport, UCR1);
			ucr1 &= ~UCR1_TXDMAEN;
			ucr1 |= UCR1_TXMPTYEN;
			imx_uart_writel(sport, ucr1, UCR1);
698 699 700
			return;
		}

701 702
		if (!uart_circ_empty(&port->state->xmit) &&
		    !uart_tx_stopped(port))
703
			imx_uart_dma_tx(sport);
704 705
		return;
	}
L
Linus Torvalds 已提交
706 707
}

708
static irqreturn_t imx_uart_rtsint(int irq, void *dev_id)
709
{
710
	struct imx_port *sport = dev_id;
711
	u32 usr1;
712 713 714 715
	unsigned long flags;

	spin_lock_irqsave(&sport->port.lock, flags);

716
	imx_uart_writel(sport, USR1_RTSD, USR1);
717 718
	usr1 = imx_uart_readl(sport, USR1) & USR1_RTSS;
	uart_handle_cts_change(&sport->port, !!usr1);
719
	wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
720 721 722 723 724

	spin_unlock_irqrestore(&sport->port.lock, flags);
	return IRQ_HANDLED;
}

725
static irqreturn_t imx_uart_txint(int irq, void *dev_id)
L
Linus Torvalds 已提交
726
{
727
	struct imx_port *sport = dev_id;
L
Linus Torvalds 已提交
728 729
	unsigned long flags;

730
	spin_lock_irqsave(&sport->port.lock, flags);
731
	imx_uart_transmit_buffer(sport);
732
	spin_unlock_irqrestore(&sport->port.lock, flags);
L
Linus Torvalds 已提交
733 734 735
	return IRQ_HANDLED;
}

736
static irqreturn_t imx_uart_rxint(int irq, void *dev_id)
L
Linus Torvalds 已提交
737 738
{
	struct imx_port *sport = dev_id;
739
	unsigned int rx, flg, ignored = 0;
J
Jiri Slaby 已提交
740
	struct tty_port *port = &sport->port.state->port;
741
	unsigned long flags;
L
Linus Torvalds 已提交
742

743
	spin_lock_irqsave(&sport->port.lock, flags);
L
Linus Torvalds 已提交
744

745
	while (imx_uart_readl(sport, USR2) & USR2_RDR) {
746 747
		u32 usr2;

L
Linus Torvalds 已提交
748 749 750
		flg = TTY_NORMAL;
		sport->port.icount.rx++;

751
		rx = imx_uart_readl(sport, URXD0);
752

753 754
		usr2 = imx_uart_readl(sport, USR2);
		if (usr2 & USR2_BRCD) {
755
			imx_uart_writel(sport, USR2_BRCD, USR2);
756 757
			if (uart_handle_break(&sport->port))
				continue;
L
Linus Torvalds 已提交
758 759
		}

760
		if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
761 762
			continue;

763 764 765 766
		if (unlikely(rx & URXD_ERR)) {
			if (rx & URXD_BRK)
				sport->port.icount.brk++;
			else if (rx & URXD_PRERR)
767 768 769 770 771 772 773 774 775 776 777 778
				sport->port.icount.parity++;
			else if (rx & URXD_FRMERR)
				sport->port.icount.frame++;
			if (rx & URXD_OVRRUN)
				sport->port.icount.overrun++;

			if (rx & sport->port.ignore_status_mask) {
				if (++ignored > 100)
					goto out;
				continue;
			}

779
			rx &= (sport->port.read_status_mask | 0xFF);
780

781 782 783
			if (rx & URXD_BRK)
				flg = TTY_BREAK;
			else if (rx & URXD_PRERR)
784 785 786 787 788
				flg = TTY_PARITY;
			else if (rx & URXD_FRMERR)
				flg = TTY_FRAME;
			if (rx & URXD_OVRRUN)
				flg = TTY_OVERRUN;
L
Linus Torvalds 已提交
789

790 791 792 793
#ifdef SUPPORT_SYSRQ
			sport->port.sysrq = 0;
#endif
		}
L
Linus Torvalds 已提交
794

J
Jiada Wang 已提交
795 796 797
		if (sport->port.ignore_status_mask & URXD_DUMMY_READ)
			goto out;

798 799
		if (tty_insert_flip_char(port, rx, flg) == 0)
			sport->port.icount.buf_overrun++;
800
	}
L
Linus Torvalds 已提交
801 802

out:
803
	spin_unlock_irqrestore(&sport->port.lock, flags);
J
Jiri Slaby 已提交
804
	tty_flip_buffer_push(port);
L
Linus Torvalds 已提交
805 806 807
	return IRQ_HANDLED;
}

808
static void imx_uart_clear_rx_errors(struct imx_port *sport);
809

810 811 812
/*
 * We have a modem side uart, so the meanings of RTS and CTS are inverted.
 */
813
static unsigned int imx_uart_get_hwmctrl(struct imx_port *sport)
814 815
{
	unsigned int tmp = TIOCM_DSR;
816 817
	unsigned usr1 = imx_uart_readl(sport, USR1);
	unsigned usr2 = imx_uart_readl(sport, USR2);
818 819 820 821 822

	if (usr1 & USR1_RTSS)
		tmp |= TIOCM_CTS;

	/* in DCE mode DCDIN is always 0 */
S
Sascha Hauer 已提交
823
	if (!(usr2 & USR2_DCDIN))
824 825 826
		tmp |= TIOCM_CAR;

	if (sport->dte_mode)
827
		if (!(imx_uart_readl(sport, USR2) & USR2_RIIN))
828 829 830 831 832 833 834 835
			tmp |= TIOCM_RI;

	return tmp;
}

/*
 * Handle any change of modem status signal since we were last called.
 */
836
static void imx_uart_mctrl_check(struct imx_port *sport)
837 838 839
{
	unsigned int status, changed;

840
	status = imx_uart_get_hwmctrl(sport);
841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859
	changed = status ^ sport->old_status;

	if (changed == 0)
		return;

	sport->old_status = status;

	if (changed & TIOCM_RI && status & TIOCM_RI)
		sport->port.icount.rng++;
	if (changed & TIOCM_DSR)
		sport->port.icount.dsr++;
	if (changed & TIOCM_CAR)
		uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
	if (changed & TIOCM_CTS)
		uart_handle_cts_change(&sport->port, status & TIOCM_CTS);

	wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
}

860
static irqreturn_t imx_uart_int(int irq, void *dev_id)
861 862
{
	struct imx_port *sport = dev_id;
863
	unsigned int usr1, usr2, ucr1, ucr2, ucr3, ucr4;
864
	irqreturn_t ret = IRQ_NONE;
865

866 867 868 869 870 871
	usr1 = imx_uart_readl(sport, USR1);
	usr2 = imx_uart_readl(sport, USR2);
	ucr1 = imx_uart_readl(sport, UCR1);
	ucr2 = imx_uart_readl(sport, UCR2);
	ucr3 = imx_uart_readl(sport, UCR3);
	ucr4 = imx_uart_readl(sport, UCR4);
872

873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898
	/*
	 * Even if a condition is true that can trigger an irq only handle it if
	 * the respective irq source is enabled. This prevents some undesired
	 * actions, for example if a character that sits in the RX FIFO and that
	 * should be fetched via DMA is tried to be fetched using PIO. Or the
	 * receiver is currently off and so reading from URXD0 results in an
	 * exception. So just mask the (raw) status bits for disabled irqs.
	 */
	if ((ucr1 & UCR1_RRDYEN) == 0)
		usr1 &= ~USR1_RRDY;
	if ((ucr2 & UCR2_ATEN) == 0)
		usr1 &= ~USR1_AGTIM;
	if ((ucr1 & UCR1_TXMPTYEN) == 0)
		usr1 &= ~USR1_TRDY;
	if ((ucr4 & UCR4_TCEN) == 0)
		usr2 &= ~USR2_TXDC;
	if ((ucr3 & UCR3_DTRDEN) == 0)
		usr1 &= ~USR1_DTRD;
	if ((ucr1 & UCR1_RTSDEN) == 0)
		usr1 &= ~USR1_RTSD;
	if ((ucr3 & UCR3_AWAKEN) == 0)
		usr1 &= ~USR1_AWAKE;
	if ((ucr4 & UCR4_OREN) == 0)
		usr2 &= ~USR2_ORE;

	if (usr1 & (USR1_RRDY | USR1_AGTIM)) {
899
		imx_uart_rxint(irq, dev_id);
900
		ret = IRQ_HANDLED;
901
	}
902

903
	if ((usr1 & USR1_TRDY) || (usr2 & USR2_TXDC)) {
904
		imx_uart_txint(irq, dev_id);
905 906
		ret = IRQ_HANDLED;
	}
907

908
	if (usr1 & USR1_DTRD) {
909 910
		unsigned long flags;

911
		imx_uart_writel(sport, USR1_DTRD, USR1);
912 913

		spin_lock_irqsave(&sport->port.lock, flags);
914
		imx_uart_mctrl_check(sport);
915 916 917 918 919
		spin_unlock_irqrestore(&sport->port.lock, flags);

		ret = IRQ_HANDLED;
	}

920
	if (usr1 & USR1_RTSD) {
921
		imx_uart_rtsint(irq, dev_id);
922 923
		ret = IRQ_HANDLED;
	}
924

925
	if (usr1 & USR1_AWAKE) {
926
		imx_uart_writel(sport, USR1_AWAKE, USR1);
927 928
		ret = IRQ_HANDLED;
	}
929

930
	if (usr2 & USR2_ORE) {
931
		sport->port.icount.overrun++;
932
		imx_uart_writel(sport, USR2_ORE, USR2);
933
		ret = IRQ_HANDLED;
934 935
	}

936
	return ret;
937 938
}

L
Linus Torvalds 已提交
939 940 941
/*
 * Return TIOCSER_TEMT when transmitter is not busy.
 */
942
static unsigned int imx_uart_tx_empty(struct uart_port *port)
L
Linus Torvalds 已提交
943 944
{
	struct imx_port *sport = (struct imx_port *)port;
945
	unsigned int ret;
L
Linus Torvalds 已提交
946

947
	ret = (imx_uart_readl(sport, USR2) & USR2_TXDC) ?  TIOCSER_TEMT : 0;
L
Linus Torvalds 已提交
948

949
	/* If the TX DMA is working, return 0. */
950
	if (sport->dma_is_txing)
951 952 953
		ret = 0;

	return ret;
L
Linus Torvalds 已提交
954 955
}

956
/* called with port.lock taken and irqs off */
957
static unsigned int imx_uart_get_mctrl(struct uart_port *port)
958 959
{
	struct imx_port *sport = (struct imx_port *)port;
960
	unsigned int ret = imx_uart_get_hwmctrl(sport);
961 962 963 964 965 966

	mctrl_gpio_get(sport->gpios, &ret);

	return ret;
}

967
/* called with port.lock taken and irqs off */
968
static void imx_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
L
Linus Torvalds 已提交
969
{
970
	struct imx_port *sport = (struct imx_port *)port;
971
	u32 ucr3, uts;
972

973
	if (!(port->rs485.flags & SER_RS485_ENABLED)) {
974 975 976 977
		u32 ucr2;

		ucr2 = imx_uart_readl(sport, UCR2);
		ucr2 &= ~(UCR2_CTS | UCR2_CTSC);
978
		if (mctrl & TIOCM_RTS)
979 980
			ucr2 |= UCR2_CTS | UCR2_CTSC;
		imx_uart_writel(sport, ucr2, UCR2);
981
	}
982

983
	ucr3 = imx_uart_readl(sport, UCR3) & ~UCR3_DSR;
984
	if (!(mctrl & TIOCM_DTR))
985 986
		ucr3 |= UCR3_DSR;
	imx_uart_writel(sport, ucr3, UCR3);
987

988
	uts = imx_uart_readl(sport, imx_uart_uts_reg(sport)) & ~UTS_LOOP;
989
	if (mctrl & TIOCM_LOOP)
990
		uts |= UTS_LOOP;
991
	imx_uart_writel(sport, uts, imx_uart_uts_reg(sport));
992 993

	mctrl_gpio_set(sport->gpios, mctrl);
L
Linus Torvalds 已提交
994 995 996 997 998
}

/*
 * Interrupts always disabled.
 */
999
static void imx_uart_break_ctl(struct uart_port *port, int break_state)
L
Linus Torvalds 已提交
1000 1001
{
	struct imx_port *sport = (struct imx_port *)port;
1002 1003
	unsigned long flags;
	u32 ucr1;
L
Linus Torvalds 已提交
1004 1005 1006

	spin_lock_irqsave(&sport->port.lock, flags);

1007
	ucr1 = imx_uart_readl(sport, UCR1) & ~UCR1_SNDBRK;
1008

1009
	if (break_state != 0)
1010
		ucr1 |= UCR1_SNDBRK;
1011

1012
	imx_uart_writel(sport, ucr1, UCR1);
L
Linus Torvalds 已提交
1013 1014 1015 1016

	spin_unlock_irqrestore(&sport->port.lock, flags);
}

1017 1018 1019 1020
/*
 * This is our per-port timeout handler, for checking the
 * modem status signals.
 */
1021
static void imx_uart_timeout(struct timer_list *t)
1022
{
1023
	struct imx_port *sport = from_timer(sport, t, timer);
1024 1025 1026 1027
	unsigned long flags;

	if (sport->port.state) {
		spin_lock_irqsave(&sport->port.lock, flags);
1028
		imx_uart_mctrl_check(sport);
1029 1030 1031 1032 1033 1034
		spin_unlock_irqrestore(&sport->port.lock, flags);

		mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
	}
}

1035 1036
#define RX_BUF_SIZE	(PAGE_SIZE)

1037
/*
1038
 * There are two kinds of RX DMA interrupts(such as in the MX6Q):
1039
 *   [1] the RX DMA buffer is full.
1040
 *   [2] the aging timer expires
1041
 *
1042 1043
 * Condition [2] is triggered when a character has been sitting in the FIFO
 * for at least 8 byte durations.
1044
 */
1045
static void imx_uart_dma_rx_callback(void *data)
1046 1047 1048 1049
{
	struct imx_port *sport = data;
	struct dma_chan	*chan = sport->dma_chan_rx;
	struct scatterlist *sgl = &sport->rx_sgl;
1050
	struct tty_port *port = &sport->port.state->port;
1051
	struct dma_tx_state state;
1052
	struct circ_buf *rx_ring = &sport->rx_ring;
1053
	enum dma_status status;
1054 1055 1056
	unsigned int w_bytes = 0;
	unsigned int r_bytes;
	unsigned int bd_size;
1057

1058
	status = dmaengine_tx_status(chan, sport->rx_cookie, &state);
1059

1060
	if (status == DMA_ERROR) {
1061
		imx_uart_clear_rx_errors(sport);
1062 1063 1064 1065
		return;
	}

	if (!(sport->port.ignore_status_mask & URXD_DUMMY_READ)) {
1066

1067 1068 1069 1070 1071 1072 1073 1074 1075 1076
		/*
		 * The state-residue variable represents the empty space
		 * relative to the entire buffer. Taking this in consideration
		 * the head is always calculated base on the buffer total
		 * length - DMA transaction residue. The UART script from the
		 * SDMA firmware will jump to the next buffer descriptor,
		 * once a DMA transaction if finalized (IMX53 RM - A.4.1.2.4).
		 * Taking this in consideration the tail is always at the
		 * beginning of the buffer descriptor that contains the head.
		 */
1077

1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102
		/* Calculate the head */
		rx_ring->head = sg_dma_len(sgl) - state.residue;

		/* Calculate the tail. */
		bd_size = sg_dma_len(sgl) / sport->rx_periods;
		rx_ring->tail = ((rx_ring->head-1) / bd_size) * bd_size;

		if (rx_ring->head <= sg_dma_len(sgl) &&
		    rx_ring->head > rx_ring->tail) {

			/* Move data from tail to head */
			r_bytes = rx_ring->head - rx_ring->tail;

			/* CPU claims ownership of RX DMA buffer */
			dma_sync_sg_for_cpu(sport->port.dev, sgl, 1,
				DMA_FROM_DEVICE);

			w_bytes = tty_insert_flip_string(port,
				sport->rx_buf + rx_ring->tail, r_bytes);

			/* UART retrieves ownership of RX DMA buffer */
			dma_sync_sg_for_device(sport->port.dev, sgl, 1,
				DMA_FROM_DEVICE);

			if (w_bytes != r_bytes)
1103
				sport->port.icount.buf_overrun++;
1104 1105 1106 1107 1108

			sport->port.icount.rx += w_bytes;
		} else	{
			WARN_ON(rx_ring->head > sg_dma_len(sgl));
			WARN_ON(rx_ring->head <= rx_ring->tail);
1109
		}
1110
	}
1111

1112 1113 1114 1115
	if (w_bytes) {
		tty_flip_buffer_push(port);
		dev_dbg(sport->port.dev, "We get %d bytes.\n", w_bytes);
	}
1116 1117
}

1118 1119 1120
/* RX DMA buffer periods */
#define RX_DMA_PERIODS 4

1121
static int imx_uart_start_rx_dma(struct imx_port *sport)
1122 1123 1124 1125 1126 1127 1128
{
	struct scatterlist *sgl = &sport->rx_sgl;
	struct dma_chan	*chan = sport->dma_chan_rx;
	struct device *dev = sport->port.dev;
	struct dma_async_tx_descriptor *desc;
	int ret;

1129 1130
	sport->rx_ring.head = 0;
	sport->rx_ring.tail = 0;
1131
	sport->rx_periods = RX_DMA_PERIODS;
1132

1133
	sg_init_one(sgl, sport->rx_buf, RX_BUF_SIZE);
1134 1135 1136 1137 1138
	ret = dma_map_sg(dev, sgl, 1, DMA_FROM_DEVICE);
	if (ret == 0) {
		dev_err(dev, "DMA mapping error for RX.\n");
		return -EINVAL;
	}
1139 1140 1141 1142 1143

	desc = dmaengine_prep_dma_cyclic(chan, sg_dma_address(sgl),
		sg_dma_len(sgl), sg_dma_len(sgl) / sport->rx_periods,
		DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT);

1144
	if (!desc) {
1145
		dma_unmap_sg(dev, sgl, 1, DMA_FROM_DEVICE);
1146 1147 1148
		dev_err(dev, "We cannot prepare for the RX slave dma!\n");
		return -EINVAL;
	}
1149
	desc->callback = imx_uart_dma_rx_callback;
1150 1151 1152
	desc->callback_param = sport;

	dev_dbg(dev, "RX: prepare for the DMA.\n");
1153
	sport->dma_is_rxing = 1;
1154
	sport->rx_cookie = dmaengine_submit(desc);
1155 1156 1157
	dma_async_issue_pending(chan);
	return 0;
}
1158

1159
static void imx_uart_clear_rx_errors(struct imx_port *sport)
1160
{
1161
	struct tty_port *port = &sport->port.state->port;
1162
	u32 usr1, usr2;
1163

1164 1165
	usr1 = imx_uart_readl(sport, USR1);
	usr2 = imx_uart_readl(sport, USR2);
1166

1167
	if (usr2 & USR2_BRCD) {
1168
		sport->port.icount.brk++;
1169
		imx_uart_writel(sport, USR2_BRCD, USR2);
1170 1171 1172 1173 1174 1175
		uart_handle_break(&sport->port);
		if (tty_insert_flip_char(port, 0, TTY_BREAK) == 0)
			sport->port.icount.buf_overrun++;
		tty_flip_buffer_push(port);
	} else {
		dev_err(sport->port.dev, "DMA transaction error.\n");
1176
		if (usr1 & USR1_FRAMERR) {
1177
			sport->port.icount.frame++;
1178
			imx_uart_writel(sport, USR1_FRAMERR, USR1);
1179
		} else if (usr1 & USR1_PARITYERR) {
1180
			sport->port.icount.parity++;
1181
			imx_uart_writel(sport, USR1_PARITYERR, USR1);
1182
		}
1183 1184
	}

1185
	if (usr2 & USR2_ORE) {
1186
		sport->port.icount.overrun++;
1187
		imx_uart_writel(sport, USR2_ORE, USR2);
1188 1189 1190
	}

}
1191

1192 1193
#define TXTL_DEFAULT 2 /* reset default */
#define RXTL_DEFAULT 1 /* reset default */
1194 1195
#define TXTL_DMA 8 /* DMA burst setting */
#define RXTL_DMA 9 /* DMA burst setting */
1196

1197 1198
static void imx_uart_setup_ufcr(struct imx_port *sport,
				unsigned char txwl, unsigned char rxwl)
1199 1200 1201 1202
{
	unsigned int val;

	/* set receiver / transmitter trigger level */
1203
	val = imx_uart_readl(sport, UFCR) & (UFCR_RFDIV | UFCR_DCEDTE);
1204
	val |= txwl << UFCR_TXTL_SHF | rxwl;
1205
	imx_uart_writel(sport, val, UFCR);
1206 1207
}

1208 1209 1210
static void imx_uart_dma_exit(struct imx_port *sport)
{
	if (sport->dma_chan_rx) {
1211
		dmaengine_terminate_sync(sport->dma_chan_rx);
1212 1213
		dma_release_channel(sport->dma_chan_rx);
		sport->dma_chan_rx = NULL;
1214
		sport->rx_cookie = -EINVAL;
1215 1216 1217 1218 1219
		kfree(sport->rx_buf);
		sport->rx_buf = NULL;
	}

	if (sport->dma_chan_tx) {
1220
		dmaengine_terminate_sync(sport->dma_chan_tx);
1221 1222 1223 1224 1225 1226 1227
		dma_release_channel(sport->dma_chan_tx);
		sport->dma_chan_tx = NULL;
	}
}

static int imx_uart_dma_init(struct imx_port *sport)
{
1228
	struct dma_slave_config slave_config = {};
1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242
	struct device *dev = sport->port.dev;
	int ret;

	/* Prepare for RX : */
	sport->dma_chan_rx = dma_request_slave_channel(dev, "rx");
	if (!sport->dma_chan_rx) {
		dev_dbg(dev, "cannot get the DMA channel.\n");
		ret = -EINVAL;
		goto err;
	}

	slave_config.direction = DMA_DEV_TO_MEM;
	slave_config.src_addr = sport->port.mapbase + URXD0;
	slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1243 1244
	/* one byte less than the watermark level to enable the aging timer */
	slave_config.src_maxburst = RXTL_DMA - 1;
1245 1246 1247 1248 1249 1250
	ret = dmaengine_slave_config(sport->dma_chan_rx, &slave_config);
	if (ret) {
		dev_err(dev, "error in RX dma configuration.\n");
		goto err;
	}

1251
	sport->rx_buf = kzalloc(RX_BUF_SIZE, GFP_KERNEL);
1252 1253 1254 1255
	if (!sport->rx_buf) {
		ret = -ENOMEM;
		goto err;
	}
1256
	sport->rx_ring.buf = sport->rx_buf;
1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268

	/* Prepare for TX : */
	sport->dma_chan_tx = dma_request_slave_channel(dev, "tx");
	if (!sport->dma_chan_tx) {
		dev_err(dev, "cannot get the TX DMA channel!\n");
		ret = -EINVAL;
		goto err;
	}

	slave_config.direction = DMA_MEM_TO_DEV;
	slave_config.dst_addr = sport->port.mapbase + URTX0;
	slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1269
	slave_config.dst_maxburst = TXTL_DMA;
1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281
	ret = dmaengine_slave_config(sport->dma_chan_tx, &slave_config);
	if (ret) {
		dev_err(dev, "error in TX dma configuration.");
		goto err;
	}

	return 0;
err:
	imx_uart_dma_exit(sport);
	return ret;
}

1282
static void imx_uart_enable_dma(struct imx_port *sport)
1283
{
1284
	u32 ucr1;
1285

1286
	imx_uart_setup_ufcr(sport, TXTL_DMA, RXTL_DMA);
1287

1288
	/* set UCR1 */
1289 1290 1291
	ucr1 = imx_uart_readl(sport, UCR1);
	ucr1 |= UCR1_RXDMAEN | UCR1_TXDMAEN | UCR1_ATDMAEN;
	imx_uart_writel(sport, ucr1, UCR1);
1292 1293 1294 1295

	sport->dma_is_enabled = 1;
}

1296
static void imx_uart_disable_dma(struct imx_port *sport)
1297
{
1298
	u32 ucr1;
1299 1300

	/* clear UCR1 */
1301 1302 1303
	ucr1 = imx_uart_readl(sport, UCR1);
	ucr1 &= ~(UCR1_RXDMAEN | UCR1_TXDMAEN | UCR1_ATDMAEN);
	imx_uart_writel(sport, ucr1, UCR1);
1304

1305
	imx_uart_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
1306

1307 1308 1309
	sport->dma_is_enabled = 0;
}

1310 1311 1312
/* half the RX buffer size */
#define CTSTL 16

1313
static int imx_uart_startup(struct uart_port *port)
L
Linus Torvalds 已提交
1314 1315
{
	struct imx_port *sport = (struct imx_port *)port;
1316
	int retval, i;
1317
	unsigned long flags;
1318
	int dma_is_inited = 0;
1319
	u32 ucr1, ucr2, ucr4;
L
Linus Torvalds 已提交
1320

1321 1322
	retval = clk_prepare_enable(sport->clk_per);
	if (retval)
1323
		return retval;
1324 1325 1326
	retval = clk_prepare_enable(sport->clk_ipg);
	if (retval) {
		clk_disable_unprepare(sport->clk_per);
1327
		return retval;
1328
	}
1329

1330
	imx_uart_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
L
Linus Torvalds 已提交
1331 1332 1333 1334

	/* disable the DREN bit (Data Ready interrupt enable) before
	 * requesting IRQs
	 */
1335
	ucr4 = imx_uart_readl(sport, UCR4);
1336

1337
	/* set the trigger level for CTS */
1338 1339
	ucr4 &= ~(UCR4_CTSTL_MASK << UCR4_CTSTL_SHF);
	ucr4 |= CTSTL << UCR4_CTSTL_SHF;
1340

1341
	imx_uart_writel(sport, ucr4 & ~UCR4_DREN, UCR4);
L
Linus Torvalds 已提交
1342

1343
	/* Can we enable the DMA support? */
1344 1345
	if (!uart_console(port) && imx_uart_dma_init(sport) == 0)
		dma_is_inited = 1;
1346

1347
	spin_lock_irqsave(&sport->port.lock, flags);
1348
	/* Reset fifo's and state machines */
1349 1350
	i = 100;

1351 1352 1353
	ucr2 = imx_uart_readl(sport, UCR2);
	ucr2 &= ~UCR2_SRST;
	imx_uart_writel(sport, ucr2, UCR2);
1354

1355
	while (!(imx_uart_readl(sport, UCR2) & UCR2_SRST) && (--i > 0))
1356
		udelay(1);
1357

L
Linus Torvalds 已提交
1358 1359 1360
	/*
	 * Finally, clear and enable interrupts
	 */
1361 1362
	imx_uart_writel(sport, USR1_RTSD | USR1_DTRD, USR1);
	imx_uart_writel(sport, USR2_ORE, USR2);
1363

1364 1365
	ucr1 = imx_uart_readl(sport, UCR1) & ~UCR1_RRDYEN;
	ucr1 |= UCR1_UARTEN;
1366
	if (sport->have_rtscts)
1367
		ucr1 |= UCR1_RTSDEN;
1368

1369
	imx_uart_writel(sport, ucr1, UCR1);
L
Linus Torvalds 已提交
1370

1371
	ucr4 = imx_uart_readl(sport, UCR4) & ~UCR4_OREN;
1372
	if (!sport->dma_is_enabled)
1373 1374
		ucr4 |= UCR4_OREN;
	imx_uart_writel(sport, ucr4, UCR4);
1375

1376 1377
	ucr2 = imx_uart_readl(sport, UCR2) & ~UCR2_ATEN;
	ucr2 |= (UCR2_RXEN | UCR2_TXEN);
1378
	if (!sport->have_rtscts)
1379
		ucr2 |= UCR2_IRTS;
1380 1381 1382 1383
	/*
	 * make sure the edge sensitive RTS-irq is disabled,
	 * we're using RTSD instead.
	 */
1384
	if (!imx_uart_is_imx1(sport))
1385 1386
		ucr2 &= ~UCR2_RTSEN;
	imx_uart_writel(sport, ucr2, UCR2);
L
Linus Torvalds 已提交
1387

1388
	if (!imx_uart_is_imx1(sport)) {
1389 1390 1391
		u32 ucr3;

		ucr3 = imx_uart_readl(sport, UCR3);
1392

1393
		ucr3 |= UCR3_DTRDEN | UCR3_RI | UCR3_DCD;
1394 1395

		if (sport->dte_mode)
1396
			/* disable broken interrupts */
1397
			ucr3 &= ~(UCR3_RI | UCR3_DCD);
1398

1399
		imx_uart_writel(sport, ucr3, UCR3);
1400
	}
1401

L
Linus Torvalds 已提交
1402 1403 1404
	/*
	 * Enable modem status interrupts
	 */
1405
	imx_uart_enable_ms(&sport->port);
1406

1407
	if (dma_is_inited) {
1408 1409
		imx_uart_enable_dma(sport);
		imx_uart_start_rx_dma(sport);
1410 1411 1412 1413
	} else {
		ucr1 = imx_uart_readl(sport, UCR1);
		ucr1 |= UCR1_RRDYEN;
		imx_uart_writel(sport, ucr1, UCR1);
1414 1415 1416 1417

		ucr2 = imx_uart_readl(sport, UCR2);
		ucr2 |= UCR2_ATEN;
		imx_uart_writel(sport, ucr2, UCR2);
1418
	}
1419

1420
	spin_unlock_irqrestore(&sport->port.lock, flags);
L
Linus Torvalds 已提交
1421 1422 1423 1424

	return 0;
}

1425
static void imx_uart_shutdown(struct uart_port *port)
L
Linus Torvalds 已提交
1426 1427
{
	struct imx_port *sport = (struct imx_port *)port;
1428
	unsigned long flags;
1429
	u32 ucr1, ucr2, ucr4;
L
Linus Torvalds 已提交
1430

1431
	if (sport->dma_is_enabled) {
1432
		dmaengine_terminate_sync(sport->dma_chan_tx);
1433 1434 1435 1436 1437
		if (sport->dma_is_txing) {
			dma_unmap_sg(sport->port.dev, &sport->tx_sgl[0],
				     sport->dma_tx_nents, DMA_TO_DEVICE);
			sport->dma_is_txing = 0;
		}
1438
		dmaengine_terminate_sync(sport->dma_chan_rx);
1439 1440 1441 1442 1443
		if (sport->dma_is_rxing) {
			dma_unmap_sg(sport->port.dev, &sport->rx_sgl,
				     1, DMA_FROM_DEVICE);
			sport->dma_is_rxing = 0;
		}
1444

1445
		spin_lock_irqsave(&sport->port.lock, flags);
1446 1447 1448
		imx_uart_stop_tx(port);
		imx_uart_stop_rx(port);
		imx_uart_disable_dma(sport);
1449
		spin_unlock_irqrestore(&sport->port.lock, flags);
1450 1451 1452
		imx_uart_dma_exit(sport);
	}

1453 1454
	mctrl_gpio_disable_ms(sport->gpios);

1455
	spin_lock_irqsave(&sport->port.lock, flags);
1456
	ucr2 = imx_uart_readl(sport, UCR2);
1457
	ucr2 &= ~(UCR2_TXEN | UCR2_ATEN);
1458
	imx_uart_writel(sport, ucr2, UCR2);
1459 1460 1461 1462

	ucr4 = imx_uart_readl(sport, UCR4);
	ucr4 &= ~UCR4_OREN;
	imx_uart_writel(sport, ucr4, UCR4);
1463
	spin_unlock_irqrestore(&sport->port.lock, flags);
1464

L
Linus Torvalds 已提交
1465 1466 1467 1468 1469 1470 1471 1472 1473
	/*
	 * Stop our timer.
	 */
	del_timer_sync(&sport->timer);

	/*
	 * Disable all interrupts, port and break condition.
	 */

1474
	spin_lock_irqsave(&sport->port.lock, flags);
1475
	ucr1 = imx_uart_readl(sport, UCR1);
1476
	ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN | UCR1_RXDMAEN | UCR1_ATDMAEN);
1477

1478
	imx_uart_writel(sport, ucr1, UCR1);
1479
	spin_unlock_irqrestore(&sport->port.lock, flags);
1480

1481 1482
	clk_disable_unprepare(sport->clk_per);
	clk_disable_unprepare(sport->clk_ipg);
L
Linus Torvalds 已提交
1483 1484
}

1485
/* called with port.lock taken and irqs off */
1486
static void imx_uart_flush_buffer(struct uart_port *port)
1487 1488
{
	struct imx_port *sport = (struct imx_port *)port;
1489
	struct scatterlist *sgl = &sport->tx_sgl[0];
1490
	u32 ucr2;
1491
	int i = 100, ubir, ubmr, uts;
1492

1493 1494 1495 1496 1497 1498
	if (!sport->dma_chan_tx)
		return;

	sport->tx_bytes = 0;
	dmaengine_terminate_all(sport->dma_chan_tx);
	if (sport->dma_is_txing) {
1499 1500
		u32 ucr1;

1501 1502
		dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents,
			     DMA_TO_DEVICE);
1503 1504 1505
		ucr1 = imx_uart_readl(sport, UCR1);
		ucr1 &= ~UCR1_TXDMAEN;
		imx_uart_writel(sport, ucr1, UCR1);
1506
		sport->dma_is_txing = 0;
1507
	}
1508 1509 1510

	/*
	 * According to the Reference Manual description of the UART SRST bit:
1511
	 *
1512 1513
	 * "Reset the transmit and receive state machines,
	 * all FIFOs and register USR1, USR2, UBIR, UBMR, UBRC, URXD, UTXD
1514 1515 1516 1517 1518
	 * and UTS[6-3]".
	 *
	 * We don't need to restore the old values from USR1, USR2, URXD and
	 * UTXD. UBRC is read only, so only save/restore the other three
	 * registers.
1519
	 */
1520 1521 1522
	ubir = imx_uart_readl(sport, UBIR);
	ubmr = imx_uart_readl(sport, UBMR);
	uts = imx_uart_readl(sport, IMX21_UTS);
1523

1524 1525 1526
	ucr2 = imx_uart_readl(sport, UCR2);
	ucr2 &= ~UCR2_SRST;
	imx_uart_writel(sport, ucr2, UCR2);
1527

1528
	while (!(imx_uart_readl(sport, UCR2) & UCR2_SRST) && (--i > 0))
1529 1530 1531
		udelay(1);

	/* Restore the registers */
1532 1533 1534
	imx_uart_writel(sport, ubir, UBIR);
	imx_uart_writel(sport, ubmr, UBMR);
	imx_uart_writel(sport, uts, IMX21_UTS);
1535 1536
}

L
Linus Torvalds 已提交
1537
static void
1538 1539
imx_uart_set_termios(struct uart_port *port, struct ktermios *termios,
		     struct ktermios *old)
L
Linus Torvalds 已提交
1540 1541 1542
{
	struct imx_port *sport = (struct imx_port *)port;
	unsigned long flags;
1543
	u32 ucr2, old_ucr1, old_ucr2, ufcr;
1544
	unsigned int baud, quot;
L
Linus Torvalds 已提交
1545
	unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
1546
	unsigned long div;
1547
	unsigned long num, denom;
1548
	uint64_t tdiv64;
L
Linus Torvalds 已提交
1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559

	/*
	 * We only support CS7 and CS8.
	 */
	while ((termios->c_cflag & CSIZE) != CS7 &&
	       (termios->c_cflag & CSIZE) != CS8) {
		termios->c_cflag &= ~CSIZE;
		termios->c_cflag |= old_csize;
		old_csize = CS8;
	}

1560 1561 1562 1563 1564 1565 1566 1567 1568 1569
	del_timer_sync(&sport->timer);

	/*
	 * Ask the core to calculate the divisor for us.
	 */
	baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
	quot = uart_get_divisor(port, baud);

	spin_lock_irqsave(&sport->port.lock, flags);

L
Linus Torvalds 已提交
1570 1571 1572 1573 1574 1575
	if ((termios->c_cflag & CSIZE) == CS8)
		ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS;
	else
		ucr2 = UCR2_SRST | UCR2_IRTS;

	if (termios->c_cflag & CRTSCTS) {
1576
		if (sport->have_rtscts) {
1577
			ucr2 &= ~UCR2_IRTS;
1578

1579
			if (port->rs485.flags & SER_RS485_ENABLED) {
1580 1581 1582 1583 1584
				/*
				 * RTS is mandatory for rs485 operation, so keep
				 * it under manual control and keep transmitter
				 * disabled.
				 */
1585 1586
				if (port->rs485.flags &
				    SER_RS485_RTS_AFTER_SEND)
1587
					imx_uart_rts_active(sport, &ucr2);
1588
				else
1589
					imx_uart_rts_inactive(sport, &ucr2);
1590
			} else {
1591
				imx_uart_rts_auto(sport, &ucr2);
1592
			}
1593 1594 1595
		} else {
			termios->c_cflag &= ~CRTSCTS;
		}
1596
	} else if (port->rs485.flags & SER_RS485_ENABLED) {
1597
		/* disable transmitter */
1598
		if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
1599
			imx_uart_rts_active(sport, &ucr2);
1600
		else
1601
			imx_uart_rts_inactive(sport, &ucr2);
1602 1603
	}

L
Linus Torvalds 已提交
1604 1605 1606 1607 1608

	if (termios->c_cflag & CSTOPB)
		ucr2 |= UCR2_STPB;
	if (termios->c_cflag & PARENB) {
		ucr2 |= UCR2_PREN;
1609
		if (termios->c_cflag & PARODD)
L
Linus Torvalds 已提交
1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623
			ucr2 |= UCR2_PROE;
	}

	sport->port.read_status_mask = 0;
	if (termios->c_iflag & INPCK)
		sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
	if (termios->c_iflag & (BRKINT | PARMRK))
		sport->port.read_status_mask |= URXD_BRK;

	/*
	 * Characters to ignore
	 */
	sport->port.ignore_status_mask = 0;
	if (termios->c_iflag & IGNPAR)
1624
		sport->port.ignore_status_mask |= URXD_PRERR | URXD_FRMERR;
L
Linus Torvalds 已提交
1625 1626 1627 1628 1629 1630 1631 1632 1633 1634
	if (termios->c_iflag & IGNBRK) {
		sport->port.ignore_status_mask |= URXD_BRK;
		/*
		 * If we're ignoring parity and break indicators,
		 * ignore overruns too (for real raw support).
		 */
		if (termios->c_iflag & IGNPAR)
			sport->port.ignore_status_mask |= URXD_OVRRUN;
	}

J
Jiada Wang 已提交
1635 1636 1637
	if ((termios->c_cflag & CREAD) == 0)
		sport->port.ignore_status_mask |= URXD_DUMMY_READ;

L
Linus Torvalds 已提交
1638 1639 1640 1641 1642 1643 1644 1645
	/*
	 * Update the per-port timeout.
	 */
	uart_update_timeout(port, termios->c_cflag, baud);

	/*
	 * disable interrupts and drain transmitter
	 */
1646 1647 1648 1649
	old_ucr1 = imx_uart_readl(sport, UCR1);
	imx_uart_writel(sport,
			old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN),
			UCR1);
1650 1651
	old_ucr2 = imx_uart_readl(sport, UCR2);
	imx_uart_writel(sport, old_ucr2 & ~UCR2_ATEN, UCR2);
L
Linus Torvalds 已提交
1652

1653
	while (!(imx_uart_readl(sport, USR2) & USR2_TXDC))
L
Linus Torvalds 已提交
1654 1655 1656
		barrier();

	/* then, disable everything */
1657
	imx_uart_writel(sport, old_ucr2 & ~(UCR2_TXEN | UCR2_RXEN | UCR2_ATEN), UCR2);
1658
	old_ucr2 &= (UCR2_TXEN | UCR2_RXEN | UCR2_ATEN);
L
Linus Torvalds 已提交
1659

1660 1661 1662 1663 1664 1665 1666 1667 1668
	/* custom-baudrate handling */
	div = sport->port.uartclk / (baud * 16);
	if (baud == 38400 && quot != div)
		baud = sport->port.uartclk / (quot * 16);

	div = sport->port.uartclk / (baud * 16);
	if (div > 7)
		div = 7;
	if (!div)
1669 1670
		div = 1;

1671 1672
	rational_best_approximation(16 * div * baud, sport->port.uartclk,
		1 << 16, 1 << 16, &num, &denom);
1673

1674 1675 1676 1677
	tdiv64 = sport->port.uartclk;
	tdiv64 *= num;
	do_div(tdiv64, denom * 16 * div);
	tty_termios_encode_baud_rate(termios,
1678
				(speed_t)tdiv64, (speed_t)tdiv64);
1679

1680 1681
	num -= 1;
	denom -= 1;
1682

1683
	ufcr = imx_uart_readl(sport, UFCR);
1684
	ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div);
1685
	imx_uart_writel(sport, ufcr, UFCR);
1686

1687 1688
	imx_uart_writel(sport, num, UBIR);
	imx_uart_writel(sport, denom, UBMR);
1689

1690
	if (!imx_uart_is_imx1(sport))
1691 1692
		imx_uart_writel(sport, sport->port.uartclk / div / 1000,
				IMX21_ONEMS);
1693

1694
	imx_uart_writel(sport, old_ucr1, UCR1);
L
Linus Torvalds 已提交
1695

1696
	/* set the parity, stop bits and data size */
1697
	imx_uart_writel(sport, ucr2 | old_ucr2, UCR2);
L
Linus Torvalds 已提交
1698 1699

	if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
1700
		imx_uart_enable_ms(&sport->port);
L
Linus Torvalds 已提交
1701 1702 1703 1704

	spin_unlock_irqrestore(&sport->port.lock, flags);
}

1705
static const char *imx_uart_type(struct uart_port *port)
L
Linus Torvalds 已提交
1706 1707 1708 1709 1710 1711 1712 1713 1714
{
	struct imx_port *sport = (struct imx_port *)port;

	return sport->port.type == PORT_IMX ? "IMX" : NULL;
}

/*
 * Configure/autoconfigure the port.
 */
1715
static void imx_uart_config_port(struct uart_port *port, int flags)
L
Linus Torvalds 已提交
1716 1717 1718
{
	struct imx_port *sport = (struct imx_port *)port;

1719
	if (flags & UART_CONFIG_TYPE)
L
Linus Torvalds 已提交
1720 1721 1722 1723 1724 1725 1726 1727 1728
		sport->port.type = PORT_IMX;
}

/*
 * Verify the new serial_struct (for TIOCSSERIAL).
 * The only change we allow are to the flags and type, and
 * even then only between PORT_IMX and PORT_UNKNOWN
 */
static int
1729
imx_uart_verify_port(struct uart_port *port, struct serial_struct *ser)
L
Linus Torvalds 已提交
1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741
{
	struct imx_port *sport = (struct imx_port *)port;
	int ret = 0;

	if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
		ret = -EINVAL;
	if (sport->port.irq != ser->irq)
		ret = -EINVAL;
	if (ser->io_type != UPIO_MEM)
		ret = -EINVAL;
	if (sport->port.uartclk / 16 != ser->baud_base)
		ret = -EINVAL;
1742
	if (sport->port.mapbase != (unsigned long)ser->iomem_base)
L
Linus Torvalds 已提交
1743 1744 1745 1746 1747 1748 1749 1750
		ret = -EINVAL;
	if (sport->port.iobase != ser->port)
		ret = -EINVAL;
	if (ser->hub6 != 0)
		ret = -EINVAL;
	return ret;
}

1751
#if defined(CONFIG_CONSOLE_POLL)
D
Daniel Thompson 已提交
1752

1753
static int imx_uart_poll_init(struct uart_port *port)
D
Daniel Thompson 已提交
1754 1755 1756
{
	struct imx_port *sport = (struct imx_port *)port;
	unsigned long flags;
1757
	u32 ucr1, ucr2;
D
Daniel Thompson 已提交
1758 1759 1760 1761 1762 1763 1764 1765 1766
	int retval;

	retval = clk_prepare_enable(sport->clk_ipg);
	if (retval)
		return retval;
	retval = clk_prepare_enable(sport->clk_per);
	if (retval)
		clk_disable_unprepare(sport->clk_ipg);

1767
	imx_uart_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
D
Daniel Thompson 已提交
1768 1769 1770

	spin_lock_irqsave(&sport->port.lock, flags);

1771 1772 1773 1774 1775 1776 1777
	/*
	 * Be careful about the order of enabling bits here. First enable the
	 * receiver (UARTEN + RXEN) and only then the corresponding irqs.
	 * This prevents that a character that already sits in the RX fifo is
	 * triggering an irq but the try to fetch it from there results in an
	 * exception because UARTEN or RXEN is still off.
	 */
1778
	ucr1 = imx_uart_readl(sport, UCR1);
1779 1780
	ucr2 = imx_uart_readl(sport, UCR2);

1781
	if (imx_uart_is_imx1(sport))
1782
		ucr1 |= IMX1_UCR1_UARTCLKEN;
D
Daniel Thompson 已提交
1783

1784 1785 1786
	ucr1 |= UCR1_UARTEN;
	ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RTSDEN | UCR1_RRDYEN);

1787
	ucr2 |= UCR2_RXEN;
1788
	ucr2 &= ~UCR2_ATEN;
1789 1790

	imx_uart_writel(sport, ucr1, UCR1);
1791
	imx_uart_writel(sport, ucr2, UCR2);
D
Daniel Thompson 已提交
1792

1793 1794
	/* now enable irqs */
	imx_uart_writel(sport, ucr1 | UCR1_RRDYEN, UCR1);
1795
	imx_uart_writel(sport, ucr2 | UCR2_ATEN, UCR2);
1796

D
Daniel Thompson 已提交
1797 1798 1799 1800 1801
	spin_unlock_irqrestore(&sport->port.lock, flags);

	return 0;
}

1802
static int imx_uart_poll_get_char(struct uart_port *port)
1803
{
1804 1805
	struct imx_port *sport = (struct imx_port *)port;
	if (!(imx_uart_readl(sport, USR2) & USR2_RDR))
1806
		return NO_POLL_CHAR;
1807

1808
	return imx_uart_readl(sport, URXD0) & URXD_RX_DATA;
1809 1810
}

1811
static void imx_uart_poll_put_char(struct uart_port *port, unsigned char c)
1812
{
1813
	struct imx_port *sport = (struct imx_port *)port;
1814 1815 1816 1817
	unsigned int status;

	/* drain */
	do {
1818
		status = imx_uart_readl(sport, USR1);
1819 1820 1821
	} while (~status & USR1_TRDY);

	/* write */
1822
	imx_uart_writel(sport, c, URTX0);
1823 1824 1825

	/* flush */
	do {
1826
		status = imx_uart_readl(sport, USR2);
1827 1828 1829 1830
	} while (~status & USR2_TXDC);
}
#endif

1831
/* called with port.lock taken and irqs off or from .probe without locking */
1832 1833
static int imx_uart_rs485_config(struct uart_port *port,
				 struct serial_rs485 *rs485conf)
1834 1835
{
	struct imx_port *sport = (struct imx_port *)port;
1836
	u32 ucr2;
1837 1838 1839 1840 1841 1842

	/* unimplemented */
	rs485conf->delay_rts_before_send = 0;
	rs485conf->delay_rts_after_send = 0;

	/* RTS is required to control the transmitter */
1843
	if (!sport->have_rtscts && !sport->have_rtsgpio)
1844 1845 1846
		rs485conf->flags &= ~SER_RS485_ENABLED;

	if (rs485conf->flags & SER_RS485_ENABLED) {
1847 1848 1849 1850 1851
		/* Enable receiver if low-active RTS signal is requested */
		if (sport->have_rtscts &&  !sport->have_rtsgpio &&
		    !(rs485conf->flags & SER_RS485_RTS_ON_SEND))
			rs485conf->flags |= SER_RS485_RX_DURING_TX;

1852
		/* disable transmitter */
1853
		ucr2 = imx_uart_readl(sport, UCR2);
1854
		if (rs485conf->flags & SER_RS485_RTS_AFTER_SEND)
1855
			imx_uart_rts_active(sport, &ucr2);
1856
		else
1857
			imx_uart_rts_inactive(sport, &ucr2);
1858
		imx_uart_writel(sport, ucr2, UCR2);
1859 1860
	}

1861 1862
	/* Make sure Rx is enabled in case Tx is active with Rx disabled */
	if (!(rs485conf->flags & SER_RS485_ENABLED) ||
1863
	    rs485conf->flags & SER_RS485_RX_DURING_TX)
1864
		imx_uart_start_rx(port);
1865

1866 1867 1868 1869 1870
	port->rs485 = *rs485conf;

	return 0;
}

1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886
static const struct uart_ops imx_uart_pops = {
	.tx_empty	= imx_uart_tx_empty,
	.set_mctrl	= imx_uart_set_mctrl,
	.get_mctrl	= imx_uart_get_mctrl,
	.stop_tx	= imx_uart_stop_tx,
	.start_tx	= imx_uart_start_tx,
	.stop_rx	= imx_uart_stop_rx,
	.enable_ms	= imx_uart_enable_ms,
	.break_ctl	= imx_uart_break_ctl,
	.startup	= imx_uart_startup,
	.shutdown	= imx_uart_shutdown,
	.flush_buffer	= imx_uart_flush_buffer,
	.set_termios	= imx_uart_set_termios,
	.type		= imx_uart_type,
	.config_port	= imx_uart_config_port,
	.verify_port	= imx_uart_verify_port,
1887
#if defined(CONFIG_CONSOLE_POLL)
1888 1889 1890
	.poll_init      = imx_uart_poll_init,
	.poll_get_char  = imx_uart_poll_get_char,
	.poll_put_char  = imx_uart_poll_put_char,
1891
#endif
L
Linus Torvalds 已提交
1892 1893
};

1894
static struct imx_port *imx_uart_ports[UART_NR];
L
Linus Torvalds 已提交
1895 1896

#ifdef CONFIG_SERIAL_IMX_CONSOLE
1897
static void imx_uart_console_putchar(struct uart_port *port, int ch)
1898 1899
{
	struct imx_port *sport = (struct imx_port *)port;
1900

1901
	while (imx_uart_readl(sport, imx_uart_uts_reg(sport)) & UTS_TXFULL)
1902
		barrier();
1903

1904
	imx_uart_writel(sport, ch, URTX0);
1905
}
L
Linus Torvalds 已提交
1906 1907 1908 1909 1910

/*
 * Interrupts are disabled on entering
 */
static void
1911
imx_uart_console_write(struct console *co, const char *s, unsigned int count)
L
Linus Torvalds 已提交
1912
{
1913
	struct imx_port *sport = imx_uart_ports[co->index];
1914 1915
	struct imx_port_ucrs old_ucr;
	unsigned int ucr1;
1916
	unsigned long flags = 0;
1917
	int locked = 1;
1918 1919
	int retval;

1920
	retval = clk_enable(sport->clk_per);
1921 1922
	if (retval)
		return;
1923
	retval = clk_enable(sport->clk_ipg);
1924
	if (retval) {
1925
		clk_disable(sport->clk_per);
1926 1927
		return;
	}
1928

1929 1930 1931 1932 1933 1934
	if (sport->port.sysrq)
		locked = 0;
	else if (oops_in_progress)
		locked = spin_trylock_irqsave(&sport->port.lock, flags);
	else
		spin_lock_irqsave(&sport->port.lock, flags);
L
Linus Torvalds 已提交
1935 1936

	/*
1937
	 *	First, save UCR1/2/3 and then disable interrupts
L
Linus Torvalds 已提交
1938
	 */
1939
	imx_uart_ucrs_save(sport, &old_ucr);
1940
	ucr1 = old_ucr.ucr1;
L
Linus Torvalds 已提交
1941

1942
	if (imx_uart_is_imx1(sport))
1943
		ucr1 |= IMX1_UCR1_UARTCLKEN;
1944 1945 1946
	ucr1 |= UCR1_UARTEN;
	ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN);

1947
	imx_uart_writel(sport, ucr1, UCR1);
1948

1949
	imx_uart_writel(sport, old_ucr.ucr2 | UCR2_TXEN, UCR2);
L
Linus Torvalds 已提交
1950

1951
	uart_console_write(&sport->port, s, count, imx_uart_console_putchar);
L
Linus Torvalds 已提交
1952 1953 1954

	/*
	 *	Finally, wait for transmitter to become empty
1955
	 *	and restore UCR1/2/3
L
Linus Torvalds 已提交
1956
	 */
1957
	while (!(imx_uart_readl(sport, USR2) & USR2_TXDC));
L
Linus Torvalds 已提交
1958

1959
	imx_uart_ucrs_restore(sport, &old_ucr);
1960

1961 1962
	if (locked)
		spin_unlock_irqrestore(&sport->port.lock, flags);
1963

1964 1965
	clk_disable(sport->clk_ipg);
	clk_disable(sport->clk_per);
L
Linus Torvalds 已提交
1966 1967 1968 1969 1970 1971 1972
}

/*
 * If the port was already initialised (eg, by a boot loader),
 * try to determine the current setup.
 */
static void __init
1973 1974
imx_uart_console_get_options(struct imx_port *sport, int *baud,
			     int *parity, int *bits)
L
Linus Torvalds 已提交
1975
{
1976

1977
	if (imx_uart_readl(sport, UCR1) & UCR1_UARTEN) {
L
Linus Torvalds 已提交
1978
		/* ok, the port was enabled */
1979
		unsigned int ucr2, ubir, ubmr, uartclk;
1980 1981
		unsigned int baud_raw;
		unsigned int ucfr_rfdiv;
L
Linus Torvalds 已提交
1982

1983
		ucr2 = imx_uart_readl(sport, UCR2);
L
Linus Torvalds 已提交
1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997

		*parity = 'n';
		if (ucr2 & UCR2_PREN) {
			if (ucr2 & UCR2_PROE)
				*parity = 'o';
			else
				*parity = 'e';
		}

		if (ucr2 & UCR2_WS)
			*bits = 8;
		else
			*bits = 7;

1998 1999
		ubir = imx_uart_readl(sport, UBIR) & 0xffff;
		ubmr = imx_uart_readl(sport, UBMR) & 0xffff;
2000

2001
		ucfr_rfdiv = (imx_uart_readl(sport, UFCR) & UFCR_RFDIV) >> 7;
2002 2003 2004 2005 2006
		if (ucfr_rfdiv == 6)
			ucfr_rfdiv = 7;
		else
			ucfr_rfdiv = 6 - ucfr_rfdiv;

2007
		uartclk = clk_get_rate(sport->clk_per);
2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024
		uartclk /= ucfr_rfdiv;

		{	/*
			 * The next code provides exact computation of
			 *   baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
			 * without need of float support or long long division,
			 * which would be required to prevent 32bit arithmetic overflow
			 */
			unsigned int mul = ubir + 1;
			unsigned int div = 16 * (ubmr + 1);
			unsigned int rem = uartclk % div;

			baud_raw = (uartclk / div) * mul;
			baud_raw += (rem * mul + div / 2) / div;
			*baud = (baud_raw + 50) / 100 * 100;
		}

2025
		if (*baud != baud_raw)
2026
			pr_info("Console IMX rounded baud rate from %d to %d\n",
2027
				baud_raw, *baud);
L
Linus Torvalds 已提交
2028 2029 2030 2031
	}
}

static int __init
2032
imx_uart_console_setup(struct console *co, char *options)
L
Linus Torvalds 已提交
2033 2034 2035 2036 2037 2038
{
	struct imx_port *sport;
	int baud = 9600;
	int bits = 8;
	int parity = 'n';
	int flow = 'n';
2039
	int retval;
L
Linus Torvalds 已提交
2040 2041 2042 2043 2044 2045

	/*
	 * Check whether an invalid uart number has been specified, and
	 * if so, search for the first available port that does have
	 * console support.
	 */
2046
	if (co->index == -1 || co->index >= ARRAY_SIZE(imx_uart_ports))
L
Linus Torvalds 已提交
2047
		co->index = 0;
2048
	sport = imx_uart_ports[co->index];
2049
	if (sport == NULL)
2050
		return -ENODEV;
L
Linus Torvalds 已提交
2051

2052 2053 2054 2055 2056
	/* For setting the registers, we only need to enable the ipg clock. */
	retval = clk_prepare_enable(sport->clk_ipg);
	if (retval)
		goto error_console;

L
Linus Torvalds 已提交
2057 2058 2059
	if (options)
		uart_parse_options(options, &baud, &parity, &bits, &flow);
	else
2060
		imx_uart_console_get_options(sport, &baud, &parity, &bits);
L
Linus Torvalds 已提交
2061

2062
	imx_uart_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
2063

2064 2065
	retval = uart_set_options(&sport->port, co, baud, parity, bits, flow);

2066 2067 2068 2069 2070 2071 2072 2073 2074
	clk_disable(sport->clk_ipg);
	if (retval) {
		clk_unprepare(sport->clk_ipg);
		goto error_console;
	}

	retval = clk_prepare(sport->clk_per);
	if (retval)
		clk_disable_unprepare(sport->clk_ipg);
2075 2076 2077

error_console:
	return retval;
L
Linus Torvalds 已提交
2078 2079
}

2080 2081
static struct uart_driver imx_uart_uart_driver;
static struct console imx_uart_console = {
2082
	.name		= DEV_NAME,
2083
	.write		= imx_uart_console_write,
L
Linus Torvalds 已提交
2084
	.device		= uart_console_device,
2085
	.setup		= imx_uart_console_setup,
L
Linus Torvalds 已提交
2086 2087
	.flags		= CON_PRINTBUFFER,
	.index		= -1,
2088
	.data		= &imx_uart_uart_driver,
L
Linus Torvalds 已提交
2089 2090
};

2091
#define IMX_CONSOLE	&imx_uart_console
L
Lucas Stach 已提交
2092 2093

#ifdef CONFIG_OF
2094
static void imx_uart_console_early_putchar(struct uart_port *port, int ch)
L
Lucas Stach 已提交
2095
{
2096 2097 2098
	struct imx_port *sport = (struct imx_port *)port;

	while (imx_uart_readl(sport, IMX21_UTS) & UTS_TXFULL)
L
Lucas Stach 已提交
2099 2100
		cpu_relax();

2101
	imx_uart_writel(sport, ch, URTX0);
L
Lucas Stach 已提交
2102 2103
}

2104 2105
static void imx_uart_console_early_write(struct console *con, const char *s,
					 unsigned count)
L
Lucas Stach 已提交
2106 2107 2108
{
	struct earlycon_device *dev = con->data;

2109
	uart_console_write(&dev->port, s, count, imx_uart_console_early_putchar);
L
Lucas Stach 已提交
2110 2111 2112 2113 2114 2115 2116 2117
}

static int __init
imx_console_early_setup(struct earlycon_device *dev, const char *opt)
{
	if (!dev->port.membase)
		return -ENODEV;

2118
	dev->con->write = imx_uart_console_early_write;
L
Lucas Stach 已提交
2119 2120 2121 2122 2123 2124 2125

	return 0;
}
OF_EARLYCON_DECLARE(ec_imx6q, "fsl,imx6q-uart", imx_console_early_setup);
OF_EARLYCON_DECLARE(ec_imx21, "fsl,imx21-uart", imx_console_early_setup);
#endif

L
Linus Torvalds 已提交
2126 2127 2128 2129
#else
#define IMX_CONSOLE	NULL
#endif

2130
static struct uart_driver imx_uart_uart_driver = {
L
Linus Torvalds 已提交
2131 2132
	.owner          = THIS_MODULE,
	.driver_name    = DRIVER_NAME,
2133
	.dev_name       = DEV_NAME,
L
Linus Torvalds 已提交
2134 2135
	.major          = SERIAL_IMX_MAJOR,
	.minor          = MINOR_START,
2136
	.nr             = ARRAY_SIZE(imx_uart_ports),
L
Linus Torvalds 已提交
2137 2138 2139
	.cons           = IMX_CONSOLE,
};

2140
#ifdef CONFIG_OF
2141 2142 2143 2144
/*
 * This function returns 1 iff pdev isn't a device instatiated by dt, 0 iff it
 * could successfully get all information from dt or a negative errno.
 */
2145 2146
static int imx_uart_probe_dt(struct imx_port *sport,
			     struct platform_device *pdev)
2147 2148
{
	struct device_node *np = pdev->dev.of_node;
2149
	int ret;
2150

2151 2152
	sport->devdata = of_device_get_match_data(&pdev->dev);
	if (!sport->devdata)
2153 2154
		/* no device tree device */
		return 1;
2155

2156 2157 2158
	ret = of_alias_get_id(np, "serial");
	if (ret < 0) {
		dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
2159
		return ret;
2160 2161
	}
	sport->port.line = ret;
2162

2163 2164
	if (of_get_property(np, "uart-has-rtscts", NULL) ||
	    of_get_property(np, "fsl,uart-has-rtscts", NULL) /* deprecated */)
2165 2166
		sport->have_rtscts = 1;

2167 2168 2169
	if (of_get_property(np, "fsl,dte-mode", NULL))
		sport->dte_mode = 1;

2170 2171 2172
	if (of_get_property(np, "rts-gpios", NULL))
		sport->have_rtsgpio = 1;

2173 2174 2175
	return 0;
}
#else
2176 2177
static inline int imx_uart_probe_dt(struct imx_port *sport,
				    struct platform_device *pdev)
2178
{
2179
	return 1;
2180 2181 2182
}
#endif

2183 2184
static void imx_uart_probe_pdata(struct imx_port *sport,
				 struct platform_device *pdev)
2185
{
J
Jingoo Han 已提交
2186
	struct imxuart_platform_data *pdata = dev_get_platdata(&pdev->dev);
2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197

	sport->port.line = pdev->id;
	sport->devdata = (struct imx_uart_data	*) pdev->id_entry->driver_data;

	if (!pdata)
		return;

	if (pdata->flags & IMXUART_HAVE_RTSCTS)
		sport->have_rtscts = 1;
}

2198
static int imx_uart_probe(struct platform_device *pdev)
L
Linus Torvalds 已提交
2199
{
2200 2201
	struct imx_port *sport;
	void __iomem *base;
2202 2203
	int ret = 0;
	u32 ucr1;
2204
	struct resource *res;
2205
	int txirq, rxirq, rtsirq;
2206

S
Sachin Kamat 已提交
2207
	sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
2208 2209
	if (!sport)
		return -ENOMEM;
2210

2211
	ret = imx_uart_probe_dt(sport, pdev);
2212
	if (ret > 0)
2213
		imx_uart_probe_pdata(sport, pdev);
2214
	else if (ret < 0)
S
Sachin Kamat 已提交
2215
		return ret;
2216

2217
	if (sport->port.line >= ARRAY_SIZE(imx_uart_ports)) {
2218 2219 2220 2221 2222
		dev_err(&pdev->dev, "serial%d out of range\n",
			sport->port.line);
		return -EINVAL;
	}

2223
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2224 2225 2226
	base = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(base))
		return PTR_ERR(base);
2227

2228 2229 2230 2231
	rxirq = platform_get_irq(pdev, 0);
	txirq = platform_get_irq(pdev, 1);
	rtsirq = platform_get_irq(pdev, 2);

2232 2233 2234 2235 2236
	sport->port.dev = &pdev->dev;
	sport->port.mapbase = res->start;
	sport->port.membase = base;
	sport->port.type = PORT_IMX,
	sport->port.iotype = UPIO_MEM;
2237
	sport->port.irq = rxirq;
2238
	sport->port.fifosize = 32;
2239 2240
	sport->port.ops = &imx_uart_pops;
	sport->port.rs485_config = imx_uart_rs485_config;
2241
	sport->port.flags = UPF_BOOT_AUTOCONF;
2242
	timer_setup(&sport->timer, imx_uart_timeout, 0);
S
Sascha Hauer 已提交
2243

2244 2245 2246 2247
	sport->gpios = mctrl_gpio_init(&sport->port, 0);
	if (IS_ERR(sport->gpios))
		return PTR_ERR(sport->gpios);

2248 2249 2250
	sport->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
	if (IS_ERR(sport->clk_ipg)) {
		ret = PTR_ERR(sport->clk_ipg);
2251
		dev_err(&pdev->dev, "failed to get ipg clk: %d\n", ret);
S
Sachin Kamat 已提交
2252
		return ret;
S
Sascha Hauer 已提交
2253 2254
	}

2255 2256 2257
	sport->clk_per = devm_clk_get(&pdev->dev, "per");
	if (IS_ERR(sport->clk_per)) {
		ret = PTR_ERR(sport->clk_per);
2258
		dev_err(&pdev->dev, "failed to get per clk: %d\n", ret);
S
Sachin Kamat 已提交
2259
		return ret;
2260 2261 2262
	}

	sport->port.uartclk = clk_get_rate(sport->clk_per);
2263

2264 2265
	/* For register access, we only need to enable the ipg clock. */
	ret = clk_prepare_enable(sport->clk_ipg);
2266 2267
	if (ret) {
		dev_err(&pdev->dev, "failed to enable per clk: %d\n", ret);
2268
		return ret;
2269
	}
2270

2271 2272 2273 2274 2275 2276 2277
	/* initialize shadow register values */
	sport->ucr1 = readl(sport->port.membase + UCR1);
	sport->ucr2 = readl(sport->port.membase + UCR2);
	sport->ucr3 = readl(sport->port.membase + UCR3);
	sport->ucr4 = readl(sport->port.membase + UCR4);
	sport->ufcr = readl(sport->port.membase + UFCR);

2278 2279
	uart_get_rs485_mode(&pdev->dev, &sport->port.rs485);

2280
	if (sport->port.rs485.flags & SER_RS485_ENABLED &&
P
phil eichinger 已提交
2281
	    (!sport->have_rtscts && !sport->have_rtsgpio))
2282 2283
		dev_err(&pdev->dev, "no RTS control, disabling rs485\n");

2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295
	/*
	 * If using the i.MX UART RTS/CTS control then the RTS (CTS_B)
	 * signal cannot be set low during transmission in case the
	 * receiver is off (limitation of the i.MX UART IP).
	 */
	if (sport->port.rs485.flags & SER_RS485_ENABLED &&
	    sport->have_rtscts && !sport->have_rtsgpio &&
	    (!(sport->port.rs485.flags & SER_RS485_RTS_ON_SEND) &&
	     !(sport->port.rs485.flags & SER_RS485_RX_DURING_TX)))
		dev_err(&pdev->dev,
			"low-active RTS not possible when receiver is off, enabling receiver\n");

2296
	imx_uart_rs485_config(&sport->port, &sport->port.rs485);
2297

2298
	/* Disable interrupts before requesting them */
2299 2300
	ucr1 = imx_uart_readl(sport, UCR1);
	ucr1 &= ~(UCR1_ADEN | UCR1_TRDYEN | UCR1_IDEN | UCR1_RRDYEN |
2301
		 UCR1_TXMPTYEN | UCR1_RTSDEN);
2302
	imx_uart_writel(sport, ucr1, UCR1);
2303

2304
	if (!imx_uart_is_imx1(sport) && sport->dte_mode) {
2305 2306 2307 2308 2309 2310
		/*
		 * The DCEDTE bit changes the direction of DSR, DCD, DTR and RI
		 * and influences if UCR3_RI and UCR3_DCD changes the level of RI
		 * and DCD (when they are outputs) or enables the respective
		 * irqs. So set this bit early, i.e. before requesting irqs.
		 */
2311 2312 2313
		u32 ufcr = imx_uart_readl(sport, UFCR);
		if (!(ufcr & UFCR_DCEDTE))
			imx_uart_writel(sport, ufcr | UFCR_DCEDTE, UFCR);
2314 2315 2316 2317 2318 2319

		/*
		 * Disable UCR3_RI and UCR3_DCD irqs. They are also not
		 * enabled later because they cannot be cleared
		 * (confirmed on i.MX25) which makes them unusable.
		 */
2320 2321 2322
		imx_uart_writel(sport,
				IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP | UCR3_DSR,
				UCR3);
2323 2324

	} else {
2325 2326 2327 2328
		u32 ucr3 = UCR3_DSR;
		u32 ufcr = imx_uart_readl(sport, UFCR);
		if (ufcr & UFCR_DCEDTE)
			imx_uart_writel(sport, ufcr & ~UFCR_DCEDTE, UFCR);
2329

2330
		if (!imx_uart_is_imx1(sport))
2331
			ucr3 |= IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP;
2332
		imx_uart_writel(sport, ucr3, UCR3);
2333 2334
	}

2335 2336
	clk_disable_unprepare(sport->clk_ipg);

2337 2338 2339 2340
	/*
	 * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
	 * chips only have one interrupt.
	 */
2341
	if (txirq > 0) {
2342
		ret = devm_request_irq(&pdev->dev, rxirq, imx_uart_rxint, 0,
2343
				       dev_name(&pdev->dev), sport);
2344 2345 2346
		if (ret) {
			dev_err(&pdev->dev, "failed to request rx irq: %d\n",
				ret);
2347
			return ret;
2348
		}
2349

2350
		ret = devm_request_irq(&pdev->dev, txirq, imx_uart_txint, 0,
2351
				       dev_name(&pdev->dev), sport);
2352 2353 2354
		if (ret) {
			dev_err(&pdev->dev, "failed to request tx irq: %d\n",
				ret);
2355
			return ret;
2356
		}
2357 2358 2359 2360 2361 2362 2363 2364

		ret = devm_request_irq(&pdev->dev, rtsirq, imx_uart_rtsint, 0,
				       dev_name(&pdev->dev), sport);
		if (ret) {
			dev_err(&pdev->dev, "failed to request rts irq: %d\n",
				ret);
			return ret;
		}
2365
	} else {
2366
		ret = devm_request_irq(&pdev->dev, rxirq, imx_uart_int, 0,
2367
				       dev_name(&pdev->dev), sport);
2368 2369
		if (ret) {
			dev_err(&pdev->dev, "failed to request irq: %d\n", ret);
2370
			return ret;
2371
		}
2372 2373
	}

2374
	imx_uart_ports[sport->port.line] = sport;
2375

2376
	platform_set_drvdata(pdev, sport);
2377

2378
	return uart_add_one_port(&imx_uart_uart_driver, &sport->port);
L
Linus Torvalds 已提交
2379 2380
}

2381
static int imx_uart_remove(struct platform_device *pdev)
L
Linus Torvalds 已提交
2382
{
2383
	struct imx_port *sport = platform_get_drvdata(pdev);
L
Linus Torvalds 已提交
2384

2385
	return uart_remove_one_port(&imx_uart_uart_driver, &sport->port);
L
Linus Torvalds 已提交
2386 2387
}

2388
static void imx_uart_restore_context(struct imx_port *sport)
2389 2390 2391 2392
{
	if (!sport->context_saved)
		return;

2393 2394 2395 2396 2397 2398 2399 2400 2401 2402
	imx_uart_writel(sport, sport->saved_reg[4], UFCR);
	imx_uart_writel(sport, sport->saved_reg[5], UESC);
	imx_uart_writel(sport, sport->saved_reg[6], UTIM);
	imx_uart_writel(sport, sport->saved_reg[7], UBIR);
	imx_uart_writel(sport, sport->saved_reg[8], UBMR);
	imx_uart_writel(sport, sport->saved_reg[9], IMX21_UTS);
	imx_uart_writel(sport, sport->saved_reg[0], UCR1);
	imx_uart_writel(sport, sport->saved_reg[1] | UCR2_SRST, UCR2);
	imx_uart_writel(sport, sport->saved_reg[2], UCR3);
	imx_uart_writel(sport, sport->saved_reg[3], UCR4);
2403 2404 2405
	sport->context_saved = false;
}

2406
static void imx_uart_save_context(struct imx_port *sport)
2407 2408
{
	/* Save necessary regs */
2409 2410 2411 2412 2413 2414 2415 2416 2417 2418
	sport->saved_reg[0] = imx_uart_readl(sport, UCR1);
	sport->saved_reg[1] = imx_uart_readl(sport, UCR2);
	sport->saved_reg[2] = imx_uart_readl(sport, UCR3);
	sport->saved_reg[3] = imx_uart_readl(sport, UCR4);
	sport->saved_reg[4] = imx_uart_readl(sport, UFCR);
	sport->saved_reg[5] = imx_uart_readl(sport, UESC);
	sport->saved_reg[6] = imx_uart_readl(sport, UTIM);
	sport->saved_reg[7] = imx_uart_readl(sport, UBIR);
	sport->saved_reg[8] = imx_uart_readl(sport, UBMR);
	sport->saved_reg[9] = imx_uart_readl(sport, IMX21_UTS);
2419 2420 2421
	sport->context_saved = true;
}

2422
static void imx_uart_enable_wakeup(struct imx_port *sport, bool on)
2423
{
2424
	u32 ucr3;
2425

2426
	ucr3 = imx_uart_readl(sport, UCR3);
2427
	if (on) {
2428
		imx_uart_writel(sport, USR1_AWAKE, USR1);
2429 2430 2431
		ucr3 |= UCR3_AWAKEN;
	} else {
		ucr3 &= ~UCR3_AWAKEN;
2432
	}
2433
	imx_uart_writel(sport, ucr3, UCR3);
2434

2435
	if (sport->have_rtscts) {
2436
		u32 ucr1 = imx_uart_readl(sport, UCR1);
2437
		if (on)
2438
			ucr1 |= UCR1_RTSDEN;
2439
		else
2440 2441
			ucr1 &= ~UCR1_RTSDEN;
		imx_uart_writel(sport, ucr1, UCR1);
2442
	}
2443 2444
}

2445
static int imx_uart_suspend_noirq(struct device *dev)
2446
{
2447
	struct imx_port *sport = dev_get_drvdata(dev);
2448

2449
	imx_uart_save_context(sport);
2450 2451 2452 2453 2454 2455

	clk_disable(sport->clk_ipg);

	return 0;
}

2456
static int imx_uart_resume_noirq(struct device *dev)
2457
{
2458
	struct imx_port *sport = dev_get_drvdata(dev);
2459 2460 2461 2462 2463 2464
	int ret;

	ret = clk_enable(sport->clk_ipg);
	if (ret)
		return ret;

2465
	imx_uart_restore_context(sport);
2466 2467 2468 2469

	return 0;
}

2470
static int imx_uart_suspend(struct device *dev)
2471
{
2472
	struct imx_port *sport = dev_get_drvdata(dev);
2473
	int ret;
2474

2475
	uart_suspend_port(&imx_uart_uart_driver, &sport->port);
2476
	disable_irq(sport->port.irq);
2477

2478 2479 2480 2481 2482
	ret = clk_prepare_enable(sport->clk_ipg);
	if (ret)
		return ret;

	/* enable wakeup from i.MX UART */
2483
	imx_uart_enable_wakeup(sport, true);
2484 2485

	return 0;
2486 2487
}

2488
static int imx_uart_resume(struct device *dev)
2489
{
2490
	struct imx_port *sport = dev_get_drvdata(dev);
2491 2492

	/* disable wakeup from i.MX UART */
2493
	imx_uart_enable_wakeup(sport, false);
2494

2495
	uart_resume_port(&imx_uart_uart_driver, &sport->port);
2496
	enable_irq(sport->port.irq);
2497

2498
	clk_disable_unprepare(sport->clk_ipg);
2499

2500 2501 2502
	return 0;
}

2503
static int imx_uart_freeze(struct device *dev)
2504
{
2505
	struct imx_port *sport = dev_get_drvdata(dev);
2506

2507
	uart_suspend_port(&imx_uart_uart_driver, &sport->port);
2508

2509
	return clk_prepare_enable(sport->clk_ipg);
2510 2511
}

2512
static int imx_uart_thaw(struct device *dev)
2513
{
2514
	struct imx_port *sport = dev_get_drvdata(dev);
2515

2516
	uart_resume_port(&imx_uart_uart_driver, &sport->port);
2517

2518
	clk_disable_unprepare(sport->clk_ipg);
2519 2520 2521 2522

	return 0;
}

2523 2524 2525 2526 2527 2528 2529 2530 2531 2532
static const struct dev_pm_ops imx_uart_pm_ops = {
	.suspend_noirq = imx_uart_suspend_noirq,
	.resume_noirq = imx_uart_resume_noirq,
	.freeze_noirq = imx_uart_suspend_noirq,
	.restore_noirq = imx_uart_resume_noirq,
	.suspend = imx_uart_suspend,
	.resume = imx_uart_resume,
	.freeze = imx_uart_freeze,
	.thaw = imx_uart_thaw,
	.restore = imx_uart_thaw,
2533 2534
};

2535 2536 2537
static struct platform_driver imx_uart_platform_driver = {
	.probe = imx_uart_probe,
	.remove = imx_uart_remove,
L
Linus Torvalds 已提交
2538

2539 2540 2541
	.id_table = imx_uart_devtype,
	.driver = {
		.name = "imx-uart",
2542
		.of_match_table = imx_uart_dt_ids,
2543
		.pm = &imx_uart_pm_ops,
2544
	},
L
Linus Torvalds 已提交
2545 2546
};

2547
static int __init imx_uart_init(void)
L
Linus Torvalds 已提交
2548
{
2549
	int ret = uart_register_driver(&imx_uart_uart_driver);
L
Linus Torvalds 已提交
2550 2551 2552 2553

	if (ret)
		return ret;

2554
	ret = platform_driver_register(&imx_uart_platform_driver);
L
Linus Torvalds 已提交
2555
	if (ret != 0)
2556
		uart_unregister_driver(&imx_uart_uart_driver);
L
Linus Torvalds 已提交
2557

2558
	return ret;
L
Linus Torvalds 已提交
2559 2560
}

2561
static void __exit imx_uart_exit(void)
L
Linus Torvalds 已提交
2562
{
2563 2564
	platform_driver_unregister(&imx_uart_platform_driver);
	uart_unregister_driver(&imx_uart_uart_driver);
L
Linus Torvalds 已提交
2565 2566
}

2567 2568
module_init(imx_uart_init);
module_exit(imx_uart_exit);
L
Linus Torvalds 已提交
2569 2570 2571 2572

MODULE_AUTHOR("Sascha Hauer");
MODULE_DESCRIPTION("IMX generic serial port driver");
MODULE_LICENSE("GPL");
2573
MODULE_ALIAS("platform:imx-uart");