提交 e4316d6f 编写于 作者: R Ryder Lee 提交者: Matthias Brugger

arm: dts: mt7623: update usb related nodes

The current usb related nodes are out-of-date, so we make them be
consistent with the binding documents.
Signed-off-by: NRyder Lee <ryder.lee@mediatek.com>
Signed-off-by: NMatthias Brugger <matthias.bgg@gmail.com>
上级 a336ba44
...@@ -680,7 +680,7 @@ usb1: usb@1a1c0000 { ...@@ -680,7 +680,7 @@ usb1: usb@1a1c0000 {
interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_LOW>; interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_LOW>;
clocks = <&hifsys CLK_HIFSYS_USB0PHY>, clocks = <&hifsys CLK_HIFSYS_USB0PHY>,
<&topckgen CLK_TOP_ETHIF_SEL>; <&topckgen CLK_TOP_ETHIF_SEL>;
clock-names = "sys_ck", "free_ck"; clock-names = "sys_ck", "ref_ck";
power-domains = <&scpsys MT2701_POWER_DOMAIN_HIF>; power-domains = <&scpsys MT2701_POWER_DOMAIN_HIF>;
phys = <&u2port0 PHY_TYPE_USB2>, <&u3port0 PHY_TYPE_USB3>; phys = <&u2port0 PHY_TYPE_USB2>, <&u3port0 PHY_TYPE_USB3>;
status = "disabled"; status = "disabled";
...@@ -690,8 +690,6 @@ u3phy1: usb-phy@1a1c4000 { ...@@ -690,8 +690,6 @@ u3phy1: usb-phy@1a1c4000 {
compatible = "mediatek,mt7623-u3phy", compatible = "mediatek,mt7623-u3phy",
"mediatek,mt2701-u3phy"; "mediatek,mt2701-u3phy";
reg = <0 0x1a1c4000 0 0x0700>; reg = <0 0x1a1c4000 0 0x0700>;
clocks = <&clk26m>;
clock-names = "u3phya_ref";
#address-cells = <2>; #address-cells = <2>;
#size-cells = <2>; #size-cells = <2>;
ranges; ranges;
...@@ -699,12 +697,16 @@ u3phy1: usb-phy@1a1c4000 { ...@@ -699,12 +697,16 @@ u3phy1: usb-phy@1a1c4000 {
u2port0: usb-phy@1a1c4800 { u2port0: usb-phy@1a1c4800 {
reg = <0 0x1a1c4800 0 0x0100>; reg = <0 0x1a1c4800 0 0x0100>;
clocks = <&topckgen CLK_TOP_USB_PHY48M>;
clock-names = "ref";
#phy-cells = <1>; #phy-cells = <1>;
status = "okay"; status = "okay";
}; };
u3port0: usb-phy@1a1c4900 { u3port0: usb-phy@1a1c4900 {
reg = <0 0x1a1c4900 0 0x0700>; reg = <0 0x1a1c4900 0 0x0700>;
clocks = <&clk26m>;
clock-names = "ref";
#phy-cells = <1>; #phy-cells = <1>;
status = "okay"; status = "okay";
}; };
...@@ -719,7 +721,7 @@ usb2: usb@1a240000 { ...@@ -719,7 +721,7 @@ usb2: usb@1a240000 {
interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_LOW>; interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_LOW>;
clocks = <&hifsys CLK_HIFSYS_USB1PHY>, clocks = <&hifsys CLK_HIFSYS_USB1PHY>,
<&topckgen CLK_TOP_ETHIF_SEL>; <&topckgen CLK_TOP_ETHIF_SEL>;
clock-names = "sys_ck", "free_ck"; clock-names = "sys_ck", "ref_ck";
power-domains = <&scpsys MT2701_POWER_DOMAIN_HIF>; power-domains = <&scpsys MT2701_POWER_DOMAIN_HIF>;
phys = <&u2port1 PHY_TYPE_USB2>, <&u3port1 PHY_TYPE_USB3>; phys = <&u2port1 PHY_TYPE_USB2>, <&u3port1 PHY_TYPE_USB3>;
status = "disabled"; status = "disabled";
...@@ -729,8 +731,6 @@ u3phy2: usb-phy@1a244000 { ...@@ -729,8 +731,6 @@ u3phy2: usb-phy@1a244000 {
compatible = "mediatek,mt7623-u3phy", compatible = "mediatek,mt7623-u3phy",
"mediatek,mt2701-u3phy"; "mediatek,mt2701-u3phy";
reg = <0 0x1a244000 0 0x0700>; reg = <0 0x1a244000 0 0x0700>;
clocks = <&clk26m>;
clock-names = "u3phya_ref";
#address-cells = <2>; #address-cells = <2>;
#size-cells = <2>; #size-cells = <2>;
ranges; ranges;
...@@ -738,12 +738,16 @@ u3phy2: usb-phy@1a244000 { ...@@ -738,12 +738,16 @@ u3phy2: usb-phy@1a244000 {
u2port1: usb-phy@1a244800 { u2port1: usb-phy@1a244800 {
reg = <0 0x1a244800 0 0x0100>; reg = <0 0x1a244800 0 0x0100>;
clocks = <&topckgen CLK_TOP_USB_PHY48M>;
clock-names = "ref";
#phy-cells = <1>; #phy-cells = <1>;
status = "okay"; status = "okay";
}; };
u3port1: usb-phy@1a244900 { u3port1: usb-phy@1a244900 {
reg = <0 0x1a244900 0 0x0700>; reg = <0 0x1a244900 0 0x0700>;
clocks = <&clk26m>;
clock-names = "ref";
#phy-cells = <1>; #phy-cells = <1>;
status = "okay"; status = "okay";
}; };
......
Markdown is supported
0% .
You are about to add 0 people to the discussion. Proceed with caution.
先完成此消息的编辑!
想要评论请 注册