vce_v3_0.c 26.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34
/*
 * Copyright 2014 Advanced Micro Devices, Inc.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * Authors: Christian König <christian.koenig@amd.com>
 */

#include <linux/firmware.h>
#include <drm/drmP.h>
#include "amdgpu.h"
#include "amdgpu_vce.h"
#include "vid.h"
#include "vce/vce_3_0_d.h"
#include "vce/vce_3_0_sh_mask.h"
35 36
#include "oss/oss_3_0_d.h"
#include "oss/oss_3_0_sh_mask.h"
37
#include "gca/gfx_8_0_d.h"
38 39
#include "smu/smu_7_1_2_d.h"
#include "smu/smu_7_1_2_sh_mask.h"
40 41 42
#include "gca/gfx_8_0_d.h"
#include "gca/gfx_8_0_sh_mask.h"

43 44 45

#define GRBM_GFX_INDEX__VCE_INSTANCE__SHIFT	0x04
#define GRBM_GFX_INDEX__VCE_INSTANCE_MASK	0x10
46 47
#define GRBM_GFX_INDEX__VCE_ALL_PIPE		0x07

48 49 50
#define mmVCE_LMI_VCPU_CACHE_40BIT_BAR0	0x8616
#define mmVCE_LMI_VCPU_CACHE_40BIT_BAR1	0x8617
#define mmVCE_LMI_VCPU_CACHE_40BIT_BAR2	0x8618
51 52
#define mmGRBM_GFX_INDEX_DEFAULT 0xE0000000

J
jimqu 已提交
53
#define VCE_STATUS_VCPU_REPORT_FW_LOADED_MASK	0x02
54

55 56 57 58
#define VCE_V3_0_FW_SIZE	(384 * 1024)
#define VCE_V3_0_STACK_SIZE	(64 * 1024)
#define VCE_V3_0_DATA_SIZE	((16 * 1024 * AMDGPU_MAX_VCE_HANDLES) + (52 * 1024))

59 60
#define FW_52_8_3	((52 << 24) | (8 << 16) | (3 << 8))

61 62 63
#define GET_VCE_INSTANCE(i)  ((i) << GRBM_GFX_INDEX__VCE_INSTANCE__SHIFT \
					| GRBM_GFX_INDEX__VCE_ALL_PIPE)

64
static void vce_v3_0_mc_resume(struct amdgpu_device *adev, int idx);
65 66
static void vce_v3_0_set_ring_funcs(struct amdgpu_device *adev);
static void vce_v3_0_set_irq_funcs(struct amdgpu_device *adev);
J
jimqu 已提交
67
static int vce_v3_0_wait_for_idle(void *handle);
R
Rex Zhu 已提交
68 69
static int vce_v3_0_set_clockgating_state(void *handle,
					  enum amd_clockgating_state state);
70 71 72 73 74 75 76
/**
 * vce_v3_0_ring_get_rptr - get read pointer
 *
 * @ring: amdgpu_ring pointer
 *
 * Returns the current hardware read pointer
 */
77
static uint64_t vce_v3_0_ring_get_rptr(struct amdgpu_ring *ring)
78 79
{
	struct amdgpu_device *adev = ring->adev;
80 81 82 83 84 85 86 87
	u32 v;

	mutex_lock(&adev->grbm_idx_mutex);
	if (adev->vce.harvest_config == 0 ||
		adev->vce.harvest_config == AMDGPU_VCE_HARVEST_VCE1)
		WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(0));
	else if (adev->vce.harvest_config == AMDGPU_VCE_HARVEST_VCE0)
		WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(1));
88 89

	if (ring == &adev->vce.ring[0])
90
		v = RREG32(mmVCE_RB_RPTR);
91
	else if (ring == &adev->vce.ring[1])
92
		v = RREG32(mmVCE_RB_RPTR2);
93
	else
94 95 96 97 98 99
		v = RREG32(mmVCE_RB_RPTR3);

	WREG32(mmGRBM_GFX_INDEX, mmGRBM_GFX_INDEX_DEFAULT);
	mutex_unlock(&adev->grbm_idx_mutex);

	return v;
100 101 102 103 104 105 106 107 108
}

/**
 * vce_v3_0_ring_get_wptr - get write pointer
 *
 * @ring: amdgpu_ring pointer
 *
 * Returns the current hardware write pointer
 */
109
static uint64_t vce_v3_0_ring_get_wptr(struct amdgpu_ring *ring)
110 111
{
	struct amdgpu_device *adev = ring->adev;
112 113 114 115 116 117 118 119
	u32 v;

	mutex_lock(&adev->grbm_idx_mutex);
	if (adev->vce.harvest_config == 0 ||
		adev->vce.harvest_config == AMDGPU_VCE_HARVEST_VCE1)
		WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(0));
	else if (adev->vce.harvest_config == AMDGPU_VCE_HARVEST_VCE0)
		WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(1));
120 121

	if (ring == &adev->vce.ring[0])
122
		v = RREG32(mmVCE_RB_WPTR);
123
	else if (ring == &adev->vce.ring[1])
124
		v = RREG32(mmVCE_RB_WPTR2);
125
	else
126 127 128 129 130 131
		v = RREG32(mmVCE_RB_WPTR3);

	WREG32(mmGRBM_GFX_INDEX, mmGRBM_GFX_INDEX_DEFAULT);
	mutex_unlock(&adev->grbm_idx_mutex);

	return v;
132 133 134 135 136 137 138 139 140 141 142 143 144
}

/**
 * vce_v3_0_ring_set_wptr - set write pointer
 *
 * @ring: amdgpu_ring pointer
 *
 * Commits the write pointer to the hardware
 */
static void vce_v3_0_ring_set_wptr(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;

145 146 147 148 149 150 151
	mutex_lock(&adev->grbm_idx_mutex);
	if (adev->vce.harvest_config == 0 ||
		adev->vce.harvest_config == AMDGPU_VCE_HARVEST_VCE1)
		WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(0));
	else if (adev->vce.harvest_config == AMDGPU_VCE_HARVEST_VCE0)
		WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(1));

152
	if (ring == &adev->vce.ring[0])
153
		WREG32(mmVCE_RB_WPTR, lower_32_bits(ring->wptr));
154
	else if (ring == &adev->vce.ring[1])
155
		WREG32(mmVCE_RB_WPTR2, lower_32_bits(ring->wptr));
156
	else
157
		WREG32(mmVCE_RB_WPTR3, lower_32_bits(ring->wptr));
158 159 160

	WREG32(mmGRBM_GFX_INDEX, mmGRBM_GFX_INDEX_DEFAULT);
	mutex_unlock(&adev->grbm_idx_mutex);
161 162
}

163 164
static void vce_v3_0_override_vce_clock_gating(struct amdgpu_device *adev, bool override)
{
165
	WREG32_FIELD(VCE_RB_ARB_CTRL, VCE_CGTT_OVERRIDE, override ? 1 : 0);
166 167 168 169 170
}

static void vce_v3_0_set_vce_sw_clock_gating(struct amdgpu_device *adev,
					     bool gated)
{
171
	u32 data;
172

173 174 175
	/* Set Override to disable Clock Gating */
	vce_v3_0_override_vce_clock_gating(adev, true);

176 177 178 179 180
	/* This function enables MGCG which is controlled by firmware.
	   With the clocks in the gated state the core is still
	   accessible but the firmware will throttle the clocks on the
	   fly as necessary.
	*/
181
	if (!gated) {
182
		data = RREG32(mmVCE_CLOCK_GATING_B);
183 184
		data |= 0x1ff;
		data &= ~0xef0000;
185
		WREG32(mmVCE_CLOCK_GATING_B, data);
186

187
		data = RREG32(mmVCE_UENC_CLOCK_GATING);
188 189
		data |= 0x3ff000;
		data &= ~0xffc00000;
190
		WREG32(mmVCE_UENC_CLOCK_GATING, data);
191

192
		data = RREG32(mmVCE_UENC_CLOCK_GATING_2);
193
		data |= 0x2;
194
		data &= ~0x00010000;
195
		WREG32(mmVCE_UENC_CLOCK_GATING_2, data);
196

197
		data = RREG32(mmVCE_UENC_REG_CLOCK_GATING);
198
		data |= 0x37f;
199
		WREG32(mmVCE_UENC_REG_CLOCK_GATING, data);
200

201
		data = RREG32(mmVCE_UENC_DMA_DCLK_CTRL);
202
		data |= VCE_UENC_DMA_DCLK_CTRL__WRDMCLK_FORCEON_MASK |
203 204 205
			VCE_UENC_DMA_DCLK_CTRL__RDDMCLK_FORCEON_MASK |
			VCE_UENC_DMA_DCLK_CTRL__REGCLK_FORCEON_MASK  |
			0x8;
206
		WREG32(mmVCE_UENC_DMA_DCLK_CTRL, data);
207
	} else {
208
		data = RREG32(mmVCE_CLOCK_GATING_B);
209 210
		data &= ~0x80010;
		data |= 0xe70008;
211
		WREG32(mmVCE_CLOCK_GATING_B, data);
212

213
		data = RREG32(mmVCE_UENC_CLOCK_GATING);
214
		data |= 0xffc00000;
215
		WREG32(mmVCE_UENC_CLOCK_GATING, data);
216

217
		data = RREG32(mmVCE_UENC_CLOCK_GATING_2);
218
		data |= 0x10000;
219
		WREG32(mmVCE_UENC_CLOCK_GATING_2, data);
220

221
		data = RREG32(mmVCE_UENC_REG_CLOCK_GATING);
222
		data &= ~0x3ff;
223
		WREG32(mmVCE_UENC_REG_CLOCK_GATING, data);
224

225
		data = RREG32(mmVCE_UENC_DMA_DCLK_CTRL);
226
		data &= ~(VCE_UENC_DMA_DCLK_CTRL__WRDMCLK_FORCEON_MASK |
227 228 229
			  VCE_UENC_DMA_DCLK_CTRL__RDDMCLK_FORCEON_MASK |
			  VCE_UENC_DMA_DCLK_CTRL__REGCLK_FORCEON_MASK  |
			  0x8);
230
		WREG32(mmVCE_UENC_DMA_DCLK_CTRL, data);
231 232 233 234
	}
	vce_v3_0_override_vce_clock_gating(adev, false);
}

J
jimqu 已提交
235 236 237 238 239 240
static int vce_v3_0_firmware_loaded(struct amdgpu_device *adev)
{
	int i, j;

	for (i = 0; i < 10; ++i) {
		for (j = 0; j < 100; ++j) {
J
jimqu 已提交
241 242
			uint32_t status = RREG32(mmVCE_STATUS);

J
jimqu 已提交
243 244 245 246 247 248
			if (status & VCE_STATUS_VCPU_REPORT_FW_LOADED_MASK)
				return 0;
			mdelay(10);
		}

		DRM_ERROR("VCE not responding, trying to reset the ECPU!!!\n");
249
		WREG32_FIELD(VCE_SOFT_RESET, ECPU_SOFT_RESET, 1);
J
jimqu 已提交
250
		mdelay(10);
251
		WREG32_FIELD(VCE_SOFT_RESET, ECPU_SOFT_RESET, 0);
J
jimqu 已提交
252 253 254 255 256 257
		mdelay(10);
	}

	return -ETIMEDOUT;
}

258 259 260 261 262 263 264 265 266 267
/**
 * vce_v3_0_start - start VCE block
 *
 * @adev: amdgpu_device pointer
 *
 * Setup and start the VCE block
 */
static int vce_v3_0_start(struct amdgpu_device *adev)
{
	struct amdgpu_ring *ring;
J
jimqu 已提交
268 269
	int idx, r;

270 271
	mutex_lock(&adev->grbm_idx_mutex);
	for (idx = 0; idx < 2; ++idx) {
272 273 274
		if (adev->vce.harvest_config & (1 << idx))
			continue;

275
		WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(idx));
276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301

		/* Program instance 0 reg space for two instances or instance 0 case
		program instance 1 reg space for only instance 1 available case */
		if (idx != 1 || adev->vce.harvest_config == AMDGPU_VCE_HARVEST_VCE0) {
			ring = &adev->vce.ring[0];
			WREG32(mmVCE_RB_RPTR, lower_32_bits(ring->wptr));
			WREG32(mmVCE_RB_WPTR, lower_32_bits(ring->wptr));
			WREG32(mmVCE_RB_BASE_LO, ring->gpu_addr);
			WREG32(mmVCE_RB_BASE_HI, upper_32_bits(ring->gpu_addr));
			WREG32(mmVCE_RB_SIZE, ring->ring_size / 4);

			ring = &adev->vce.ring[1];
			WREG32(mmVCE_RB_RPTR2, lower_32_bits(ring->wptr));
			WREG32(mmVCE_RB_WPTR2, lower_32_bits(ring->wptr));
			WREG32(mmVCE_RB_BASE_LO2, ring->gpu_addr);
			WREG32(mmVCE_RB_BASE_HI2, upper_32_bits(ring->gpu_addr));
			WREG32(mmVCE_RB_SIZE2, ring->ring_size / 4);

			ring = &adev->vce.ring[2];
			WREG32(mmVCE_RB_RPTR3, lower_32_bits(ring->wptr));
			WREG32(mmVCE_RB_WPTR3, lower_32_bits(ring->wptr));
			WREG32(mmVCE_RB_BASE_LO3, ring->gpu_addr);
			WREG32(mmVCE_RB_BASE_HI3, upper_32_bits(ring->gpu_addr));
			WREG32(mmVCE_RB_SIZE3, ring->ring_size / 4);
		}

302
		vce_v3_0_mc_resume(adev, idx);
303
		WREG32_FIELD(VCE_STATUS, JOB_BUSY, 1);
J
jimqu 已提交
304

305 306 307
		if (adev->asic_type >= CHIP_STONEY)
			WREG32_P(mmVCE_VCPU_CNTL, 1, ~0x200001);
		else
308
			WREG32_FIELD(VCE_VCPU_CNTL, CLK_EN, 1);
309

310
		WREG32_FIELD(VCE_SOFT_RESET, ECPU_SOFT_RESET, 0);
J
jimqu 已提交
311 312 313
		mdelay(100);

		r = vce_v3_0_firmware_loaded(adev);
314 315

		/* clear BUSY flag */
316
		WREG32_FIELD(VCE_STATUS, JOB_BUSY, 0);
317

318 319 320 321 322 323
		if (r) {
			DRM_ERROR("VCE not responding, giving up!!!\n");
			mutex_unlock(&adev->grbm_idx_mutex);
			return r;
		}
	}
324

325
	WREG32(mmGRBM_GFX_INDEX, mmGRBM_GFX_INDEX_DEFAULT);
326
	mutex_unlock(&adev->grbm_idx_mutex);
327

J
jimqu 已提交
328 329
	return 0;
}
330

J
jimqu 已提交
331 332 333 334 335 336 337 338 339
static int vce_v3_0_stop(struct amdgpu_device *adev)
{
	int idx;

	mutex_lock(&adev->grbm_idx_mutex);
	for (idx = 0; idx < 2; ++idx) {
		if (adev->vce.harvest_config & (1 << idx))
			continue;

340
		WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(idx));
J
jimqu 已提交
341 342 343 344

		if (adev->asic_type >= CHIP_STONEY)
			WREG32_P(mmVCE_VCPU_CNTL, 0, ~0x200001);
		else
345 346
			WREG32_FIELD(VCE_VCPU_CNTL, CLK_EN, 0);

J
jimqu 已提交
347
		/* hold on ECPU */
348
		WREG32_FIELD(VCE_SOFT_RESET, ECPU_SOFT_RESET, 1);
J
jimqu 已提交
349

R
Rex Zhu 已提交
350 351
		/* clear VCE STATUS */
		WREG32(mmVCE_STATUS, 0);
J
jimqu 已提交
352 353
	}

354
	WREG32(mmGRBM_GFX_INDEX, mmGRBM_GFX_INDEX_DEFAULT);
J
jimqu 已提交
355
	mutex_unlock(&adev->grbm_idx_mutex);
356 357 358 359

	return 0;
}

360 361 362 363 364 365 366 367
#define ixVCE_HARVEST_FUSE_MACRO__ADDRESS     0xC0014074
#define VCE_HARVEST_FUSE_MACRO__SHIFT       27
#define VCE_HARVEST_FUSE_MACRO__MASK        0x18000000

static unsigned vce_v3_0_get_harvest_config(struct amdgpu_device *adev)
{
	u32 tmp;

368
	/* Fiji, Stoney, Polaris10, Polaris11, Polaris12 are single pipe */
369
	if ((adev->asic_type == CHIP_FIJI) ||
370
	    (adev->asic_type == CHIP_STONEY) ||
371
	    (adev->asic_type == CHIP_POLARIS10) ||
372 373
	    (adev->asic_type == CHIP_POLARIS11) ||
	    (adev->asic_type == CHIP_POLARIS12))
374
		return AMDGPU_VCE_HARVEST_VCE1;
375 376

	/* Tonga and CZ are dual or single pipe */
377
	if (adev->flags & AMD_IS_APU)
378 379 380 381 382 383 384 385 386 387
		tmp = (RREG32_SMC(ixVCE_HARVEST_FUSE_MACRO__ADDRESS) &
		       VCE_HARVEST_FUSE_MACRO__MASK) >>
			VCE_HARVEST_FUSE_MACRO__SHIFT;
	else
		tmp = (RREG32_SMC(ixCC_HARVEST_FUSES) &
		       CC_HARVEST_FUSES__VCE_DISABLE_MASK) >>
			CC_HARVEST_FUSES__VCE_DISABLE__SHIFT;

	switch (tmp) {
	case 1:
388
		return AMDGPU_VCE_HARVEST_VCE0;
389
	case 2:
390
		return AMDGPU_VCE_HARVEST_VCE1;
391
	case 3:
392
		return AMDGPU_VCE_HARVEST_VCE0 | AMDGPU_VCE_HARVEST_VCE1;
393
	default:
394
		return 0;
395 396 397
	}
}

398
static int vce_v3_0_early_init(void *handle)
399
{
400 401
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

402 403 404 405 406 407 408
	adev->vce.harvest_config = vce_v3_0_get_harvest_config(adev);

	if ((adev->vce.harvest_config &
	     (AMDGPU_VCE_HARVEST_VCE0 | AMDGPU_VCE_HARVEST_VCE1)) ==
	    (AMDGPU_VCE_HARVEST_VCE0 | AMDGPU_VCE_HARVEST_VCE1))
		return -ENOENT;

409
	adev->vce.num_rings = 3;
410

411 412 413 414 415 416
	vce_v3_0_set_ring_funcs(adev);
	vce_v3_0_set_irq_funcs(adev);

	return 0;
}

417
static int vce_v3_0_sw_init(void *handle)
418
{
419
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
420
	struct amdgpu_ring *ring;
421
	int r, i;
422 423

	/* VCE */
424
	r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 167, &adev->vce.irq);
425 426 427
	if (r)
		return r;

428 429
	r = amdgpu_vce_sw_init(adev, VCE_V3_0_FW_SIZE +
		(VCE_V3_0_STACK_SIZE + VCE_V3_0_DATA_SIZE) * 2);
430 431 432
	if (r)
		return r;

433 434 435
	/* 52.8.3 required for 3 ring support */
	if (adev->vce.fw_version < FW_52_8_3)
		adev->vce.num_rings = 2;
436 437 438 439 440

	r = amdgpu_vce_resume(adev);
	if (r)
		return r;

441 442 443
	for (i = 0; i < adev->vce.num_rings; i++) {
		ring = &adev->vce.ring[i];
		sprintf(ring->name, "vce%d", i);
444
		r = amdgpu_ring_init(adev, ring, 512, &adev->vce.irq, 0);
445 446 447
		if (r)
			return r;
	}
448 449 450 451

	return r;
}

452
static int vce_v3_0_sw_fini(void *handle)
453 454
{
	int r;
455
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
456 457 458 459 460

	r = amdgpu_vce_suspend(adev);
	if (r)
		return r;

461
	return amdgpu_vce_sw_fini(adev);
462 463
}

464
static int vce_v3_0_hw_init(void *handle)
465
{
466
	int r, i;
467
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
468

469 470 471
	vce_v3_0_override_vce_clock_gating(adev, true);
	if (!(adev->flags & AMD_IS_APU))
		amdgpu_asic_set_vce_clocks(adev, 10000, 10000);
472

473 474
	for (i = 0; i < adev->vce.num_rings; i++)
		adev->vce.ring[i].ready = false;
475

476
	for (i = 0; i < adev->vce.num_rings; i++) {
477 478 479 480 481
		r = amdgpu_ring_test_ring(&adev->vce.ring[i]);
		if (r)
			return r;
		else
			adev->vce.ring[i].ready = true;
482 483 484 485 486 487 488
	}

	DRM_INFO("VCE initialized successfully.\n");

	return 0;
}

489
static int vce_v3_0_hw_fini(void *handle)
490
{
J
jimqu 已提交
491 492 493 494 495 496 497
	int r;
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	r = vce_v3_0_wait_for_idle(handle);
	if (r)
		return r;

R
Rex Zhu 已提交
498 499
	vce_v3_0_stop(adev);
	return vce_v3_0_set_clockgating_state(adev, AMD_CG_STATE_GATE);
500 501
}

502
static int vce_v3_0_suspend(void *handle)
503 504
{
	int r;
505
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
506 507 508 509 510

	r = vce_v3_0_hw_fini(adev);
	if (r)
		return r;

511
	return amdgpu_vce_suspend(adev);
512 513
}

514
static int vce_v3_0_resume(void *handle)
515 516
{
	int r;
517
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
518 519 520 521 522

	r = amdgpu_vce_resume(adev);
	if (r)
		return r;

523
	return vce_v3_0_hw_init(adev);
524 525
}

526
static void vce_v3_0_mc_resume(struct amdgpu_device *adev, int idx)
527 528 529 530 531 532
{
	uint32_t offset, size;

	WREG32_P(mmVCE_CLOCK_GATING_A, 0, ~(1 << 16));
	WREG32_P(mmVCE_UENC_CLOCK_GATING, 0x1FF000, ~0xFF9FF000);
	WREG32_P(mmVCE_UENC_REG_CLOCK_GATING, 0x3F, ~0x3F);
533
	WREG32(mmVCE_CLOCK_GATING_B, 0x1FF);
534 535 536 537 538 539

	WREG32(mmVCE_LMI_CTRL, 0x00398000);
	WREG32_P(mmVCE_LMI_CACHE_CTRL, 0x0, ~0x1);
	WREG32(mmVCE_LMI_SWAP_CNTL, 0);
	WREG32(mmVCE_LMI_SWAP_CNTL1, 0);
	WREG32(mmVCE_LMI_VM_CTRL, 0);
540 541
	WREG32_OR(mmVCE_VCPU_CNTL, 0x00100000);

542 543 544 545 546 547
	if (adev->asic_type >= CHIP_STONEY) {
		WREG32(mmVCE_LMI_VCPU_CACHE_40BIT_BAR0, (adev->vce.gpu_addr >> 8));
		WREG32(mmVCE_LMI_VCPU_CACHE_40BIT_BAR1, (adev->vce.gpu_addr >> 8));
		WREG32(mmVCE_LMI_VCPU_CACHE_40BIT_BAR2, (adev->vce.gpu_addr >> 8));
	} else
		WREG32(mmVCE_LMI_VCPU_CACHE_40BIT_BAR, (adev->vce.gpu_addr >> 8));
548
	offset = AMDGPU_VCE_FIRMWARE_OFFSET;
549
	size = VCE_V3_0_FW_SIZE;
550 551 552
	WREG32(mmVCE_VCPU_CACHE_OFFSET0, offset & 0x7fffffff);
	WREG32(mmVCE_VCPU_CACHE_SIZE0, size);

553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571
	if (idx == 0) {
		offset += size;
		size = VCE_V3_0_STACK_SIZE;
		WREG32(mmVCE_VCPU_CACHE_OFFSET1, offset & 0x7fffffff);
		WREG32(mmVCE_VCPU_CACHE_SIZE1, size);
		offset += size;
		size = VCE_V3_0_DATA_SIZE;
		WREG32(mmVCE_VCPU_CACHE_OFFSET2, offset & 0x7fffffff);
		WREG32(mmVCE_VCPU_CACHE_SIZE2, size);
	} else {
		offset += size + VCE_V3_0_STACK_SIZE + VCE_V3_0_DATA_SIZE;
		size = VCE_V3_0_STACK_SIZE;
		WREG32(mmVCE_VCPU_CACHE_OFFSET1, offset & 0xfffffff);
		WREG32(mmVCE_VCPU_CACHE_SIZE1, size);
		offset += size;
		size = VCE_V3_0_DATA_SIZE;
		WREG32(mmVCE_VCPU_CACHE_OFFSET2, offset & 0xfffffff);
		WREG32(mmVCE_VCPU_CACHE_SIZE2, size);
	}
572 573

	WREG32_P(mmVCE_LMI_CTRL2, 0x0, ~0x100);
574
	WREG32_FIELD(VCE_SYS_INT_EN, VCE_SYS_INT_TRAP_INTERRUPT_EN, 1);
575 576
}

577
static bool vce_v3_0_is_idle(void *handle)
578
{
579
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
580 581
	u32 mask = 0;

582 583
	mask |= (adev->vce.harvest_config & AMDGPU_VCE_HARVEST_VCE0) ? 0 : SRBM_STATUS2__VCE0_BUSY_MASK;
	mask |= (adev->vce.harvest_config & AMDGPU_VCE_HARVEST_VCE1) ? 0 : SRBM_STATUS2__VCE1_BUSY_MASK;
584 585

	return !(RREG32(mmSRBM_STATUS2) & mask);
586 587
}

588
static int vce_v3_0_wait_for_idle(void *handle)
589 590
{
	unsigned i;
591
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
592

593 594
	for (i = 0; i < adev->usec_timeout; i++)
		if (vce_v3_0_is_idle(handle))
595
			return 0;
596

597 598 599
	return -ETIMEDOUT;
}

600 601 602 603 604
#define  VCE_STATUS_VCPU_REPORT_AUTO_BUSY_MASK  0x00000008L   /* AUTO_BUSY */
#define  VCE_STATUS_VCPU_REPORT_RB0_BUSY_MASK   0x00000010L   /* RB0_BUSY */
#define  VCE_STATUS_VCPU_REPORT_RB1_BUSY_MASK   0x00000020L   /* RB1_BUSY */
#define  AMDGPU_VCE_STATUS_BUSY_MASK (VCE_STATUS_VCPU_REPORT_AUTO_BUSY_MASK | \
				      VCE_STATUS_VCPU_REPORT_RB0_BUSY_MASK)
605

606
static bool vce_v3_0_check_soft_reset(void *handle)
607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	u32 srbm_soft_reset = 0;

	/* According to VCE team , we should use VCE_STATUS instead
	 * SRBM_STATUS.VCE_BUSY bit for busy status checking.
	 * GRBM_GFX_INDEX.INSTANCE_INDEX is used to specify which VCE
	 * instance's registers are accessed
	 * (0 for 1st instance, 10 for 2nd instance).
	 *
	 *VCE_STATUS
	 *|UENC|ACPI|AUTO ACTIVE|RB1 |RB0 |RB2 |          |FW_LOADED|JOB |
	 *|----+----+-----------+----+----+----+----------+---------+----|
	 *|bit8|bit7|    bit6   |bit5|bit4|bit3|   bit2   |  bit1   |bit0|
	 *
	 * VCE team suggest use bit 3--bit 6 for busy status check
	 */
624
	mutex_lock(&adev->grbm_idx_mutex);
625
	WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(0));
626 627 628 629
	if (RREG32(mmVCE_STATUS) & AMDGPU_VCE_STATUS_BUSY_MASK) {
		srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VCE0, 1);
		srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VCE1, 1);
	}
630
	WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(1));
631 632 633 634
	if (RREG32(mmVCE_STATUS) & AMDGPU_VCE_STATUS_BUSY_MASK) {
		srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VCE0, 1);
		srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VCE1, 1);
	}
635
	WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(0));
636
	mutex_unlock(&adev->grbm_idx_mutex);
637 638 639

	if (srbm_soft_reset) {
		adev->vce.srbm_soft_reset = srbm_soft_reset;
640
		return true;
641 642
	} else {
		adev->vce.srbm_soft_reset = 0;
643
		return false;
644 645 646
	}
}

647
static int vce_v3_0_soft_reset(void *handle)
648
{
649
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
650 651
	u32 srbm_soft_reset;

652
	if (!adev->vce.srbm_soft_reset)
653 654 655 656 657
		return 0;
	srbm_soft_reset = adev->vce.srbm_soft_reset;

	if (srbm_soft_reset) {
		u32 tmp;
658

659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681
		tmp = RREG32(mmSRBM_SOFT_RESET);
		tmp |= srbm_soft_reset;
		dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
		WREG32(mmSRBM_SOFT_RESET, tmp);
		tmp = RREG32(mmSRBM_SOFT_RESET);

		udelay(50);

		tmp &= ~srbm_soft_reset;
		WREG32(mmSRBM_SOFT_RESET, tmp);
		tmp = RREG32(mmSRBM_SOFT_RESET);

		/* Wait a little for things to settle down */
		udelay(50);
	}

	return 0;
}

static int vce_v3_0_pre_soft_reset(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

682
	if (!adev->vce.srbm_soft_reset)
683 684 685 686 687 688 689 690 691 692 693 694
		return 0;

	mdelay(5);

	return vce_v3_0_suspend(adev);
}


static int vce_v3_0_post_soft_reset(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

695
	if (!adev->vce.srbm_soft_reset)
696
		return 0;
697

698 699
	mdelay(5);

700
	return vce_v3_0_resume(adev);
701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721
}

static int vce_v3_0_set_interrupt_state(struct amdgpu_device *adev,
					struct amdgpu_irq_src *source,
					unsigned type,
					enum amdgpu_interrupt_state state)
{
	uint32_t val = 0;

	if (state == AMDGPU_IRQ_STATE_ENABLE)
		val |= VCE_SYS_INT_EN__VCE_SYS_INT_TRAP_INTERRUPT_EN_MASK;

	WREG32_P(mmVCE_SYS_INT_EN, val, ~VCE_SYS_INT_EN__VCE_SYS_INT_TRAP_INTERRUPT_EN_MASK);
	return 0;
}

static int vce_v3_0_process_interrupt(struct amdgpu_device *adev,
				      struct amdgpu_irq_src *source,
				      struct amdgpu_iv_entry *entry)
{
	DRM_DEBUG("IH: VCE\n");
722

723
	WREG32_FIELD(VCE_SYS_INT_STATUS, VCE_SYS_INT_TRAP_INTERRUPT_INT, 1);
724

725
	switch (entry->src_data[0]) {
726 727
	case 0:
	case 1:
728
	case 2:
729
		amdgpu_fence_process(&adev->vce.ring[entry->src_data[0]]);
730 731 732
		break;
	default:
		DRM_ERROR("Unhandled interrupt: %d %d\n",
733
			  entry->src_id, entry->src_data[0]);
734 735 736 737 738 739
		break;
	}

	return 0;
}

740 741
static int vce_v3_0_set_clockgating_state(void *handle,
					  enum amd_clockgating_state state)
742
{
743 744 745 746
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
	int i;

747
	if (!(adev->cg_flags & AMD_CG_SUPPORT_VCE_MGCG))
748 749 750 751 752 753 754 755
		return 0;

	mutex_lock(&adev->grbm_idx_mutex);
	for (i = 0; i < 2; i++) {
		/* Program VCE Instance 0 or 1 if not harvested */
		if (adev->vce.harvest_config & (1 << i))
			continue;

756
		WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(i));
757

R
Rex Zhu 已提交
758
		if (!enable) {
759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774
			/* initialize VCE_CLOCK_GATING_A: Clock ON/OFF delay */
			uint32_t data = RREG32(mmVCE_CLOCK_GATING_A);
			data &= ~(0xf | 0xff0);
			data |= ((0x0 << 0) | (0x04 << 4));
			WREG32(mmVCE_CLOCK_GATING_A, data);

			/* initialize VCE_UENC_CLOCK_GATING: Clock ON/OFF delay */
			data = RREG32(mmVCE_UENC_CLOCK_GATING);
			data &= ~(0xf | 0xff0);
			data |= ((0x0 << 0) | (0x04 << 4));
			WREG32(mmVCE_UENC_CLOCK_GATING, data);
		}

		vce_v3_0_set_vce_sw_clock_gating(adev, enable);
	}

775
	WREG32(mmGRBM_GFX_INDEX, mmGRBM_GFX_INDEX_DEFAULT);
776 777
	mutex_unlock(&adev->grbm_idx_mutex);

778 779 780
	return 0;
}

781 782
static int vce_v3_0_set_powergating_state(void *handle,
					  enum amd_powergating_state state)
783 784 785 786 787 788 789 790
{
	/* This doesn't actually powergate the VCE block.
	 * That's done in the dpm code via the SMC.  This
	 * just re-inits the block as necessary.  The actual
	 * gating still happens in the dpm code.  We should
	 * revisit this when there is a cleaner line between
	 * the smc and the hw blocks
	 */
791
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
792
	int ret = 0;
793

794
	if (state == AMD_PG_STATE_GATE) {
795 796 797
		ret = vce_v3_0_stop(adev);
		if (ret)
			goto out;
798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814
	} else {
		ret = vce_v3_0_start(adev);
		if (ret)
			goto out;
	}

out:
	return ret;
}

static void vce_v3_0_get_clockgating_state(void *handle, u32 *flags)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	int data;

	mutex_lock(&adev->pm.mutex);

815 816 817 818 819 820
	if (adev->flags & AMD_IS_APU)
		data = RREG32_SMC(ixCURRENT_PG_STATUS_APU);
	else
		data = RREG32_SMC(ixCURRENT_PG_STATUS);

	if (data & CURRENT_PG_STATUS__VCE_PG_STATUS_MASK) {
821 822 823 824 825 826 827 828 829 830 831 832 833
		DRM_INFO("Cannot get clockgating state when VCE is powergated.\n");
		goto out;
	}

	WREG32_FIELD(GRBM_GFX_INDEX, VCE_INSTANCE, 0);

	/* AMD_CG_SUPPORT_VCE_MGCG */
	data = RREG32(mmVCE_CLOCK_GATING_A);
	if (data & (0x04 << 4))
		*flags |= AMD_CG_SUPPORT_VCE_MGCG;

out:
	mutex_unlock(&adev->pm.mutex);
834 835
}

836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868
static void vce_v3_0_ring_emit_ib(struct amdgpu_ring *ring,
		struct amdgpu_ib *ib, unsigned int vm_id, bool ctx_switch)
{
	amdgpu_ring_write(ring, VCE_CMD_IB_VM);
	amdgpu_ring_write(ring, vm_id);
	amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
	amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
	amdgpu_ring_write(ring, ib->length_dw);
}

static void vce_v3_0_emit_vm_flush(struct amdgpu_ring *ring,
			 unsigned int vm_id, uint64_t pd_addr)
{
	amdgpu_ring_write(ring, VCE_CMD_UPDATE_PTB);
	amdgpu_ring_write(ring, vm_id);
	amdgpu_ring_write(ring, pd_addr >> 12);

	amdgpu_ring_write(ring, VCE_CMD_FLUSH_TLB);
	amdgpu_ring_write(ring, vm_id);
	amdgpu_ring_write(ring, VCE_CMD_END);
}

static void vce_v3_0_emit_pipeline_sync(struct amdgpu_ring *ring)
{
	uint32_t seq = ring->fence_drv.sync_seq;
	uint64_t addr = ring->fence_drv.gpu_addr;

	amdgpu_ring_write(ring, VCE_CMD_WAIT_GE);
	amdgpu_ring_write(ring, lower_32_bits(addr));
	amdgpu_ring_write(ring, upper_32_bits(addr));
	amdgpu_ring_write(ring, seq);
}

869
static const struct amd_ip_funcs vce_v3_0_ip_funcs = {
870
	.name = "vce_v3_0",
871 872 873 874 875 876 877 878 879 880
	.early_init = vce_v3_0_early_init,
	.late_init = NULL,
	.sw_init = vce_v3_0_sw_init,
	.sw_fini = vce_v3_0_sw_fini,
	.hw_init = vce_v3_0_hw_init,
	.hw_fini = vce_v3_0_hw_fini,
	.suspend = vce_v3_0_suspend,
	.resume = vce_v3_0_resume,
	.is_idle = vce_v3_0_is_idle,
	.wait_for_idle = vce_v3_0_wait_for_idle,
881 882
	.check_soft_reset = vce_v3_0_check_soft_reset,
	.pre_soft_reset = vce_v3_0_pre_soft_reset,
883
	.soft_reset = vce_v3_0_soft_reset,
884
	.post_soft_reset = vce_v3_0_post_soft_reset,
885 886
	.set_clockgating_state = vce_v3_0_set_clockgating_state,
	.set_powergating_state = vce_v3_0_set_powergating_state,
887
	.get_clockgating_state = vce_v3_0_get_clockgating_state,
888 889
};

890
static const struct amdgpu_ring_funcs vce_v3_0_ring_phys_funcs = {
891
	.type = AMDGPU_RING_TYPE_VCE,
892 893
	.align_mask = 0xf,
	.nop = VCE_CMD_NO_OP,
894
	.support_64bit_ptrs = false,
895 896 897 898
	.get_rptr = vce_v3_0_ring_get_rptr,
	.get_wptr = vce_v3_0_ring_get_wptr,
	.set_wptr = vce_v3_0_ring_set_wptr,
	.parse_cs = amdgpu_vce_ring_parse_cs,
899 900 901 902
	.emit_frame_size =
		4 + /* vce_v3_0_emit_pipeline_sync */
		6, /* amdgpu_vce_ring_emit_fence x1 no user fence */
	.emit_ib_size = 5, /* vce_v3_0_ring_emit_ib */
903 904 905 906
	.emit_ib = amdgpu_vce_ring_emit_ib,
	.emit_fence = amdgpu_vce_ring_emit_fence,
	.test_ring = amdgpu_vce_ring_test_ring,
	.test_ib = amdgpu_vce_ring_test_ib,
907
	.insert_nop = amdgpu_ring_insert_nop,
908
	.pad_ib = amdgpu_ring_generic_pad_ib,
909 910
	.begin_use = amdgpu_vce_ring_begin_use,
	.end_use = amdgpu_vce_ring_end_use,
911 912
};

913
static const struct amdgpu_ring_funcs vce_v3_0_ring_vm_funcs = {
914
	.type = AMDGPU_RING_TYPE_VCE,
915 916
	.align_mask = 0xf,
	.nop = VCE_CMD_NO_OP,
917
	.support_64bit_ptrs = false,
918 919 920
	.get_rptr = vce_v3_0_ring_get_rptr,
	.get_wptr = vce_v3_0_ring_get_wptr,
	.set_wptr = vce_v3_0_ring_set_wptr,
921
	.parse_cs = amdgpu_vce_ring_parse_cs_vm,
922 923 924 925 926
	.emit_frame_size =
		6 + /* vce_v3_0_emit_vm_flush */
		4 + /* vce_v3_0_emit_pipeline_sync */
		6 + 6, /* amdgpu_vce_ring_emit_fence x2 vm fence */
	.emit_ib_size = 4, /* amdgpu_vce_ring_emit_ib */
927 928 929 930 931 932 933 934 935 936 937 938
	.emit_ib = vce_v3_0_ring_emit_ib,
	.emit_vm_flush = vce_v3_0_emit_vm_flush,
	.emit_pipeline_sync = vce_v3_0_emit_pipeline_sync,
	.emit_fence = amdgpu_vce_ring_emit_fence,
	.test_ring = amdgpu_vce_ring_test_ring,
	.test_ib = amdgpu_vce_ring_test_ib,
	.insert_nop = amdgpu_ring_insert_nop,
	.pad_ib = amdgpu_ring_generic_pad_ib,
	.begin_use = amdgpu_vce_ring_begin_use,
	.end_use = amdgpu_vce_ring_end_use,
};

939 940
static void vce_v3_0_set_ring_funcs(struct amdgpu_device *adev)
{
941 942
	int i;

943 944 945 946 947 948 949 950 951
	if (adev->asic_type >= CHIP_STONEY) {
		for (i = 0; i < adev->vce.num_rings; i++)
			adev->vce.ring[i].funcs = &vce_v3_0_ring_vm_funcs;
		DRM_INFO("VCE enabled in VM mode\n");
	} else {
		for (i = 0; i < adev->vce.num_rings; i++)
			adev->vce.ring[i].funcs = &vce_v3_0_ring_phys_funcs;
		DRM_INFO("VCE enabled in physical mode\n");
	}
952 953 954 955 956 957 958 959 960 961 962 963
}

static const struct amdgpu_irq_src_funcs vce_v3_0_irq_funcs = {
	.set = vce_v3_0_set_interrupt_state,
	.process = vce_v3_0_process_interrupt,
};

static void vce_v3_0_set_irq_funcs(struct amdgpu_device *adev)
{
	adev->vce.irq.num_types = 1;
	adev->vce.irq.funcs = &vce_v3_0_irq_funcs;
};
964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990

const struct amdgpu_ip_block_version vce_v3_0_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_VCE,
	.major = 3,
	.minor = 0,
	.rev = 0,
	.funcs = &vce_v3_0_ip_funcs,
};

const struct amdgpu_ip_block_version vce_v3_1_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_VCE,
	.major = 3,
	.minor = 1,
	.rev = 0,
	.funcs = &vce_v3_0_ip_funcs,
};

const struct amdgpu_ip_block_version vce_v3_4_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_VCE,
	.major = 3,
	.minor = 4,
	.rev = 0,
	.funcs = &vce_v3_0_ip_funcs,
};