vce_v3_0.c 25.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34
/*
 * Copyright 2014 Advanced Micro Devices, Inc.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * Authors: Christian König <christian.koenig@amd.com>
 */

#include <linux/firmware.h>
#include <drm/drmP.h>
#include "amdgpu.h"
#include "amdgpu_vce.h"
#include "vid.h"
#include "vce/vce_3_0_d.h"
#include "vce/vce_3_0_sh_mask.h"
35 36
#include "oss/oss_3_0_d.h"
#include "oss/oss_3_0_sh_mask.h"
37
#include "gca/gfx_8_0_d.h"
38 39
#include "smu/smu_7_1_2_d.h"
#include "smu/smu_7_1_2_sh_mask.h"
40 41 42
#include "gca/gfx_8_0_d.h"
#include "gca/gfx_8_0_sh_mask.h"

43 44 45

#define GRBM_GFX_INDEX__VCE_INSTANCE__SHIFT	0x04
#define GRBM_GFX_INDEX__VCE_INSTANCE_MASK	0x10
46 47
#define GRBM_GFX_INDEX__VCE_ALL_PIPE		0x07

48 49 50
#define mmVCE_LMI_VCPU_CACHE_40BIT_BAR0	0x8616
#define mmVCE_LMI_VCPU_CACHE_40BIT_BAR1	0x8617
#define mmVCE_LMI_VCPU_CACHE_40BIT_BAR2	0x8618
51 52
#define mmGRBM_GFX_INDEX_DEFAULT 0xE0000000

J
jimqu 已提交
53
#define VCE_STATUS_VCPU_REPORT_FW_LOADED_MASK	0x02
54

55 56 57 58
#define VCE_V3_0_FW_SIZE	(384 * 1024)
#define VCE_V3_0_STACK_SIZE	(64 * 1024)
#define VCE_V3_0_DATA_SIZE	((16 * 1024 * AMDGPU_MAX_VCE_HANDLES) + (52 * 1024))

59 60
#define FW_52_8_3	((52 << 24) | (8 << 16) | (3 << 8))

61 62 63
#define GET_VCE_INSTANCE(i)  ((i) << GRBM_GFX_INDEX__VCE_INSTANCE__SHIFT \
					| GRBM_GFX_INDEX__VCE_ALL_PIPE)

64
static void vce_v3_0_mc_resume(struct amdgpu_device *adev, int idx);
65 66
static void vce_v3_0_set_ring_funcs(struct amdgpu_device *adev);
static void vce_v3_0_set_irq_funcs(struct amdgpu_device *adev);
J
jimqu 已提交
67
static int vce_v3_0_wait_for_idle(void *handle);
R
Rex Zhu 已提交
68 69
static int vce_v3_0_set_clockgating_state(void *handle,
					  enum amd_clockgating_state state);
70 71 72 73 74 75 76
/**
 * vce_v3_0_ring_get_rptr - get read pointer
 *
 * @ring: amdgpu_ring pointer
 *
 * Returns the current hardware read pointer
 */
77
static uint64_t vce_v3_0_ring_get_rptr(struct amdgpu_ring *ring)
78 79 80 81 82
{
	struct amdgpu_device *adev = ring->adev;

	if (ring == &adev->vce.ring[0])
		return RREG32(mmVCE_RB_RPTR);
83
	else if (ring == &adev->vce.ring[1])
84
		return RREG32(mmVCE_RB_RPTR2);
85 86
	else
		return RREG32(mmVCE_RB_RPTR3);
87 88 89 90 91 92 93 94 95
}

/**
 * vce_v3_0_ring_get_wptr - get write pointer
 *
 * @ring: amdgpu_ring pointer
 *
 * Returns the current hardware write pointer
 */
96
static uint64_t vce_v3_0_ring_get_wptr(struct amdgpu_ring *ring)
97 98 99 100 101
{
	struct amdgpu_device *adev = ring->adev;

	if (ring == &adev->vce.ring[0])
		return RREG32(mmVCE_RB_WPTR);
102
	else if (ring == &adev->vce.ring[1])
103
		return RREG32(mmVCE_RB_WPTR2);
104 105
	else
		return RREG32(mmVCE_RB_WPTR3);
106 107 108 109 110 111 112 113 114 115 116 117 118 119
}

/**
 * vce_v3_0_ring_set_wptr - set write pointer
 *
 * @ring: amdgpu_ring pointer
 *
 * Commits the write pointer to the hardware
 */
static void vce_v3_0_ring_set_wptr(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;

	if (ring == &adev->vce.ring[0])
120
		WREG32(mmVCE_RB_WPTR, lower_32_bits(ring->wptr));
121
	else if (ring == &adev->vce.ring[1])
122
		WREG32(mmVCE_RB_WPTR2, lower_32_bits(ring->wptr));
123
	else
124
		WREG32(mmVCE_RB_WPTR3, lower_32_bits(ring->wptr));
125 126
}

127 128
static void vce_v3_0_override_vce_clock_gating(struct amdgpu_device *adev, bool override)
{
129
	WREG32_FIELD(VCE_RB_ARB_CTRL, VCE_CGTT_OVERRIDE, override ? 1 : 0);
130 131 132 133 134
}

static void vce_v3_0_set_vce_sw_clock_gating(struct amdgpu_device *adev,
					     bool gated)
{
135
	u32 data;
136

137 138 139
	/* Set Override to disable Clock Gating */
	vce_v3_0_override_vce_clock_gating(adev, true);

140 141 142 143 144
	/* This function enables MGCG which is controlled by firmware.
	   With the clocks in the gated state the core is still
	   accessible but the firmware will throttle the clocks on the
	   fly as necessary.
	*/
145
	if (!gated) {
146
		data = RREG32(mmVCE_CLOCK_GATING_B);
147 148
		data |= 0x1ff;
		data &= ~0xef0000;
149
		WREG32(mmVCE_CLOCK_GATING_B, data);
150

151
		data = RREG32(mmVCE_UENC_CLOCK_GATING);
152 153
		data |= 0x3ff000;
		data &= ~0xffc00000;
154
		WREG32(mmVCE_UENC_CLOCK_GATING, data);
155

156
		data = RREG32(mmVCE_UENC_CLOCK_GATING_2);
157
		data |= 0x2;
158
		data &= ~0x00010000;
159
		WREG32(mmVCE_UENC_CLOCK_GATING_2, data);
160

161
		data = RREG32(mmVCE_UENC_REG_CLOCK_GATING);
162
		data |= 0x37f;
163
		WREG32(mmVCE_UENC_REG_CLOCK_GATING, data);
164

165
		data = RREG32(mmVCE_UENC_DMA_DCLK_CTRL);
166
		data |= VCE_UENC_DMA_DCLK_CTRL__WRDMCLK_FORCEON_MASK |
167 168 169
			VCE_UENC_DMA_DCLK_CTRL__RDDMCLK_FORCEON_MASK |
			VCE_UENC_DMA_DCLK_CTRL__REGCLK_FORCEON_MASK  |
			0x8;
170
		WREG32(mmVCE_UENC_DMA_DCLK_CTRL, data);
171
	} else {
172
		data = RREG32(mmVCE_CLOCK_GATING_B);
173 174
		data &= ~0x80010;
		data |= 0xe70008;
175
		WREG32(mmVCE_CLOCK_GATING_B, data);
176

177
		data = RREG32(mmVCE_UENC_CLOCK_GATING);
178
		data |= 0xffc00000;
179
		WREG32(mmVCE_UENC_CLOCK_GATING, data);
180

181
		data = RREG32(mmVCE_UENC_CLOCK_GATING_2);
182
		data |= 0x10000;
183
		WREG32(mmVCE_UENC_CLOCK_GATING_2, data);
184

185
		data = RREG32(mmVCE_UENC_REG_CLOCK_GATING);
186
		data &= ~0x3ff;
187
		WREG32(mmVCE_UENC_REG_CLOCK_GATING, data);
188

189
		data = RREG32(mmVCE_UENC_DMA_DCLK_CTRL);
190
		data &= ~(VCE_UENC_DMA_DCLK_CTRL__WRDMCLK_FORCEON_MASK |
191 192 193
			  VCE_UENC_DMA_DCLK_CTRL__RDDMCLK_FORCEON_MASK |
			  VCE_UENC_DMA_DCLK_CTRL__REGCLK_FORCEON_MASK  |
			  0x8);
194
		WREG32(mmVCE_UENC_DMA_DCLK_CTRL, data);
195 196 197 198
	}
	vce_v3_0_override_vce_clock_gating(adev, false);
}

J
jimqu 已提交
199 200 201 202 203 204
static int vce_v3_0_firmware_loaded(struct amdgpu_device *adev)
{
	int i, j;

	for (i = 0; i < 10; ++i) {
		for (j = 0; j < 100; ++j) {
J
jimqu 已提交
205 206
			uint32_t status = RREG32(mmVCE_STATUS);

J
jimqu 已提交
207 208 209 210 211 212
			if (status & VCE_STATUS_VCPU_REPORT_FW_LOADED_MASK)
				return 0;
			mdelay(10);
		}

		DRM_ERROR("VCE not responding, trying to reset the ECPU!!!\n");
213
		WREG32_FIELD(VCE_SOFT_RESET, ECPU_SOFT_RESET, 1);
J
jimqu 已提交
214
		mdelay(10);
215
		WREG32_FIELD(VCE_SOFT_RESET, ECPU_SOFT_RESET, 0);
J
jimqu 已提交
216 217 218 219 220 221
		mdelay(10);
	}

	return -ETIMEDOUT;
}

222 223 224 225 226 227 228 229 230 231
/**
 * vce_v3_0_start - start VCE block
 *
 * @adev: amdgpu_device pointer
 *
 * Setup and start the VCE block
 */
static int vce_v3_0_start(struct amdgpu_device *adev)
{
	struct amdgpu_ring *ring;
J
jimqu 已提交
232 233 234
	int idx, r;

	ring = &adev->vce.ring[0];
235 236
	WREG32(mmVCE_RB_RPTR, lower_32_bits(ring->wptr));
	WREG32(mmVCE_RB_WPTR, lower_32_bits(ring->wptr));
J
jimqu 已提交
237 238 239 240 241
	WREG32(mmVCE_RB_BASE_LO, ring->gpu_addr);
	WREG32(mmVCE_RB_BASE_HI, upper_32_bits(ring->gpu_addr));
	WREG32(mmVCE_RB_SIZE, ring->ring_size / 4);

	ring = &adev->vce.ring[1];
242 243
	WREG32(mmVCE_RB_RPTR2, lower_32_bits(ring->wptr));
	WREG32(mmVCE_RB_WPTR2, lower_32_bits(ring->wptr));
J
jimqu 已提交
244 245 246
	WREG32(mmVCE_RB_BASE_LO2, ring->gpu_addr);
	WREG32(mmVCE_RB_BASE_HI2, upper_32_bits(ring->gpu_addr));
	WREG32(mmVCE_RB_SIZE2, ring->ring_size / 4);
247

248
	ring = &adev->vce.ring[2];
249 250
	WREG32(mmVCE_RB_RPTR3, lower_32_bits(ring->wptr));
	WREG32(mmVCE_RB_WPTR3, lower_32_bits(ring->wptr));
251 252 253 254
	WREG32(mmVCE_RB_BASE_LO3, ring->gpu_addr);
	WREG32(mmVCE_RB_BASE_HI3, upper_32_bits(ring->gpu_addr));
	WREG32(mmVCE_RB_SIZE3, ring->ring_size / 4);

255 256
	mutex_lock(&adev->grbm_idx_mutex);
	for (idx = 0; idx < 2; ++idx) {
257 258 259
		if (adev->vce.harvest_config & (1 << idx))
			continue;

260
		WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(idx));
261
		vce_v3_0_mc_resume(adev, idx);
262
		WREG32_FIELD(VCE_STATUS, JOB_BUSY, 1);
J
jimqu 已提交
263

264 265 266
		if (adev->asic_type >= CHIP_STONEY)
			WREG32_P(mmVCE_VCPU_CNTL, 1, ~0x200001);
		else
267
			WREG32_FIELD(VCE_VCPU_CNTL, CLK_EN, 1);
268

269
		WREG32_FIELD(VCE_SOFT_RESET, ECPU_SOFT_RESET, 0);
J
jimqu 已提交
270 271 272
		mdelay(100);

		r = vce_v3_0_firmware_loaded(adev);
273 274

		/* clear BUSY flag */
275
		WREG32_FIELD(VCE_STATUS, JOB_BUSY, 0);
276

277 278 279 280 281 282
		if (r) {
			DRM_ERROR("VCE not responding, giving up!!!\n");
			mutex_unlock(&adev->grbm_idx_mutex);
			return r;
		}
	}
283

284
	WREG32(mmGRBM_GFX_INDEX, mmGRBM_GFX_INDEX_DEFAULT);
285
	mutex_unlock(&adev->grbm_idx_mutex);
286

J
jimqu 已提交
287 288
	return 0;
}
289

J
jimqu 已提交
290 291 292 293 294 295 296 297 298
static int vce_v3_0_stop(struct amdgpu_device *adev)
{
	int idx;

	mutex_lock(&adev->grbm_idx_mutex);
	for (idx = 0; idx < 2; ++idx) {
		if (adev->vce.harvest_config & (1 << idx))
			continue;

299
		WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(idx));
J
jimqu 已提交
300 301 302 303

		if (adev->asic_type >= CHIP_STONEY)
			WREG32_P(mmVCE_VCPU_CNTL, 0, ~0x200001);
		else
304 305
			WREG32_FIELD(VCE_VCPU_CNTL, CLK_EN, 0);

J
jimqu 已提交
306
		/* hold on ECPU */
307
		WREG32_FIELD(VCE_SOFT_RESET, ECPU_SOFT_RESET, 1);
J
jimqu 已提交
308

R
Rex Zhu 已提交
309 310
		/* clear VCE STATUS */
		WREG32(mmVCE_STATUS, 0);
J
jimqu 已提交
311 312
	}

313
	WREG32(mmGRBM_GFX_INDEX, mmGRBM_GFX_INDEX_DEFAULT);
J
jimqu 已提交
314
	mutex_unlock(&adev->grbm_idx_mutex);
315 316 317 318

	return 0;
}

319 320 321 322 323 324 325 326
#define ixVCE_HARVEST_FUSE_MACRO__ADDRESS     0xC0014074
#define VCE_HARVEST_FUSE_MACRO__SHIFT       27
#define VCE_HARVEST_FUSE_MACRO__MASK        0x18000000

static unsigned vce_v3_0_get_harvest_config(struct amdgpu_device *adev)
{
	u32 tmp;

327
	/* Fiji, Stoney, Polaris10, Polaris11, Polaris12 are single pipe */
328
	if ((adev->asic_type == CHIP_FIJI) ||
329
	    (adev->asic_type == CHIP_STONEY) ||
330
	    (adev->asic_type == CHIP_POLARIS10) ||
331 332
	    (adev->asic_type == CHIP_POLARIS11) ||
	    (adev->asic_type == CHIP_POLARIS12))
333
		return AMDGPU_VCE_HARVEST_VCE1;
334 335

	/* Tonga and CZ are dual or single pipe */
336
	if (adev->flags & AMD_IS_APU)
337 338 339 340 341 342 343 344 345 346
		tmp = (RREG32_SMC(ixVCE_HARVEST_FUSE_MACRO__ADDRESS) &
		       VCE_HARVEST_FUSE_MACRO__MASK) >>
			VCE_HARVEST_FUSE_MACRO__SHIFT;
	else
		tmp = (RREG32_SMC(ixCC_HARVEST_FUSES) &
		       CC_HARVEST_FUSES__VCE_DISABLE_MASK) >>
			CC_HARVEST_FUSES__VCE_DISABLE__SHIFT;

	switch (tmp) {
	case 1:
347
		return AMDGPU_VCE_HARVEST_VCE0;
348
	case 2:
349
		return AMDGPU_VCE_HARVEST_VCE1;
350
	case 3:
351
		return AMDGPU_VCE_HARVEST_VCE0 | AMDGPU_VCE_HARVEST_VCE1;
352
	default:
353
		return 0;
354 355 356
	}
}

357
static int vce_v3_0_early_init(void *handle)
358
{
359 360
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

361 362 363 364 365 366 367
	adev->vce.harvest_config = vce_v3_0_get_harvest_config(adev);

	if ((adev->vce.harvest_config &
	     (AMDGPU_VCE_HARVEST_VCE0 | AMDGPU_VCE_HARVEST_VCE1)) ==
	    (AMDGPU_VCE_HARVEST_VCE0 | AMDGPU_VCE_HARVEST_VCE1))
		return -ENOENT;

368
	adev->vce.num_rings = 3;
369

370 371 372 373 374 375
	vce_v3_0_set_ring_funcs(adev);
	vce_v3_0_set_irq_funcs(adev);

	return 0;
}

376
static int vce_v3_0_sw_init(void *handle)
377
{
378
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
379
	struct amdgpu_ring *ring;
380
	int r, i;
381 382

	/* VCE */
383
	r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 167, &adev->vce.irq);
384 385 386
	if (r)
		return r;

387 388
	r = amdgpu_vce_sw_init(adev, VCE_V3_0_FW_SIZE +
		(VCE_V3_0_STACK_SIZE + VCE_V3_0_DATA_SIZE) * 2);
389 390 391
	if (r)
		return r;

392 393 394
	/* 52.8.3 required for 3 ring support */
	if (adev->vce.fw_version < FW_52_8_3)
		adev->vce.num_rings = 2;
395 396 397 398 399

	r = amdgpu_vce_resume(adev);
	if (r)
		return r;

400 401 402
	for (i = 0; i < adev->vce.num_rings; i++) {
		ring = &adev->vce.ring[i];
		sprintf(ring->name, "vce%d", i);
403
		r = amdgpu_ring_init(adev, ring, 512, &adev->vce.irq, 0);
404 405 406
		if (r)
			return r;
	}
407 408 409 410

	return r;
}

411
static int vce_v3_0_sw_fini(void *handle)
412 413
{
	int r;
414
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
415 416 417 418 419 420 421 422 423 424 425 426

	r = amdgpu_vce_suspend(adev);
	if (r)
		return r;

	r = amdgpu_vce_sw_fini(adev);
	if (r)
		return r;

	return r;
}

427
static int vce_v3_0_hw_init(void *handle)
428
{
429
	int r, i;
430
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
431

432 433 434
	vce_v3_0_override_vce_clock_gating(adev, true);
	if (!(adev->flags & AMD_IS_APU))
		amdgpu_asic_set_vce_clocks(adev, 10000, 10000);
435

436 437
	for (i = 0; i < adev->vce.num_rings; i++)
		adev->vce.ring[i].ready = false;
438

439
	for (i = 0; i < adev->vce.num_rings; i++) {
440 441 442 443 444
		r = amdgpu_ring_test_ring(&adev->vce.ring[i]);
		if (r)
			return r;
		else
			adev->vce.ring[i].ready = true;
445 446 447 448 449 450 451
	}

	DRM_INFO("VCE initialized successfully.\n");

	return 0;
}

452
static int vce_v3_0_hw_fini(void *handle)
453
{
J
jimqu 已提交
454 455 456 457 458 459 460
	int r;
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	r = vce_v3_0_wait_for_idle(handle);
	if (r)
		return r;

R
Rex Zhu 已提交
461 462
	vce_v3_0_stop(adev);
	return vce_v3_0_set_clockgating_state(adev, AMD_CG_STATE_GATE);
463 464
}

465
static int vce_v3_0_suspend(void *handle)
466 467
{
	int r;
468
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
469 470 471 472 473 474 475 476 477 478 479 480

	r = vce_v3_0_hw_fini(adev);
	if (r)
		return r;

	r = amdgpu_vce_suspend(adev);
	if (r)
		return r;

	return r;
}

481
static int vce_v3_0_resume(void *handle)
482 483
{
	int r;
484
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
485 486 487 488 489 490 491 492 493 494 495 496

	r = amdgpu_vce_resume(adev);
	if (r)
		return r;

	r = vce_v3_0_hw_init(adev);
	if (r)
		return r;

	return r;
}

497
static void vce_v3_0_mc_resume(struct amdgpu_device *adev, int idx)
498 499 500 501 502 503
{
	uint32_t offset, size;

	WREG32_P(mmVCE_CLOCK_GATING_A, 0, ~(1 << 16));
	WREG32_P(mmVCE_UENC_CLOCK_GATING, 0x1FF000, ~0xFF9FF000);
	WREG32_P(mmVCE_UENC_REG_CLOCK_GATING, 0x3F, ~0x3F);
504
	WREG32(mmVCE_CLOCK_GATING_B, 0x1FF);
505 506 507 508 509 510

	WREG32(mmVCE_LMI_CTRL, 0x00398000);
	WREG32_P(mmVCE_LMI_CACHE_CTRL, 0x0, ~0x1);
	WREG32(mmVCE_LMI_SWAP_CNTL, 0);
	WREG32(mmVCE_LMI_SWAP_CNTL1, 0);
	WREG32(mmVCE_LMI_VM_CTRL, 0);
511 512
	WREG32_OR(mmVCE_VCPU_CNTL, 0x00100000);

513 514 515 516 517 518
	if (adev->asic_type >= CHIP_STONEY) {
		WREG32(mmVCE_LMI_VCPU_CACHE_40BIT_BAR0, (adev->vce.gpu_addr >> 8));
		WREG32(mmVCE_LMI_VCPU_CACHE_40BIT_BAR1, (adev->vce.gpu_addr >> 8));
		WREG32(mmVCE_LMI_VCPU_CACHE_40BIT_BAR2, (adev->vce.gpu_addr >> 8));
	} else
		WREG32(mmVCE_LMI_VCPU_CACHE_40BIT_BAR, (adev->vce.gpu_addr >> 8));
519
	offset = AMDGPU_VCE_FIRMWARE_OFFSET;
520
	size = VCE_V3_0_FW_SIZE;
521 522 523
	WREG32(mmVCE_VCPU_CACHE_OFFSET0, offset & 0x7fffffff);
	WREG32(mmVCE_VCPU_CACHE_SIZE0, size);

524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542
	if (idx == 0) {
		offset += size;
		size = VCE_V3_0_STACK_SIZE;
		WREG32(mmVCE_VCPU_CACHE_OFFSET1, offset & 0x7fffffff);
		WREG32(mmVCE_VCPU_CACHE_SIZE1, size);
		offset += size;
		size = VCE_V3_0_DATA_SIZE;
		WREG32(mmVCE_VCPU_CACHE_OFFSET2, offset & 0x7fffffff);
		WREG32(mmVCE_VCPU_CACHE_SIZE2, size);
	} else {
		offset += size + VCE_V3_0_STACK_SIZE + VCE_V3_0_DATA_SIZE;
		size = VCE_V3_0_STACK_SIZE;
		WREG32(mmVCE_VCPU_CACHE_OFFSET1, offset & 0xfffffff);
		WREG32(mmVCE_VCPU_CACHE_SIZE1, size);
		offset += size;
		size = VCE_V3_0_DATA_SIZE;
		WREG32(mmVCE_VCPU_CACHE_OFFSET2, offset & 0xfffffff);
		WREG32(mmVCE_VCPU_CACHE_SIZE2, size);
	}
543 544

	WREG32_P(mmVCE_LMI_CTRL2, 0x0, ~0x100);
545
	WREG32_FIELD(VCE_SYS_INT_EN, VCE_SYS_INT_TRAP_INTERRUPT_EN, 1);
546 547
}

548
static bool vce_v3_0_is_idle(void *handle)
549
{
550
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
551 552
	u32 mask = 0;

553 554
	mask |= (adev->vce.harvest_config & AMDGPU_VCE_HARVEST_VCE0) ? 0 : SRBM_STATUS2__VCE0_BUSY_MASK;
	mask |= (adev->vce.harvest_config & AMDGPU_VCE_HARVEST_VCE1) ? 0 : SRBM_STATUS2__VCE1_BUSY_MASK;
555 556

	return !(RREG32(mmSRBM_STATUS2) & mask);
557 558
}

559
static int vce_v3_0_wait_for_idle(void *handle)
560 561
{
	unsigned i;
562
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
563

564 565
	for (i = 0; i < adev->usec_timeout; i++)
		if (vce_v3_0_is_idle(handle))
566
			return 0;
567

568 569 570
	return -ETIMEDOUT;
}

571 572 573 574 575
#define  VCE_STATUS_VCPU_REPORT_AUTO_BUSY_MASK  0x00000008L   /* AUTO_BUSY */
#define  VCE_STATUS_VCPU_REPORT_RB0_BUSY_MASK   0x00000010L   /* RB0_BUSY */
#define  VCE_STATUS_VCPU_REPORT_RB1_BUSY_MASK   0x00000020L   /* RB1_BUSY */
#define  AMDGPU_VCE_STATUS_BUSY_MASK (VCE_STATUS_VCPU_REPORT_AUTO_BUSY_MASK | \
				      VCE_STATUS_VCPU_REPORT_RB0_BUSY_MASK)
576

577
static bool vce_v3_0_check_soft_reset(void *handle)
578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	u32 srbm_soft_reset = 0;

	/* According to VCE team , we should use VCE_STATUS instead
	 * SRBM_STATUS.VCE_BUSY bit for busy status checking.
	 * GRBM_GFX_INDEX.INSTANCE_INDEX is used to specify which VCE
	 * instance's registers are accessed
	 * (0 for 1st instance, 10 for 2nd instance).
	 *
	 *VCE_STATUS
	 *|UENC|ACPI|AUTO ACTIVE|RB1 |RB0 |RB2 |          |FW_LOADED|JOB |
	 *|----+----+-----------+----+----+----+----------+---------+----|
	 *|bit8|bit7|    bit6   |bit5|bit4|bit3|   bit2   |  bit1   |bit0|
	 *
	 * VCE team suggest use bit 3--bit 6 for busy status check
	 */
595
	mutex_lock(&adev->grbm_idx_mutex);
596
	WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(0));
597 598 599 600
	if (RREG32(mmVCE_STATUS) & AMDGPU_VCE_STATUS_BUSY_MASK) {
		srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VCE0, 1);
		srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VCE1, 1);
	}
601
	WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(1));
602 603 604 605
	if (RREG32(mmVCE_STATUS) & AMDGPU_VCE_STATUS_BUSY_MASK) {
		srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VCE0, 1);
		srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VCE1, 1);
	}
606
	WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(0));
607
	mutex_unlock(&adev->grbm_idx_mutex);
608 609 610

	if (srbm_soft_reset) {
		adev->vce.srbm_soft_reset = srbm_soft_reset;
611
		return true;
612 613
	} else {
		adev->vce.srbm_soft_reset = 0;
614
		return false;
615 616 617
	}
}

618
static int vce_v3_0_soft_reset(void *handle)
619
{
620
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
621 622
	u32 srbm_soft_reset;

623
	if (!adev->vce.srbm_soft_reset)
624 625 626 627 628
		return 0;
	srbm_soft_reset = adev->vce.srbm_soft_reset;

	if (srbm_soft_reset) {
		u32 tmp;
629

630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652
		tmp = RREG32(mmSRBM_SOFT_RESET);
		tmp |= srbm_soft_reset;
		dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
		WREG32(mmSRBM_SOFT_RESET, tmp);
		tmp = RREG32(mmSRBM_SOFT_RESET);

		udelay(50);

		tmp &= ~srbm_soft_reset;
		WREG32(mmSRBM_SOFT_RESET, tmp);
		tmp = RREG32(mmSRBM_SOFT_RESET);

		/* Wait a little for things to settle down */
		udelay(50);
	}

	return 0;
}

static int vce_v3_0_pre_soft_reset(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

653
	if (!adev->vce.srbm_soft_reset)
654 655 656 657 658 659 660 661 662 663 664 665
		return 0;

	mdelay(5);

	return vce_v3_0_suspend(adev);
}


static int vce_v3_0_post_soft_reset(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

666
	if (!adev->vce.srbm_soft_reset)
667
		return 0;
668

669 670
	mdelay(5);

671
	return vce_v3_0_resume(adev);
672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692
}

static int vce_v3_0_set_interrupt_state(struct amdgpu_device *adev,
					struct amdgpu_irq_src *source,
					unsigned type,
					enum amdgpu_interrupt_state state)
{
	uint32_t val = 0;

	if (state == AMDGPU_IRQ_STATE_ENABLE)
		val |= VCE_SYS_INT_EN__VCE_SYS_INT_TRAP_INTERRUPT_EN_MASK;

	WREG32_P(mmVCE_SYS_INT_EN, val, ~VCE_SYS_INT_EN__VCE_SYS_INT_TRAP_INTERRUPT_EN_MASK);
	return 0;
}

static int vce_v3_0_process_interrupt(struct amdgpu_device *adev,
				      struct amdgpu_irq_src *source,
				      struct amdgpu_iv_entry *entry)
{
	DRM_DEBUG("IH: VCE\n");
693

694
	WREG32_FIELD(VCE_SYS_INT_STATUS, VCE_SYS_INT_TRAP_INTERRUPT_INT, 1);
695

696
	switch (entry->src_data[0]) {
697 698
	case 0:
	case 1:
699
	case 2:
700
		amdgpu_fence_process(&adev->vce.ring[entry->src_data[0]]);
701 702 703
		break;
	default:
		DRM_ERROR("Unhandled interrupt: %d %d\n",
704
			  entry->src_id, entry->src_data[0]);
705 706 707 708 709 710
		break;
	}

	return 0;
}

711 712
static int vce_v3_0_set_clockgating_state(void *handle,
					  enum amd_clockgating_state state)
713
{
714 715 716 717
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
	int i;

718
	if (!(adev->cg_flags & AMD_CG_SUPPORT_VCE_MGCG))
719 720 721 722 723 724 725 726
		return 0;

	mutex_lock(&adev->grbm_idx_mutex);
	for (i = 0; i < 2; i++) {
		/* Program VCE Instance 0 or 1 if not harvested */
		if (adev->vce.harvest_config & (1 << i))
			continue;

727
		WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(i));
728

R
Rex Zhu 已提交
729
		if (!enable) {
730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745
			/* initialize VCE_CLOCK_GATING_A: Clock ON/OFF delay */
			uint32_t data = RREG32(mmVCE_CLOCK_GATING_A);
			data &= ~(0xf | 0xff0);
			data |= ((0x0 << 0) | (0x04 << 4));
			WREG32(mmVCE_CLOCK_GATING_A, data);

			/* initialize VCE_UENC_CLOCK_GATING: Clock ON/OFF delay */
			data = RREG32(mmVCE_UENC_CLOCK_GATING);
			data &= ~(0xf | 0xff0);
			data |= ((0x0 << 0) | (0x04 << 4));
			WREG32(mmVCE_UENC_CLOCK_GATING, data);
		}

		vce_v3_0_set_vce_sw_clock_gating(adev, enable);
	}

746
	WREG32(mmGRBM_GFX_INDEX, mmGRBM_GFX_INDEX_DEFAULT);
747 748
	mutex_unlock(&adev->grbm_idx_mutex);

749 750 751
	return 0;
}

752 753
static int vce_v3_0_set_powergating_state(void *handle,
					  enum amd_powergating_state state)
754 755 756 757 758 759 760 761
{
	/* This doesn't actually powergate the VCE block.
	 * That's done in the dpm code via the SMC.  This
	 * just re-inits the block as necessary.  The actual
	 * gating still happens in the dpm code.  We should
	 * revisit this when there is a cleaner line between
	 * the smc and the hw blocks
	 */
762
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
763
	int ret = 0;
764

765
	if (state == AMD_PG_STATE_GATE) {
766 767 768
		ret = vce_v3_0_stop(adev);
		if (ret)
			goto out;
769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785
	} else {
		ret = vce_v3_0_start(adev);
		if (ret)
			goto out;
	}

out:
	return ret;
}

static void vce_v3_0_get_clockgating_state(void *handle, u32 *flags)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	int data;

	mutex_lock(&adev->pm.mutex);

786 787 788 789 790 791
	if (adev->flags & AMD_IS_APU)
		data = RREG32_SMC(ixCURRENT_PG_STATUS_APU);
	else
		data = RREG32_SMC(ixCURRENT_PG_STATUS);

	if (data & CURRENT_PG_STATUS__VCE_PG_STATUS_MASK) {
792 793 794 795 796 797 798 799 800 801 802 803 804
		DRM_INFO("Cannot get clockgating state when VCE is powergated.\n");
		goto out;
	}

	WREG32_FIELD(GRBM_GFX_INDEX, VCE_INSTANCE, 0);

	/* AMD_CG_SUPPORT_VCE_MGCG */
	data = RREG32(mmVCE_CLOCK_GATING_A);
	if (data & (0x04 << 4))
		*flags |= AMD_CG_SUPPORT_VCE_MGCG;

out:
	mutex_unlock(&adev->pm.mutex);
805 806
}

807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839
static void vce_v3_0_ring_emit_ib(struct amdgpu_ring *ring,
		struct amdgpu_ib *ib, unsigned int vm_id, bool ctx_switch)
{
	amdgpu_ring_write(ring, VCE_CMD_IB_VM);
	amdgpu_ring_write(ring, vm_id);
	amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
	amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
	amdgpu_ring_write(ring, ib->length_dw);
}

static void vce_v3_0_emit_vm_flush(struct amdgpu_ring *ring,
			 unsigned int vm_id, uint64_t pd_addr)
{
	amdgpu_ring_write(ring, VCE_CMD_UPDATE_PTB);
	amdgpu_ring_write(ring, vm_id);
	amdgpu_ring_write(ring, pd_addr >> 12);

	amdgpu_ring_write(ring, VCE_CMD_FLUSH_TLB);
	amdgpu_ring_write(ring, vm_id);
	amdgpu_ring_write(ring, VCE_CMD_END);
}

static void vce_v3_0_emit_pipeline_sync(struct amdgpu_ring *ring)
{
	uint32_t seq = ring->fence_drv.sync_seq;
	uint64_t addr = ring->fence_drv.gpu_addr;

	amdgpu_ring_write(ring, VCE_CMD_WAIT_GE);
	amdgpu_ring_write(ring, lower_32_bits(addr));
	amdgpu_ring_write(ring, upper_32_bits(addr));
	amdgpu_ring_write(ring, seq);
}

840
static const struct amd_ip_funcs vce_v3_0_ip_funcs = {
841
	.name = "vce_v3_0",
842 843 844 845 846 847 848 849 850 851
	.early_init = vce_v3_0_early_init,
	.late_init = NULL,
	.sw_init = vce_v3_0_sw_init,
	.sw_fini = vce_v3_0_sw_fini,
	.hw_init = vce_v3_0_hw_init,
	.hw_fini = vce_v3_0_hw_fini,
	.suspend = vce_v3_0_suspend,
	.resume = vce_v3_0_resume,
	.is_idle = vce_v3_0_is_idle,
	.wait_for_idle = vce_v3_0_wait_for_idle,
852 853
	.check_soft_reset = vce_v3_0_check_soft_reset,
	.pre_soft_reset = vce_v3_0_pre_soft_reset,
854
	.soft_reset = vce_v3_0_soft_reset,
855
	.post_soft_reset = vce_v3_0_post_soft_reset,
856 857
	.set_clockgating_state = vce_v3_0_set_clockgating_state,
	.set_powergating_state = vce_v3_0_set_powergating_state,
858
	.get_clockgating_state = vce_v3_0_get_clockgating_state,
859 860
};

861
static const struct amdgpu_ring_funcs vce_v3_0_ring_phys_funcs = {
862
	.type = AMDGPU_RING_TYPE_VCE,
863 864
	.align_mask = 0xf,
	.nop = VCE_CMD_NO_OP,
865
	.support_64bit_ptrs = false,
866 867 868 869
	.get_rptr = vce_v3_0_ring_get_rptr,
	.get_wptr = vce_v3_0_ring_get_wptr,
	.set_wptr = vce_v3_0_ring_set_wptr,
	.parse_cs = amdgpu_vce_ring_parse_cs,
870 871 872 873
	.emit_frame_size =
		4 + /* vce_v3_0_emit_pipeline_sync */
		6, /* amdgpu_vce_ring_emit_fence x1 no user fence */
	.emit_ib_size = 5, /* vce_v3_0_ring_emit_ib */
874 875 876 877
	.emit_ib = amdgpu_vce_ring_emit_ib,
	.emit_fence = amdgpu_vce_ring_emit_fence,
	.test_ring = amdgpu_vce_ring_test_ring,
	.test_ib = amdgpu_vce_ring_test_ib,
878
	.insert_nop = amdgpu_ring_insert_nop,
879
	.pad_ib = amdgpu_ring_generic_pad_ib,
880 881
	.begin_use = amdgpu_vce_ring_begin_use,
	.end_use = amdgpu_vce_ring_end_use,
882 883
};

884
static const struct amdgpu_ring_funcs vce_v3_0_ring_vm_funcs = {
885
	.type = AMDGPU_RING_TYPE_VCE,
886 887
	.align_mask = 0xf,
	.nop = VCE_CMD_NO_OP,
888
	.support_64bit_ptrs = false,
889 890 891
	.get_rptr = vce_v3_0_ring_get_rptr,
	.get_wptr = vce_v3_0_ring_get_wptr,
	.set_wptr = vce_v3_0_ring_set_wptr,
892
	.parse_cs = amdgpu_vce_ring_parse_cs_vm,
893 894 895 896 897
	.emit_frame_size =
		6 + /* vce_v3_0_emit_vm_flush */
		4 + /* vce_v3_0_emit_pipeline_sync */
		6 + 6, /* amdgpu_vce_ring_emit_fence x2 vm fence */
	.emit_ib_size = 4, /* amdgpu_vce_ring_emit_ib */
898 899 900 901 902 903 904 905 906 907 908 909
	.emit_ib = vce_v3_0_ring_emit_ib,
	.emit_vm_flush = vce_v3_0_emit_vm_flush,
	.emit_pipeline_sync = vce_v3_0_emit_pipeline_sync,
	.emit_fence = amdgpu_vce_ring_emit_fence,
	.test_ring = amdgpu_vce_ring_test_ring,
	.test_ib = amdgpu_vce_ring_test_ib,
	.insert_nop = amdgpu_ring_insert_nop,
	.pad_ib = amdgpu_ring_generic_pad_ib,
	.begin_use = amdgpu_vce_ring_begin_use,
	.end_use = amdgpu_vce_ring_end_use,
};

910 911
static void vce_v3_0_set_ring_funcs(struct amdgpu_device *adev)
{
912 913
	int i;

914 915 916 917 918 919 920 921 922
	if (adev->asic_type >= CHIP_STONEY) {
		for (i = 0; i < adev->vce.num_rings; i++)
			adev->vce.ring[i].funcs = &vce_v3_0_ring_vm_funcs;
		DRM_INFO("VCE enabled in VM mode\n");
	} else {
		for (i = 0; i < adev->vce.num_rings; i++)
			adev->vce.ring[i].funcs = &vce_v3_0_ring_phys_funcs;
		DRM_INFO("VCE enabled in physical mode\n");
	}
923 924 925 926 927 928 929 930 931 932 933 934
}

static const struct amdgpu_irq_src_funcs vce_v3_0_irq_funcs = {
	.set = vce_v3_0_set_interrupt_state,
	.process = vce_v3_0_process_interrupt,
};

static void vce_v3_0_set_irq_funcs(struct amdgpu_device *adev)
{
	adev->vce.irq.num_types = 1;
	adev->vce.irq.funcs = &vce_v3_0_irq_funcs;
};
935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961

const struct amdgpu_ip_block_version vce_v3_0_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_VCE,
	.major = 3,
	.minor = 0,
	.rev = 0,
	.funcs = &vce_v3_0_ip_funcs,
};

const struct amdgpu_ip_block_version vce_v3_1_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_VCE,
	.major = 3,
	.minor = 1,
	.rev = 0,
	.funcs = &vce_v3_0_ip_funcs,
};

const struct amdgpu_ip_block_version vce_v3_4_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_VCE,
	.major = 3,
	.minor = 4,
	.rev = 0,
	.funcs = &vce_v3_0_ip_funcs,
};